

# PHT4NQ10T

TrenchMOS™ standard level FET

Rev. 02 — 2 May 2002

**Product data** 

# 1. Description

N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS $^{\text{TM}}$  technology.

Product availability:

PHT4NQ10T in SOT223.

## 2. Features

- TrenchMOS<sup>™</sup> technology
- Very fast switching
- Surface mount package.

# 3. Applications

- Primary side switch in DC to DC converters
- High speed line driver
- Fast general purpose switch.

# 4. Pinning information

Table 1: Pinning - SOT223, simplified outline and symbol

| Pin | Description | Simplified outline  | Symbol    |
|-----|-------------|---------------------|-----------|
| 1   | gate (g)    | [ ] 4               | d         |
| 2   | drain (d)   |                     |           |
| 3   | source (g)  |                     | g (1) ( † |
| 4   | drain (d)   | Top view ASSECT - 1 | MBB076 S  |
|     |             | SOT223              |           |





## 5. Quick reference data

Table 2: Quick reference data

| Symbol     | Parameter                        | Conditions                                                        | Тур | Max | Unit      |
|------------|----------------------------------|-------------------------------------------------------------------|-----|-----|-----------|
| $V_{DS}$   | drain-source voltage (DC)        | $25  ^{\circ}\text{C} \le \text{T}_{j} \le 150  ^{\circ}\text{C}$ | -   | 100 | V         |
| $I_D$      | drain current (DC)               | $T_{sp}$ = 25 °C; $V_{GS}$ = 10 V                                 | -   | 3.5 | Α         |
| $P_{tot}$  | total power dissipation          | $T_{sp} = 25  ^{\circ}C$                                          | -   | 6.9 | W         |
| Tj         | junction temperature             |                                                                   | -   | 150 | °C        |
| $R_{DSon}$ | drain-source on-state resistance | $V_{GS} = 10 \text{ V}; I_D = 1.75 \text{ A}$                     |     |     |           |
|            |                                  | T <sub>j</sub> = 25 °C                                            | 200 | 250 | $m\Omega$ |
|            |                                  | T <sub>j</sub> = 150 °C                                           | -   | 575 | $m\Omega$ |

# 6. Limiting values

Table 3: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                | Parameter                                          | Conditions                                                                                           | Min | Max  | Unit |
|-----------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|------|------|
| $V_{DS}$              | drain-source voltage (DC)                          | 25 °C ≤ T <sub>j</sub> ≤ 150 °C                                                                      | -   | 100  | V    |
| $V_{DGR}$             | drain-gate voltage (DC)                            | $25~^{\circ}\text{C} \le \text{T}_{j} \le 150~^{\circ}\text{C}; \text{R}_{GS} = 20~\text{k}\Omega$   | -   | 100  | V    |
| $V_{GS}$              | gate-source voltage (DC)                           |                                                                                                      | -   | ±20  | V    |
| I <sub>D</sub>        | drain current (DC)                                 | $T_{sp}$ = 25 °C; $V_{GS}$ = 10 V;<br>Figure 2 and 3                                                 | -   | 3.5  | Α    |
|                       |                                                    | $T_{sp} = 100 ^{\circ}\text{C};  V_{GS} = 10 ^{\circ}\text{V};  \text{Figure 2}$                     | -   | 2.2  | Α    |
| I <sub>DM</sub>       | peak drain current                                 | $T_{sp}$ = 25 °C; pulsed; $t_p \le 10 \mu s$ ;<br>Figure 3                                           | -   | 14   | Α    |
| P <sub>tot</sub>      | total power dissipation                            | T <sub>sp</sub> = 25 °C; Figure 1                                                                    | -   | 6.9  | W    |
| T <sub>stg</sub>      | storage temperature                                |                                                                                                      | -65 | +150 | °C   |
| Tj                    | junction temperature                               |                                                                                                      | -65 | +150 | °C   |
| Source-d              | rain diode                                         |                                                                                                      |     |      |      |
| Is                    | source (diode forward) current (DC)                | T <sub>sp</sub> = 25 °C                                                                              | -   | 3.5  | А    |
| I <sub>SM</sub>       | peak source (diode forward) current                | $T_{sp}$ = 25 °C; pulsed; $t_p \le 10 \ \mu s$                                                       | -   | 14   | А    |
| Avalanch              | e ruggedness                                       |                                                                                                      |     |      |      |
| E <sub>DS(AL)S</sub>  | non-repetitive drain-source avalanche energy       | unclamped inductive load; $I_D$ = 3.5 A; $t_p$ = 0.2 ms; $V_{DD} \le$ 15 V; $R_{GS}$ = 50 $\Omega$ ; | -   | 45   | mJ   |
| I <sub>DS(AL)SM</sub> | peak non-repetitive drain-source avalanche current | $V_{GS} = 10 \text{ V}$ ; starting $T_j = 25 \text{ °C}$ ;<br>Figure 4                               | -   | 3.5  | Α    |



$$P_{der} = \frac{P_{tot}}{P_{tot(25^{\circ}C)}} \times 100\%$$

Fig 1. Normalized total power dissipation as a function of solder point temperature.



 $T_{sp}$  = 25 °C;  $I_{DM}$  is single pulse.

Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage.



$$V_{GS} \ge 10 \text{ V}$$

$$I_{der} = \frac{I_D}{I_{D(25^{\circ}C)}} \times 100\%$$

Fig 2. Normalized continuous drain current as a function of solder point temperature.



Unclamped inductive load; V<sub>DD</sub>  $\leq$  15 V; R<sub>GS</sub> = 50  $\Omega$ ; V<sub>GS</sub> = 10 V; starting T<sub>j</sub> = 25 °C and 125 °C.

Fig 4. Non-repetitive avalanche ruggedness current as a function of pulse duration.

## 7. Thermal characteristics

**Table 4: Thermal characteristics** 

| Symbol         | Parameter                                        | Conditions                                            | Min | Тур | Max | Unit |
|----------------|--------------------------------------------------|-------------------------------------------------------|-----|-----|-----|------|
| $R_{th(j-sp)}$ | thermal resistance from junction to solder point | mounted on a metal clad substrate; Figure 5           | -   | -   | 18  | K/W  |
| $R_{th(j-a)}$  | thermal resistance from junction to ambient      | mounted on a printed circuit board; minimum footprint | -   | 150 | -   | K/W  |

# 7.1 Transient thermal impedance



Mounted on a metal clad substrate.

Fig 5. Transient thermal impedance from junction to solder point as a function of pulse duration.

## 8. Characteristics

**Table 5: Characteristics** 

 $T_i = 25 \,^{\circ}C$  unless otherwise specified

| Symbol               | Parameter                            | Conditions                                                                               | Min | Тур  | Max | Unit |
|----------------------|--------------------------------------|------------------------------------------------------------------------------------------|-----|------|-----|------|
| Static cha           | racteristics                         |                                                                                          |     |      |     |      |
| V <sub>(BR)DSS</sub> | drain-source breakdown               | $I_D = 250 \mu\text{A};  V_{GS} = 0  V$                                                  |     |      |     |      |
|                      | voltage                              | T <sub>j</sub> = 25 °C                                                                   | 100 | 130  | -   | V    |
|                      |                                      | T <sub>j</sub> = −55 °C                                                                  | 89  | -    | -   | V    |
| $V_{GS(th)}$         | gate-source threshold voltage        | $I_D = 1 \text{ mA}; V_{DS} = V_{GS}$                                                    |     |      |     |      |
|                      |                                      | T <sub>j</sub> = 25 °C; Figure 10                                                        | 2   | 3    | 4   | V    |
|                      |                                      | T <sub>j</sub> = 150 °C; Figure 10                                                       | 1.2 | -    | -   | V    |
|                      |                                      | $T_j = -55 ^{\circ}\text{C}$ ; Figure 10                                                 | -   | -    | 6   | V    |
| l <sub>DSS</sub>     | drain-source leakage current         | V <sub>DS</sub> = 100 V; V <sub>GS</sub> = 0 V                                           |     |      |     |      |
|                      |                                      | T <sub>j</sub> = 25 °C                                                                   | -   | 1    | 25  | μΑ   |
|                      |                                      | T <sub>j</sub> = 150 °C                                                                  | -   | 4    | 250 | μΑ   |
|                      |                                      | V <sub>DS</sub> = 60 V; V <sub>GS</sub> = 0 V                                            |     |      |     |      |
|                      |                                      | T <sub>j</sub> = 85 °C                                                                   | -   | -    | 1   | μΑ   |
| $I_{GSS}$            | gate-source leakage current          | $V_{GS} = \pm 20 \text{ V}; V_{DS} = 0 \text{ V}$                                        | -   | 10   | 100 | nA   |
| R <sub>DSon</sub>    | drain-source on-state resistance     | $V_{GS} = 10 \text{ V}; I_D = 1.75 \text{ A}$                                            |     |      |     |      |
|                      |                                      | T <sub>j</sub> = 25 °C; Figure 8 and 9                                                   | -   | 200  | 250 | mΩ   |
|                      |                                      | T <sub>i</sub> = 150 °C; Figure 9                                                        | -   | -    | 575 | mΩ   |
| Dynamic (            | characteristics                      |                                                                                          |     |      |     |      |
| g <sub>fs</sub>      | forward transconductance             | $V_{DS} = 5 \text{ V}; I_{D} = 3.5 \text{ A};$<br>Figure 12                              | -   | 4.2  |     | S    |
| Q <sub>g(tot)</sub>  | total gate charge                    | $I_D = 3.5 \text{ A}; V_{DS} = 80 \text{ V};$                                            | -   | 7.4  | -   | nC   |
| Q <sub>gs</sub>      | gate-source charge                   | V <sub>GS</sub> = 10 V; Figure 15                                                        | -   | 1.5  | -   | nC   |
| Q <sub>gd</sub>      | gate-drain (Miller) charge           |                                                                                          | -   | 3.3  | -   | nC   |
| C <sub>iss</sub>     | input capacitance                    | $V_{GS} = 0 \text{ V}; V_{DS} = 25 \text{ V};$                                           | -   | 300  | -   | pF   |
| Coss                 | output capacitance                   | f = 1 MHz; Figure 13                                                                     | -   | 44   | -   | рF   |
| C <sub>rss</sub>     | reverse transfer capacitance         |                                                                                          | -   | 21   | -   | pF   |
| d(on)                | turn-on delay time                   | $V_{DD} = 50 \text{ V}; R_D = 15 \Omega;$                                                | -   | 8    | -   | ns   |
| t <sub>r</sub>       | rise time                            | $V_{GS}$ = 10 V; $R_G$ = 6 $\Omega$                                                      | -   | 13   | -   | ns   |
| d(off)               | turn-off delay time                  |                                                                                          | -   | 20   | -   | ns   |
| if                   | fall time                            |                                                                                          | -   | 11   | -   | ns   |
| Source-dr            | ain diode                            |                                                                                          |     |      |     |      |
| V <sub>SD</sub>      | source-drain (diode forward) voltage | $I_S = 3.5 \text{ A}; V_{GS} = 0 \text{ V};$<br>Figure 14                                | -   | 0.87 | 1.5 | V    |
| rr                   | reverse recovery time                | I <sub>S</sub> = 3.5 A;                                                                  | -   | 50   | -   | ns   |
| Q <sub>r</sub>       | recovered charge                     | $dI_S/dt = -100 \text{ A/}\mu\text{s};$<br>$V_{GS} = 0 \text{ V}; V_{DS} = 30 \text{ V}$ | -   | 100  | -   | nC   |

T<sub>i</sub> = 25 °C

#### TrenchMOS™ standard level FET



Fig 6. Output characteristics: drain current as a function of drain-source voltage; typical values.



 $T_i = 25 \, ^{\circ}\text{C}$  and 150  $^{\circ}\text{C}$ ;  $V_{DS} > I_D \times R_{DSon}$ 

Fig 7. Transfer characteristics: drain current as a function of gate-source voltage; typical values.



Fig 8. Drain-source on-state resistance as a function of drain current; typical values.



 $a = \frac{R_{DSon}}{R_{DSon(25^{\circ}C)}}$ 

Fig 9. Normalized drain-source on-state resistance factor as a function of junction temperature.

T<sub>i</sub> = 25 °C



 $I_D = 1 \text{ mA}; V_{DS} = V_{GS}$ 

Fig 10. Gate-source threshold voltage as a function of junction temperature.



 $T_i = 25 \,^{\circ}C; \, V_{DS} = 5 \,^{\circ}V$ 

Fig 11. Sub-threshold drain current as a function of gate-source voltage.



 $T_{j}$  = 25 °C and 150 °C;  $V_{DS} > I_{D} \times R_{DSon}$ 

Fig 12. Forward transconductance as a function of drain current; typical values.



 $V_{GS} = 0 V; f = 1 MHz$ 

Fig 13. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values.



Fig 14. Source (diode forward) current as a function of source-drain (diode forward) voltage; typical values.



 $I_D = 3.5 \text{ A}; V_{DS} = 80 \text{ V}$ 

Fig 15. Gate-source voltage as a function of gate charge; typical values.

# 9. Package outline

Plastic surface mounted package; collector pad for good heat transfer; 4 leads

**SOT223** 



Fig 16. SOT223.



# 10. Revision history

## **Table 6: Revision history**

| Rev | Date     | CPCN | Description                                                |
|-----|----------|------|------------------------------------------------------------|
| 02  | 20020502 | -    | Product data (9397 750 09581)                              |
|     |          |      | Modifications:                                             |
|     |          |      | <ul> <li>Additional I<sub>DSS</sub> data added.</li> </ul> |
| 01  | 20000731 | -    | Product specification; initial version.                    |

### 11. Data sheet status

| Data sheet status <sup>[1]</sup> | Product status <sup>[2]</sup> | Definition                                                                                                                                                                                                                                                                                                             |
|----------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                   | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                            |
| Preliminary data                 | Qualification                 | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data                     | Production                    | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

- [1] Please consult the most recently issued data sheet before initiating or completing a design.
- [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

#### 12. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

**Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### 13. Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### 14. Trademarks

TrenchMOS — is a trademark of Koninklijke Philips Electronics N.V.

# **Contact information**

For additional information, please visit http://www.semiconductors.philips.com.
For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

# PHT4NQ10T

#### TrenchMOS™ standard level FET

## **Contents**

| 1   | Description                 |
|-----|-----------------------------|
| 2   | Features                    |
| 3   | Applications                |
| 4   | Pinning information         |
| 5   | Quick reference data        |
| 6   | Limiting values             |
| 7   | Thermal characteristics     |
| 7.1 | Transient thermal impedance |
| 8   | Characteristics             |
| 9   | Package outline             |
| 10  | Revision history            |
| 11  | Data sheet status 1         |
| 12  | Definitions                 |
| 13  | Disclaimers                 |
| 14  | Trademarks 11               |

# © Koninklijke Philips Electronics N.V. 2002. Printed in The Netherlands

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Document order number: 9397 750 09581

Date of release: 2 May 2002



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

PHT4NQ10T,135