# Mini Colecovision

# SPARKLETRON

November 6, 2024

Jay Convertino

### **Contents**

| 1 | Usage                                      | 2        |
|---|--------------------------------------------|----------|
|   | 1.1 Introduction                           | 2        |
|   | 1.2 Dependecies                            | 2        |
|   | 1.2.1 Protable Coleco Glue File List       | 2        |
|   | 1.2.2 Protable Coleco Glue Targets         | 2        |
|   | 1.3 Building                               |          |
|   | 1.3.1 hello_world                          |          |
|   | 1.3.2 multicart                            |          |
|   | 1.4 Directory Guide                        | 4        |
| 2 | Application Creation                       | 5        |
| 3 | System Creation                            | 6        |
| 4 | Module Documentation 4.1 porta glue coleco | <b>6</b> |

#### 1 Usage

#### 1.1 Introduction

This manual describes how to use the RODAC (Retro Only Device Application Creation) system for development. Items such as how to build included apps, what the structure of the system looks like, and how to create your own app is included. The final section are links to doxygen generatated documentation about the drivers used by this system.

#### 1.2 Dependecies

The following are the dependecies needed to build the applications targeting various retro systems.

- sdcc 4.X.X
- python 3.X
- make

#### 1.2.1 Protable Coleco Glue File List

- src
  - 'src/porta\_glue\_coleco.v': 'file\_type': 'verilogSource'
- constr
  - 'constr/porta glue coleco.sdc': 'file type': 'SDC'
- tb
  - 'tb/tb\_porta\_glue\_coleco.v': 'file\_type': 'verilogSource'

#### 1.2.2 Protable Coleco Glue Targets

- default
  - Info: Default IP target for future tool intergration.
  - src
  - constr
- sim

Info: Simulation target for basic test bench.

- src
- tb

#### 1.3 Building

Makefiles are used to execute all builds. All sources will rebuild when make is run due to the ability to change the system target. If this didn't happen the new memory map setup in the defines.h would not be applied. Each application has its makefile located in its root folder. To run a build you must run, in the target apps root folder, the following command.

#### \$ make SYSTEM

Where system is the target you would like to build for. All will do nothing but through an error telling you the same. Currently the targets are **coleco, coleco\_sgm, msx, sg1000**. All targets have been tested for coleco based systems. The others are not tested on real hardware at the moment.

#### 1.3.1 hello\_world

Hello World is a simple application that prints all of the characters from the TMS memory to screen. It also prints hello world in the center of the screen and scrolls it. This is done in the TMS txt mode with 40 columns and no sprites. This application has been tested in emulation on all available systems. It also generates a single annoying constant tone, as a really poor sound test. To build this run the following for the Colecovision in the root of the apps/hello world folder.

\$ make coleco

#### 1.3.2 multicart

Multicart creates a non-scrolling list of ROMs in alphabetical order. The number of ROMs is limited by the target flash size and the number of lines on screen (till scrolling is added, currently 21). The generation of the header that contains the list of ROMs is automatic with a python script, rom\_header\_gen.py. The full ROM is also auto generated by a python script rom\_file\_gen.py. Currently these default to the roms folder located in the apps/multicart folder root. This can be changed in the make file via the ROM\_ variables. There are dummy ROMs with random data for testing of the system. This will work in an emulator up to the point of bank switching ROMs, since the PIC and the logic with it is not emulated. This is currently only targeted and tested on the Colecovision. To build for the Colecovision you would run the following in the apps/multicart folder.

\$ make coleco

#### 1.4 Directory Guide

Below highlights important folders from the root of RODAC.

- 1. **docs** Contains all documentation related to this project.
  - arch Contains all architecture docs related to retro systems.
  - **manual** Contains user manual and wiki that are generated from the same latex source.
- 2. **apps** Contains source code in C for the applications to run on the target architecture.
  - **hello\_world** Example hello world application. Targets all architectures.
  - **mutlicart** Example multicart application, written for the coleco only.
- 3. **drivers** Contains all source code related to the project.
  - **gisnd** Simple driver for the GI AY-3-8910 sound chip and its variants.
  - sn76489 driver for the TI SN76489 sound chip.
  - tms99XX driver for all TMS99XX and TMS9XXX video chips.

## 2 Application Creation

- **3 System Creation**
- 4 Module Documentation

| porta_glue_coleco.v                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| AUTHORS                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| JAY CONVERTINO                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| DATES                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 2024/11/06                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| INFORMATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Brief                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Colecovision SGM glue logic chip                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| License MIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Copyright 2024 Jay Convertino                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions:                            |  |  |  |  |
| The above copyright notice and this permission notice shall be included in all copies or substantial portion of the Software.                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGH HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |  |  |  |  |
| CONSTANTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| DEF_RESET_DELAY_BIT                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Number of bits for reset delay register                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |

delay till state is at 1 instead of 0 (its stable state) for feedback stable circuit

DEF\_FB\_MONOSTABLE\_COUNT

DEF\_IRQ\_MONOSTABLE\_COUNT

#### porta\_glue\_coleco

```
module porta_glue_coleco (
input
clk,
                                                                        input [
15:0]
A,
input
C1P1,
input
C1P2,
input
C1P3,
input
C1P4,
input
C1P6,
input
C1P7,
input
C1P9,
input
C2P1,
input
C2P2,
input
C2P3,
input
C2P4,
input
C2P6,
input
C2P7,
input
C2P9,
input
MREQn,
input
IORQn,
input
RFSHn,
input
M1n,
input
WRn,
input
RESETn_SW,
input
RDn,
                                                                        inout [
7:0]
output
CP5_ARM,
output
CP8_FIRE,
output
CS_h8000n,
output
CS_hA000n,
output
```

```
CS_hC000n,
output
CS_hE000n,
output
SND_ENABLEn,
output
ROM_ENABLEn,
output
RAM_CSn,
output
RAM_OEn,
output
CSWn,
output
CSRn,
output
WAITn,
output
RESETn,
output
RAM_MIRRORn,
output
INTn,
output
AS,
output
AY_SND_ENABLEn
```

Colecovision Super Game Module Glue Logic

#### **Ports**

| clk<br>input       | Clock for all devices in the core |
|--------------------|-----------------------------------|
| A<br>input[ 15: 0] | Address input bus from Z80        |
| C1P1               | DB9 Controller 1 Pin 1            |
| C1P2               | DB9 Controller 1 Pin 2            |
| C1P3               | DB9 Controller 1 Pin 3            |
| C1P4<br>input      | DB9 Controller 1 Pin 4            |
| C1P6               | DB9 Controller 1 Pin 6            |
| C1P7<br>input      | DB9 Controller 1 Pin 7            |
| C1P9<br>input      | DB9 Controller 1 Pin 9            |
| C2P1<br>input      | DB9 Controller 2 Pin 1            |
| C2P2<br>input      | DB9 Controller 2 Pin 2            |
| C2P3<br>input      | DB9 Controller 2 Pin 3            |
| C2P4<br>input      | DB9 Controller 2 Pin 4            |
| C2P6               | DB9 Controller 2 Pin 6            |

input

C2P7 DB9 Controller 2 Pin 7

input

C2P9 DB9 Controller 2 Pin 9

input

MREQn Z80 memory request input, active low

input

IORQn Z80 IO request input, active low

nput

RFSHn Z80 Refresh input, active low

nput

M1n Z80 M1 state, active low

input

WRn Z80 Write to bus, active low

input

RESETn\_SW Input for reset switch

input

**RDn** Z80 Read from bus, active low

input

D Z80 8 bit data bus, tristate IN/OUT

inout[ 7: 0]

CP5\_ARM DB9 Controller 1&2 ARM Select

output

CP8\_FIRE DB9 Controller 1&2 FIRE Select

output

CS\_h8000n Select when Z80 requests memory at h8000 (GAME CART), active low

output

CS\_hA000n Select when Z80 requests memory at hA000 (GAME CART), active low

output

CS\_hC000n Select when Z80 requests memory at hC000 (GAME CART), active low

output

CS\_hE000n Select when Z80 requests memory at hE000 (GAME CART), active low

output

SND\_ENABLEn SN76489 Sound chip enable, active low

output

ROM\_ENABLEN Enable BIOS ROM, active low

outp

RAM\_CSn RAM chip select, active low

Out

RAM\_OEn RAM Ouput enable, active low

output

CSWn Chip Select Write for VDP, active low

output

CSRn Chip Select Read for VDP, active low

output

WAITn Wait state generator for Z80, active low

output

**RESETn** Timed reset generated by Logic, active low

output

**RAM\_MIRRORn** Extended RAM, high is extended RAM, active low is mirrored.

outout

INTn Interrupt generator for Z80, active low

output

AS AY sound chip address(0)/data(1) select

output

output

#### **REGISTER INFORMATION**

Core has 3 registers at the addresses that follow.

SOUND\_CACHE h51
RAM\_24K\_ENABLE h53
SWAP\_BIOS\_TO\_RAM h7F

#### SOUND\_CACHE

localparam SOUND\_CACHE = 8'h51

Defines the address of r\_snd\_cache

# SOUND CACHE REGISTER 7:0 CACHE LAST WRITE TO AY SOUND CHIP

Cache Sound Chip as the SGM games read from it (Yamaha chip does not have a read like a GI does).

#### RAM\_24K\_ENABLE

localparam RAM\_24K\_ENABLE = 8'h53

Defines the address of r\_24k\_ena

| 24K RAM ENABLE REGISTER |                             |  |  |  |  |
|-------------------------|-----------------------------|--|--|--|--|
| 7:1                     | 0                           |  |  |  |  |
| ZERO                    | ENABLE 24K RAM, ACTIVE HIGH |  |  |  |  |

Super Game Module 24K RAM enable using bit 0 (Active High)

#### SWAP\_BIOS\_TO\_RAM

localparam SWAP\_BIOS\_TO\_RAM = 8'h7F

Defines the address of r\_swap\_ena

|      | SWAP BIOS TO RAM REGISTER |                             |     |  |  |  |
|------|---------------------------|-----------------------------|-----|--|--|--|
| 7:4  | 3:2                       | 1                           | 0   |  |  |  |
| ZERO | ONE                       | BIO TO RAM SWAP, ACTIVE LOW | ONE |  |  |  |

Super Game Module BIOS to RAM swap on bit 1 (Active Low)

#### r\_24k\_ena

```
reg [ 7:0] r_24k_ena = 0
```

register for RAM\_24K\_ENABLE See Also: RAM\_24K\_ENABLE

#### r\_swap\_ena

```
reg [ 7:0] r_swap_ena = 8'h0F
```

register for 8K RAM/ROM swap See Also: SWAP\_BIOS\_TO\_RAM

#### r\_snd\_cache

```
reg [ 7:0] r_snd_cache = 0
```

register for SOUND\_CACHE See Also: SOUND\_CACHE

#### r\_int\_p1

$$reg r_int_p1 = 1'b0$$

Interrupt from player one control

#### r\_int\_p2

Interrupt from player two control

#### r\_wait

```
reg r_wait = 1'b0
```

Wait state generated register

#### r\_reset\_counter

Timed reset counter

#### r\_resetn

```
reg r_resetn = 0
```

Registered reset output, active low

#### r\_mono\_count\_p1

```
reg [11:0] r_mono_count_p1 = 0
```

monostable circuit counters, player 1 AND

#### r\_mono\_count\_p2

```
reg [11:0] r_mono_count_p2 = 0
```

monostable circuit counters, player 2 AND

#### r\_mono\_count\_int\_p1

```
reg [ 5:0] r_mono_count_int_p1 = 0
```

monostable circuit counters, player 1 interrupt

#### r\_mono\_count\_int\_p2

```
reg [ 5:0] r_mono_count_int_p2 = 0
```

monostable circuit counters, player 2 interrupt

#### r\_mono\_p1

```
reg r_mono_p1 = 1'b0
```

Feedback from IRQ to controller 1 register

#### r\_mono\_p2

```
reg r_mono_p2 = 1'b0
```

Feedback from IRQ to controller 2 register

#### r\_ctrl\_fire

```
reg r_ctrl_fire = 1'b1
```

NAND Feedback Flip Flop FIRE select.

#### r\_ctrl\_arm

```
reg r_ctrl_arm = 1'b0
```

NAND Feedback Flip Flop ARM select.