

Getting Results Faster...

# **SwiftX ColdFire**

for Motorola ColdFire-family Targets

# FORTH, Inc.

111 N. Sepulveda Boulevard, Suite 300 Manhattan Beach, California USA 90266–6847 310.372.8493 800.55.FORTH FAX: 310.318.7130 forthsales@forth.com www.forth.com FORTH, Inc. makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. FORTH, Inc. shall not be liable for errors contained herein or for incidental or consequential damages in connection with the furnishing, performance, or use of this material.

SwiftX is a trademark of FORTH, Inc. All other brand and product names are trademarks or registered trademarks of their respective companies.

Copyright 1998 by FORTH, Inc. All rights reserved. First edition, January 1998 Printed 2/19/99

This document contains information proprietary to FORTH, Inc. Any reproduction, disclosure, or unauthorized use of this document, either in whole or in part, is expressly forbidden without prior permission in writing from:

## FORTH, Inc.

111 N. Sepulveda Boulevard, Suite 300 Manhattan Beach, California USA 90266–6847 310.372.8493 800.55.FORTH FAX: 310.318.7130 forthsales@forth.com www.forth.com

# **CONTENTS**

# Welcome! vii Important Info

Important Information in This Book vii Scope of This Book vii Audience viii How To Proceed viii Support viii

- 1. Getting Started 1
- 2. The ColdFire Assembler 3
  - 2.1 Code Definitions 3
  - 2.2 Addressing Modes 5
  - 2.2.1 Register Notation and Usage 5
  - 2.2.2 Opcode and Addressing Mode Specification 6
  - 2.2.3 Operand Size Specification 7
  - 2.2.4 Effective Address Specification 7
  - 2.3 Instruction Set Details 10
  - 2.4 Assembler Structures 23
  - 2.5 Exception Handling 28
- 3. Platform-specific Implementation Issues 31
  - 3.1 Implementation Strategy 31
  - 3.1.1 Execution Model 31

3.1.3

3.1.2 Data Format and Memory Access 33

3.2 ColdFire Hardware Configuration 34

A.3 Development Procedures 60

SwiftOS Multitasker Implementation 34

|            | 3.2.1 SIM Configuration 35                                                                                                                                                                                                                                                                                                             |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | 3.3 I/O Registers 35                                                                                                                                                                                                                                                                                                                   |
|            | 3.4 Coldfire Timer 40                                                                                                                                                                                                                                                                                                                  |
|            | 3.5 DUART Serial Channel 41                                                                                                                                                                                                                                                                                                            |
|            | <ul> <li>3.6 Use of the BDM for XTL Communications 41</li> <li>3.6.1 BDM Operation 42</li> <li>3.6.2 BDM XTL Protocol 43</li> <li>3.6.2.1 Host-to-target Communication 43</li> <li>3.6.2.2 Target-to-host Communication 44</li> <li>3.6.3 Register Display and Address Illumination 45</li> <li>3.6.4 Breakpoint Support 47</li> </ul> |
| 4. Writing | J I/O Drivers 49                                                                                                                                                                                                                                                                                                                       |
|            | 4.1 General Guidelines 49                                                                                                                                                                                                                                                                                                              |
|            | 4.2 Example: System Clock 51                                                                                                                                                                                                                                                                                                           |
|            | <ul> <li>4.3 Example: Serial I/O 52</li> <li>4.3.1 Polled Serial Output 53</li> <li>4.3.2 Interrupt-driven Queued Serial Input 55</li> <li>4.3.3 Port and Task Initialization 56</li> </ul>                                                                                                                                            |
| Appendix A | A: SBC5206 Board Instructions 59                                                                                                                                                                                                                                                                                                       |
|            | A.1 Board Description 59                                                                                                                                                                                                                                                                                                               |
|            | A.2 Board Connections 59                                                                                                                                                                                                                                                                                                               |

- A.3.1 Starting a Debugging Session 60
- A.3.2 Using SwiftX With Other Hardware 61
- A.3.3 Running the Demo Application 62

## A.4 Board-level Implementation Issues 62

- A.4.1 System Hardware Configuration 62
- A.4.2 Serial Port Support 63

# Appendix B: SBC5307 Board Instructions 65

- **B.1 Board Description 65**
- **B.2 Board Connections 65**

## **B.3 Development Procedures 66**

- B.3.1 Starting a Debugging Session 66
- B.3.2 Using SwiftX With Other Hardware 67
- B.3.3 Running the Demo Application 67

## **B.4 Board-level Implementation Issues 68**

- B.4.1 System Hardware Configuration 68
- B.4.2 Serial Port Support 68

# General Index 71

# **List of Figures**

- 1. RAM memory allocation in the SBC5206 63
- 2. RAM memory allocation in the SBC5307 69

# **List of Tables**

1. Boards documented in this manual 1

## Motorola ColdFire — SwiftX Cross-Development Software

- 2. Special register assignments 6
- 3. Motorola and Forth assembler notation examples 6
- 4. Instructions generated by SwiftX conditional structure words 25
- 5. SwiftOS user status instructions 34
- 6. Default settings for SIM registers 35
- 7. Coldfire 5307 registers 36
- 8. Host-to-target commands 43
- 9. Target-to-host responses 45
- 10. Input queue pointers 55

# Welcome!

## Important Information in This Book

This book is designed to accompany all SwiftX ColdFire systems. It includes important information to help you connect the accompanying target board to your host PC. Failure to read and follow the instructions and recommendations in this book can cause you to experience frustration and, possibly, a damaged board. Since we want your experience with SwiftX to be a happy one, we urge you to make it easy on yourself. Read before plugging!

## **Scope of This Book**

This book covers hardware-specific information about the setup and use of the target board supplied with your SwiftX system, and discusses hardware-related details of SwiftX development. It contains one appendix for each board-level product supported by SwiftX for the ColdFire; refer to the section for the board you will be using.

This book does not contain general user instructions about SwiftX and the Forth programming language, nor does it provide comprehensive information about the ColdFire. Refer to Motorola's documentation for information about the ColdFire in general, and your processor in particular; to the *SwiftX Reference Manual* to learn about the SwiftX Cross-Development System; and to the *Forth Programmer's Handbook* to learn about Forth.

## **Audience**

This manual is intended for engineers developing software for processors in embedded systems. It assumes general familiarity with board-level issues such as power supplies and connectors.

## **How To Proceed**

Begin with "Getting Started" on page 1. It will guide you through the process of connecting the target board supplied with this system and installing the software.

After you have installed and tested SwiftX on the PC and on the target board, all SwiftX functions will be available to you. That is a good time to refer to Section 1 of your *SwiftX Reference Manual* to learn how to operate your SwiftX system, including the demo application.

## Support

A new SwiftX purchase includes a Support Contract. While this contract is in effect, you may obtain technical assistance for this product from:

FORTH, Inc. 111 N. Sepulveda Boulevard, Suite 300 Manhattan Beach, California USA 90266-6847 310-372-8493 or 800-55-FORTH forthhelp@forth.com

# 1. GETTING STARTED

This section provides a "road map" to help you get off to a good start with your SwiftX development system.

Three major steps are required to install SwiftX and begin using it:

1. *Connect the target board* provided with this system to your PC. To do so, follow the instructions given in the appendix for your board (see Table 1 below).

Table 1: Boards documented in this manual

| Board    | Connection instructions                | Page |
|----------|----------------------------------------|------|
| SBC 5206 | Appendix A: SBC5206 Board Instructions | 59   |
| SBC 5307 | Appendix B: SBC5307 Board Instructions | 65   |

We strongly advise you to set up and use the test board supplied with this system until you are familiar with SwiftX, even if your application's actual target hardware will be different. Once you understand the interactive development environment, you will find it much easier to compile and install the software on your specialized hardware.

2. *Install the software* by following the instructions in the *SwiftX Reference Manual*, Section 1.3. The installation procedure creates a SwiftX program group on Windows' Start > Programs menu, from which you may launch the main program by selecting the icon for your target board. The other icons in this program group provide access to documentation files.

If you need to uninstall SwiftX, use the "Add/Remove Programs" utility under Control Panels.

3. Run the demo application included with the system, following the instructions in the SwiftX Reference Manual, Section 1.4.3. For any board-specific issues

## Motorola ColdFire — SwiftX Cross-Development Software

involved with running the demo, such as using a different serial port, refer to the appendix in this book that corresponds to your board.

General procedures for developing and testing software with SwiftX are provided in the *SwiftX Reference Manual*, Section 1.4.1.

# 2. THE COLDFIRE ASSEMBLER

In this section, we assume you understand the hardware and functional characteristics of the Motorola ColdFire family of processors (as described in Motorola manuals for the various members of this family).

Where **BOLDFACE** type is used here, it distinguishes Forth words (such as register names) from Motorola names. Sometimes, these names are the same; the names SFC and DFC can be used as a Forth word and as Motorola's name. Where boldface is *not* used, the name refers to Motorola's usage or to hardware issues which are not particular to Forth.

This section supplements, but does not replace, the relevant Motorola manuals. Although we attempt, where possible, to be compatible with Motorola's mnemonics, postfix notation and Forth's stack have been used to simplify the assembler's operation. Departures from Motorola usage are noted; nonetheless, use Motorola's manuals for a detailed description of specific instructions.

The ColdFire family implements many (but not all) of the MC68000 core instructions, with some features of the CPU32 architecture.

#### 2.1 CODE DEFINITIONS

Code definitions normally have the following syntax:

<assembler instructions> **CODE** <name> RTS END-CODE

For example:

```
CODE DEPTH ( -- n) \ Return the current stack depth

SO U) DO MOV \ Fetch the bottom stack address

S DO SUB \ Subtract the current stack pointer

2 # DO ASR \ Convert to number of cells

DO S -) MOV \ Push value onto stack

RTS END-CODE
```

All code definitions must be terminated by the command **END-CODE**. As an alternative to the normal **RTS**, the phrase:

#### ' STOP BRA

returns through the SwiftOS multitasking executive, leaving the current task idle and passing control to the next task. This phrase may be used before **END-CODE** to terminate the action by idling the current task (whereas the normal behavior would be to execute the next word).

You may name a code fragment using the form:

```
LABEL <name>
```

This creates a definition that returns the address of the next code space location, in effect naming it. You may use such a location as the destination of a branch, for example. The code fragments used as exception handlers are constructed in this way, and the named locations are then passed to **EXCEPTION**, which connects the code address to a specified exception vector.

If **LABEL** is used to name a standalone code fragment, the fragment must be terminated by **END-CODE**.

The critical distinction between **LABEL** and **CODE** is that, if you reference a **CODE** definition inside a colon definition, the cross-compiler will assemble a call to it. If you invoke it interpretively while connected to a target, it will be executed. In contrast, reference to a **LABEL** under any circumstance will return the *address* of the labelled code.

Within code definitions, the words defined in the following sections may be used to construct machine instructions.

Glossary

CODE < name >

Start a new assembler definition *name*. If the definition is referenced inside a target colon definition, it will be called.

LABEL <name>

Start an assembler code fragment name. If the definition is referenced, either inside a definition or interpretively, the address of its code will be returned on the stack.

END-CODE ( - )

Terminate an assembler sequence started by **CODE** or **LABEL**.

References Exception handling, Section 2.5

SwiftOS multitasking executive, SwiftX Reference Manual, Section 4.

## 2.2 Addressing Modes

Instructions specify operand location in one of three ways:

- Register Specification—the number of the register is a register field of the instruction.
- Effective Address—the address is developed using modes such as indirect, immediate, indexed, etc.
- Implicit Reference—the definition of certain instructions implies the use of specific registers.

# 2.2.1 Register Notation and Usage

In the Forth assembler, registers are defined and identified as follows:

- Specifies one of the data registers **D0–D7**. <Dn>
- Specifies one of the address registers **A0–A7**. < An>

Three of the address registers are special Forth system pointers, and have been given standard names to indicate their functions, as described in Table 2.

Table 2: Special register assignments

| Register   | Name | Description                                                    |
|------------|------|----------------------------------------------------------------|
| <b>A</b> 5 |      | Reserved for future use                                        |
| <b>A</b> 5 | U    | Address of the <i>user</i> area of the currently running task. |
| <b>A</b> 6 | s    | Data stack pointer (address of the top item).                  |
| A7         | R    | Return stack pointer (address of the top item).                |



Register U must be saved and restored, if used. Registers S and R must be treated as pointers to the 32-bit-wide stacks.

The register names A5–A7 are valid, but use of the Forth names is preferred, to make clear to readers of the code that these registers have special functions.

Registers **D0–D7** and **A0–A3** are scratch and may be used freely.

## 2.2.2 Opcode and Addressing Mode Specification

The Forth assembler for the ColdFire retains, to the extent it is feasible, compatibility with the names of Motorola's opcodes. However, the syntax employed is more in line with that of other Forth assemblers.

Table 3: Motorola and Forth assembler notation examples

| Motorola mnemonic | SwiftX assembler example | Description                                        |
|-------------------|--------------------------|----------------------------------------------------|
| ADD               | DO D1 ADD                | Add <b>D0</b> to <b>D1</b> — result in <b>D1</b> . |
| ADDA              | DO A1 ADD                | Add <b>D0</b> to <b>A1</b> — result in <b>A1</b> . |
| ADDI              | 1024 # D0 ADD            | Add 1024 to <b>D0</b> .                            |
| ADDQ              | 1 #Q DO ADD              | Add 1 to <b>D0</b> immediate quick.                |

Motorola's assembler assigns a separate mnemonic name for each addressing mode for many of the opcodes. For example, ADD may be one of four variants.

Forth uses one **ADD** instruction modified by its parameters, resulting in a far more compact assembler. Some examples are given in Table 3.

## 2.2.3 Operand Size Specification

The operation sizes of the assembler are 32-bit (cell), 16-bit (half-cell, or word), and 8-bit (byte). The default is cell. This may be overridden by use of the instruction prefixes **B**. and **W**., where applicable. **W**. specifies that the following instruction is to be assembled as a half-cell (i.e., a word) instruction, and **B.** specifies byte operation. For example:

assemble instructions to compare the operand with zero and set the condition codes appropriately.

Operation size is also affected by the use of an immediate operator. **#B**, **#W**, and # imply an operation size, and do not require the use of B. or W. before the instruction. For example:

```
1 #B D0 MOV
              1 #W D0 MOV
                             1 # D0 MOV
```

assemble the instructions to move 1 to data register 0, with the operation size as byte, word, and cell, respectively.



Note that on the ColdFire, the **#B** and **#W** forms may only be used with the **MOV** instruction.

# 2.2.4 Effective Address Specification

The Forth assembler uses the following symbols to specify the various effective addressing modes:

# **Data Register Direct**

The operand is in the data register specified by the effective address register field.

```
Notation: <Dn>
where Dn may be D0–D7.
```

## **Address Register Direct**

The operand is in the specified address register.

```
Notation: <An>
where An may be A0–A7, or the named registers U, S, R.
```

## Address Register Indirect

The address of the operand is in the specified address register.

```
Notation: \langle An \rangle
where An may be A0–A7, or the named registers U, S, R.
```

## Address Register Indirect with Post-increment

The address of the operand is in the address register specified in the register field. After the operand address is used, it is incremented by one, two, or four, depending upon whether the size of the operand is byte, word, or cell. If the address register is **R** and the operand size is byte, the address is incremented by two to maintain even address alignment of the hardware stack.

```
Notation:
           <An>)+
where An may be A0–A7, or the named registers U, S, R.
```

# Address Register Indirect with Pre-decrement

As above, except the address is decremented before it is used.

```
Notation: \langle An \rangle - 1
where An may be A0–A7, or the named registers U, S, R.
```

# Address Register Indirect with Displacement

The address of the operand is the sum of the contents of the address register and the sign-extended 16-bit integer in the extension word.

```
Notation: <offset> <An)>
```

where offset is a sign-extended, 16-bit integer, and An) may be **A0**), etc., or  $\mathbf{U}$ ),  $\mathbf{S}$ ), and  $\mathbf{R}$ ).

**U)** is a special case of the above. Arguments to **U)** must be the name of a **USER** variable. For example, to access the user variable **BASE**, you might use:

```
BASE U) DO MOV
```

## Address Register Indirect with Index

The address of the operand is the sum of the contents of the address register, the sign-extended displacement integer in the low-order 8 bits of the extension word, and the contents of the index register.

```
Notation:
         <disp> <index> +X <An>)
         <disp> <index> +XL <An>)
```

where *disp* is an 8-bit, sign-extended integer; *index* may be any data or address register; and An) may be **A0**), etc., or **U**), **S**), and **R**). +**X** specifies that the low-order word of the index register is used, and **XL** specifies that all 32 bits of the index register are to be used in the address computation.

For instance, if **DO** contains the value 12 and **AO** contains the address of an array in memory, the instruction:

```
4 D0 +XL A0) D1 MOV
```

will load register **D1** with the value located at the 16th byte (12+4) of the array.

# Absolute Addressing

The address of the operand is contained in the extension word(s). The assembler assembles a word or a cell address, appropriately.

```
Notation:
           <addr> AB
where addr may be any absolute address. AB may not be used with BRA,
BSR, or DBRA.
```

# **Program Counter with Displacement**

The address is the sum of the program counter and the sign-extended, 16-bit

integer in the extension word. The value of the program counter is the address of the word following the opcode.

```
Notation: <addr> PC)
where addr is any absolute address.
```

The address is assembled as its 16-bit, signed offset from the program counter's value when the instruction being assembled executes. In Forth, the address is often provided by using **LABEL** to name a location.

## Program Counter Relative with Index

The address is the sum of the program counter; the sign-extended, 8-bit displacement integer; and the contents of the index register. See Address Register Indirect with Index (above).

#### Immediate Data

May be byte, word, or cell.

```
Notation: \langle n \rangle #B or \langle n \rangle #W or \langle n \rangle #
where n is the immediate data, a literal value.
```

## **Quick Immediate Mode**

The quick mode is a special case of immediate addressing. Three instructions may use this mode: ADD, SUB, and MOV. The immediate data is stored in a field in the opcode.

```
Notation: \langle n \rangle \#Q
For ADD and SUB, n is an unsigned integer from 1–8. For MOV, n is a signed,
8-bit integer (values -128 to 127).
```

## 2.3 Instruction Set Details

This section contains detailed information about each ColdFire instruction as it is implemented in the Forth assembler.

Because of the nature of the microcode in the ColdFire, illegal address modes for

one instruction may produce legal opcodes for completely different instructions. It is, therefore, necessary to be reasonably conversant with the ColdFire assembler before attempting to write **CODE** definitions. Although the Forth assembler checks for most types of errors, in deference to the virtual impossibility of 100% error checking in a processor of this complexity, it is primarily the programmer's responsibility to ensure that instructions are assembled correctly.

## ADD — add binary

**ADD** the source operand to the destination operand, and store the result in the destination location. For example:

#### D0 D1 ADD

Add the cell in data register 0 to the cell in data register 1, result in **D1**.

## 2 #Q PTR U) ADD

Add 2 (quick mode) to the cell in the **USER** variable **PTR**.

## 4 D0 + X A0) A1 W. ADD

Add the word whose address is the sum of the contents of address register 0 plus the low-order word of data register 0 plus the 8-bit offset 4, to the low-order word of address register 1. The source is sign-extended, and the operation is performed using all 32 bits of A1.

# AND — logical and

AND the source operand to the destination operand, and store the result in the destination location. The contents of an address register may not be used as an operand. For example:

#### 7F # D0 AND

Logically AND the contents of data register 0 with the immediate value  $7F_{\rm H}$ .

#### D0 FF8001 AB AND

Logically AND the contents of data register 0 to the contents of the **AB**solute address FF8001<sub>H</sub>.

#### ASL, ASR — arithmetic shift

Arithmetically shift the bits of the operand in the direction specified. The

carry bit and the extend bit receive the last bit shifted out of the operand. The shift count for shifting a register may be specified in two ways:

*Immediate:* The shift count is specified in the instruction (range 1–8).

Register: The shift count is contained in a data register specified in the

instruction.

The contents of memory may be shifted one bit only, and the operation size is restricted to a word. For example:

## S ) ASL

Shift the 16-bit word which is on top of the parameter stack one bit to the left.

#### 2 # D0 ASL

Shift the contents of **DO** two bits to the left.

The only allowable immediate operator with shift instructions is #.

## **BCHG** — test a bit and change

A bit in the destination operand is tested and the state of that bit is reflected in the **z** condition code. After the bit is tested, its state is changed. If a data register is the destination, the bit numbering is modulo 32. If the destination is a memory location, the bit numbering is modulo 8. The bit number may be specified in one of two ways:

The bit number is specified in an extension word.

Register: The bit number is contained in a data register specified in the

instruction.

# For example:

#### 2 # -2 A0) BCHG

Test and change bit two of the byte whose address is two less than the address contained in A0.

#### D0 D1 BCHG

The bit whose number is contained in data register 0 is tested and changed in data register 1.

The only allowable immediate operator for bit instructions is #. B. may be used to specify an eight-bit operation size for memory operations only.

## BCLR — test a bit and clear

A bit in the destination operand is tested, and the state of that bit is given in the **z** condition code. After the bit is tested, it is cleared. If a data register is the destination, the bit numbering is modulo 32; if the destination is a memory location, the bit numbering is modulo 8. The bit number may be specified in one of two ways:

*Immediate:* The bit number is specified in an extension word.

Register: The bit number is contained in a data register specified in the

instruction.

## For example:

## 2 # -2 A0) BCLR

Test and clear bit number two of the byte whose address is two less than the address contained in A0.

#### D0 D1 BCLR

The bit whose number is contained in data register 0 is tested and cleared in data register 1.

The only allowable immediate operator for bit instructions is #. B. may be used to specify an eight-bit operation size for memory operations only.

## BRA — branch always

Program execution continues at location PC+displacement. Displacement is a two's complement integer (8- or 16-bit, as necessary) which counts the relative distance in bytes. The value in PC is two plus the current instruction location. For example:

#### ' PAUSE BRA

Branch always to the address of **PAUSE**.

The address modifier AB is not required with BRA, as the instruction assumes that the top stack item is the destination address for the branch.

#### BSET — test a bit and set

A bit in the destination operand is tested, and the state of that bit is reflected in the **z** condition code. After the bit is tested, it is set. If a data register is the destination, the bit numbering is modulo 32. If the destination is a memory location, the bit numbering is modulo 8. The bit number may be specified in one of two ways:

*Immediate:* The bit number is specified in an extension word.

Register: The bit number is contained in a data register specified in the

instruction.

## For example:

## 2 # -2 A0) BSET

Test and set bit number two of the byte whose address is two less than the address contained in A0.

#### DO D1 BSET

The bit whose number is contained in data register 0 is tested and set in data register 1.

The only allowable immediate operator for bit instructions is #. B. may be used to specify an eight-bit operation size for memory operations only.

## BSR — branch to subroutine

The address of the instruction immediately following the **BSR** instruction is pushed onto the return stack. Program execution then continues at location PC+displacement. See **BRA**.

#### BTST — test a bit

A bit in the destination operand is tested, and the state of that bit is reflected in the **z** condition code. If a data register is the destination, the bit numbering is modulo 32. If the destination is a memory location, the bit numbering is modulo 8. The bit number may be specified in one of two ways:

*Immediate*: The bit number is specified in an extension word.

Register: The bit number is contained in a data register specified in the

instruction.

## For example:

#### 2 # -2 A0) BTST

Test bit number two of the byte whose address is two less than the address contained in A0.

#### DO D1 BTST

The bit whose number is contained in data register 0 is tested in data register 1.

The only allowable immediate operator for bit instructions is #. B. may be used to specify an eight-bit operation size for memory operations only.

## CLR — clear an operand

Clear destination to all zero bits. Size may be byte, word, or cell. For example:

#### CTR U) CLR

Clear the cell in the **USER** variable **CTR**.

#### DO W. CLR

Clear the low-order word of data register 0.

## CMP — compare

Subtract the source operand from the destination operand, and set the condition codes according to the result; the destination operand is unchanged. The operation may be byte, word, or cell. If the destination is an address register, the operation size is restricted to word or cell. For example:

#### DO D1 CMP

Compare the long word in **D0** to the long word in **D1**.

#### DO AO CMP

Compare the long word in **DO** with the long word in **AO**.

# COM — (NOT) logical complement

Take the one's complement of the destination operand, which must be a data register, and store the result in the destination location. The size of the operation may be specified to be byte, word, or cell. The Forth name **COM** avoids conflict with the logical operator called **NOT**. For example:

#### DO COM

Perform a one's complement on the long word in data register 0.

## DIVS — signed divide

Divide a 32-bit quantity by a 16-bit quantity, to yield a 16-bit quotient and a 16bit remainder. The 16-bit quotient is in the low-order word, and the 16-bit remainder is in the high-order word. The sign of the remainder is always the same as the dividend, unless the remainder is equal to zero.

Two special cases may arise:

- Division by zero causes a trap.
- If an overflow occurs, a condition bit will be set and the operands will not be affected.

For example:

## 512 #W D0 DIVS

Divide the contents of **D0** by 512.

# DIVU — unsigned divide

Divide the unsigned destination operand by the unsigned source operand, and store the unsigned result in the destination. The destination operand can be either 32-bit or 64-bit, and the source operand can be either 16-bit or 32-bit. The instruction uses one of four forms, described under **DIVS**, above.

For example:

#### D2 D0 D1 DIVU

Divide a 64-bit number in registers **DO** and **D1** by a 32-bit number in register **D2**. The high-order cell of the 64-bit number is in **D0**.

#### EOR — exclusive OR

Exclusive-OR the source operand to the destination operand, and store the result in the destination. The size of the operation may be specified to be byte, word, or cell. The source operand must be a data register or immediate data. For example:

#### D0 FF8000 AB EOR

Exclusive-OR data register 0 with the content of memory location FF8000<sub>H</sub>.

#### OAA # DO EOR

Exclusive-OR data register 0 with the immediate value 0AA<sub>H</sub>.

## EXT, EXTB — sign extend

Extend the sign bit of a data register from a byte to a word, or from a word to a cell, depending on the operation size selected. If the operation size is word, bit 7 of the destination data register is copied to bits 8–15 of that register. If the operation size is cell, bit 15 is copied to bits 16–31. For example:

#### DO W. EXT

Sign extend the low-order byte of **D0** to a word.

#### D0 EXT

Sign extend the low-order word of **D0** to a cell.

#### D0 EXTB

Sign extend the low-order byte of **D0** to a cell.

# HALT — halt and enter background mode

If background mode is enabled, the processor will suspend instruction execution and enter background mode. The FREEZE output is asserted. Upon exiting from background mode, execution continues with the instruction pointed to by the current program counter.

If background mode is not enabled, an illegal instruction exception is generated.

## JMP — jump

Program execution continues at the address specified by the instruction. The operation is unsized. For example:

#### WAIT AB JMP

Jump to the absolute address named **WAIT**.

#### AO ) JMP

Jump to the address in address register 0.

## JSR — jump to subroutine

The address of the instruction immediately following the **JSR** is pushed onto the return stack. Program execution then continues at the address contained in the instruction. See **JMP**.

## LEA — load effective address

Load the effective address into the specified address register. For example:

#### -2 D0 +XL A0) A0 LEA

The address computed as the sum of -2 and the cell in data register 0 and the address in address register 0 is loaded into address register 0.

## LINK — link and allocate

Push the specified address register on the stack, then add the immediate operand to the stack pointer. The immediate operand is specified by:

<n> H

following the link instruction. The address register is loaded with the address of the old contents of the register. The immediate operand is a signedextended word. This instruction is normally used to allocate stack space for local variables in a procedure. The immediate operand is normally negative; and the stack grows by the size specified, plus four bytes for the saved contents of the address register.

# LSL, LSR — logical shift

Logically shift the bits of the operand in the direction specified. The carry bit and the extend bit receive the last bit shifted out of the operand. The shift count for shifting a register may be specified in two ways:

*Immediate:* The bit number is specified in an extension word.

Register: The bit number is contained in a data register specified in the

instruction.

The contents of memory may be shifted one bit only, and the operation size is restricted to a word. For example:

#### S ) LSL

Shift the 16-bit word which is on top of the parameter stack one bit to the left.

#### 2 # D0 LSR

Shift the contents of **D0** two bits to the right.

The only allowable immediate operator with shift instructions is #.

## MMOV — move multiple registers

Allows a selected group of registers to be moved to, or from, sequential memory locations. The ... // ... /// specifies how many of the registers are to be moved. In the case of a word move to a register list, the values are sign extended. See Motorola's documentation for a more complete discussion of this instruction. For example:

## RL S -) MMOV D0 D3 // A0 A4 ///

Move a register list onto the parameter stack. The list consists of data registers D0-D3 and address registers A0-A4.

## S )+ RL MMOV D0 D3 // A0 A4 ///

The inverse of the previous instruction.

The register list specification may consist of any number of contiguous groups of registers. A single // separates groups, and /// ends the instruction. A single register is a valid group, therefore:

is a valid form of the instruction.

#### MOV — move data from source to destination

Move the contents of the source operand to the destination operand. The data is examined as it is moved, and the condition codes are set accordingly. The size of the operation may be set to byte, word, or cell for all but moves to address registers, which may not be byte. For example:

#### S )+ D0 MOV

Pop the top 32-bit stack item into register **D0**.

#### S ) S -) MOV

Duplicate the top stack item. This is the definition of **DUP**.

#### 2 W) A0 W. MOV

Move the 16-bit word whose address is two plus the contents of register **W** into register A0. Note that the result in A0 will be sign-extended to 32 bits.

#### A0 )+ A1 )+ B. MOV

Move the byte pointed to by A0 to the address pointed to by A1, and increment both A0 and A1.

## MOVEC — move control register

Move the contents of the specified control register to the specified general register, or vice versa. This is always a 32-bit transfer, even though the control register may be implemented with fewer bits. Unimplemented bits are read as zeroes. This is a privileged instruction. For example:

#### A0 VBR MOVEC

Move the contents of address register 0 to the Vector Base Register.

## MTSR — move to status register

Move the contents of the source operand to the status register. The source operand is a word, and all bits of the status register are affected. This is a privileged instruction. For example:

#### 700 #W MTSR

Move the immediate data into the status register. Immediate arguments must be specified as #w.

# MULS — signed multiply

Multiply the signed 16-bit destination operand by the signed 16-bit source operand and store the 32-bit signed result in the destination.

# Example:

#### S ) DO D1 MULS

Multiply the top item on the stack by the number in **D1**, and return the result in registers **D0** and **D1**. The high-order cell is in **D0**, and the loworder cell is in **D1**. The operation is performed using signed arithmetic.

## MULU — unsigned multiply

Multiply the unsigned destination operand (16-bit or 32-bit) by the unsigned source operand (16-bit or 32-bit), and store the unsigned result (32-bit or 64bit) in the destination.

The instruction uses one of three forms, described under **MULS** above.

## Example:

## S ) DO D1 MULU

Multiply the top item on the stack by the number in D1, and return the result in registers D0 and D1. The high-order cell is in D0, and the loworder cell is in **D1**. The operation is performed using unsigned arithmetic.

#### NEG — negate

Subtract the destination operand from zero. The result is stored in the destination location. The size of the operation must be a cell. For example:

#### S ) NEG

Perform a two's complement on the top 32-bit stack item. The definition of NEGATE.

## NOP — no operation

No operation occurs.

# OR — logical inclusive OR

Inclusive-OR the source operand to the destination operand, and store the result in the destination. The operation size must be 32 bits. The contents of an address register may not be used as an operand. For example:

#### D0 FF8000 AB OR

Inclusive-OR the contents of data register 0 into the contents of location FF8000<sub>H</sub>.

#### 1 # D0 OR

Inclusive-OR a 1 into the contents of **D0**.

## PEA — push effective address

Compute an effective address, and push the cell result onto the return stack. For example:

## 2 S) PEA

Push contents of  $\mathbf{S} + 2$  onto the return stack (an improbable usage in normal Forth programming).

## RTE — return from exception

The status register and program counter are pulled from the return stack. The previous status register and program counter are lost. All bits in the status register are affected. This is a privileged instruction.

#### RTS — return from subroutine

The program counter is pulled from the return stack. The previous program counter is lost.

# SUB — subtract binary

Subtract the source operand from the destination operand, and store the result in the destination location. The size of the operation must be 32 bits. For example:

#### DO D1 SUB

Subtract data register 0 from data register 1, result in **D1**.

#### 2 #Q SO U) SUB

Subtract 2 (quick mode) from the cell in the **USER** variable **SO**.

## 0 D0 +X A0) A1 SUB

Subtract the word whose address is the sum of the contents of address register 0 plus data register 0 plus the 8-bit offset, from the contents of address register 1.

## STOP — load status register and stop

Move a 16-bit immediate operand into the status register, and suspend execution. An interrupt is required for the processor to continue execution. Takes a value on the stack, which is the immediate value to be stored into the status register.

## SWP — swap register halves

Swap 16-bit halves of a data register. (Name changed to avoid conflict with SWAP.)

## TRAP — trap and begin exception processing

Initiate exception processing. The operand specifies one of 16 possible software exception vectors.

## TST — test an operand

Compare the operand with zero. No results are saved; however, the condition codes are set accordingly. The size of the operation must be 32 bitsl. For example:

#### CTR U) TST

Test the **USER** variable **CTR** for equality to zero.

#### FF8001 AB TST

Test the contents of location FF8001<sub>H</sub> for equality to zero.

#### 2.4 ASSEMBLER STRUCTURES

In conventional assembly language programming, program structures (loops and conditionals) are handled with explicit branches to labeled locations. This is contrary to principles of structured programming, and is less readable and maintainable than high-level language structures.

Forth assemblers in general, and SwiftX in particular, address this problem by providing a set of program-flow macros, listed in the glossary at the end of this section (instructions **DBRA** and **DBCC** are described in Section 2.3). These macros provide for loops and conditional transfers in a structured manner, and work like their high-level counterparts. However, whereas high-level Forth structure words such as **IF**, **WHILE**, and **UNTIL** test the top of the stack, their assembler counterparts test the processor condition codes.

The program structures supported in this assembler are:

In the sequences above, *cc* represents condition codes, listed in a glossary below. The combination of the condition code and the structure word (UNTIL, WHILE, IF) assembles a conditional branch instruction *Bcc*, where *cc* is the condition code. The word **NOT** following a condition code inverts its sense. The other components of the structures—**BEGIN**, **REPEAT**, **ELSE** and **THEN**—enable the assembler to provide an appropriate destination address for the branch.

All conditional branches use the results of the previous operation which affected the necessary condition bits. Thus:

```
S )+ D0 MOV 0= NOT IF
```

executes the true branch of the **IF** structure if the top stack item (popped into **DO** by the **MOV** instruction, which set the condition bits) is non-zero.

Table 4 shows the instructions generated by a SwiftX conditional phrase. These examples use **IF**. **WHILE** and **UNTIL** generate the same instructions, but satisfy the branch destinations slightly differently. See the glossary below for details. Refer to your processor manual for details on the condition bits.

Note that the standard Forth syntax for sequences such as 0 < IF implies *no branch in the true case*. Therefore, the combination of the condition code and branch instruction assembled by IF, etc., branch on the *opposite* condition (i.e.,  $\geq 0$  in this case).

These constructs provide a level of logical control that is unusual in assembler-level code. Although they may be intermeshed, care is necessary in stack management, since **REPEAT**, **UNTIL**, **AGAIN**, **ELSE**, and **THEN** always work on the

addresses on the stack.

Table 4: Instructions generated by SwiftX conditional structure words

| Phrase    | Instruction assembled | Description                                                                                         |
|-----------|-----------------------|-----------------------------------------------------------------------------------------------------|
| 0< IF     | BPL                   | Branch if the N bit is not set.                                                                     |
| 0< NOT IF | BMI                   | Branch if the N bit is set.                                                                         |
| 0= IF     | BNE                   | Branch if the Z bit is not set.                                                                     |
| 0= NOT IF | BEQ                   | Branch if the Z bit is set.                                                                         |
| 0> IF     | BLE                   | Greater-than-zero; branch if the Z bit is set or if N and V differ from each other.                 |
| 0> NOT IF | BGT                   | Less-than-or-equal; branch if the Z bit is clear and N and V are both set or both clear.            |
| S< IF     | BGE                   | Signed less-than; branch if the N and V bits are both set or both clear.                            |
| S< NOT IF | BLE                   | Signed greater-or-equal; branch if the Z bit is set, or if the N and V bits differ from each other. |
| CS IF     | BCC                   | Branch if the carry bit is clear.                                                                   |
| CS NOT IF | BCS                   | Branch if the carry bit is set.                                                                     |
| VS IF     | BVC                   | Branch if the V bit is clear.                                                                       |
| VS NOT IF | BVS                   | Branch if the V bit is set.                                                                         |
| U> IF     | BLS                   | Unsigned greater-than; branch if either the carry or zero bits are set.                             |
| U> NOT IF | ВНІ                   | Unsigned less-than-or-equal; branch if both the carry and zero bits are clear.                      |
| NEVER IF  | BRA                   | Unconditional branch (equivalent to <b>AGAIN</b> ).                                                 |

In the glossaries below, the stack notation cc refers to a condition code. Available condition codes are listed in the glossary that begins on page 27.

## Glossary Branch Macros

BEGIN

( — addr )

Leave the current address *addr* on the stack. Doesn't assemble anything.

AGAIN

( addr — )

Assemble an unconditional branch to addr.

UNTIL

( *addr cc* — )

Assemble a conditional branch to *addr*. **UNTIL** must be preceded by one of the condition codes given below.

WHILE

 $(addr_1 cc - addr_2 addr_1)$ 

Assemble a conditional branch whose destination address is left empty, and leave the address of the branch *addr* on the stack. A condition code (see below) must precede WHILE.

REPEAT

 $(addr_2addr_1 - )$ 

Set the destination address of the branch that is at *addr*<sub>1</sub> (presumably having been left by WHILE) to point to the next location in code space, which is outside the loop. Assemble an unconditional branch to the location *addr*<sub>2</sub> (presumably left by a preceding **BEGIN**).

ΙF

(cc - addr)

Assemble a conditional branch whose destination address is not given, and leave the address of the branch on the stack. A condition code (see below) must precede **IF**.

ELSE

 $(addr_1 - addr_2)$ 

Set the destination address  $addr_1$  of the preceding **IF** to the next word, and assemble an unconditional branch (with unspecified destination) whose address  $addr_2$  is left on the stack.

THEN

( addr — )

Set the destination address of a branch at *addr* (presumably left by **IF** or **ELSE**) to point to the next location in code space. Doesn't assemble anything.

| Glossary | Condition Codes                                                                                                                                                                                |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<       | ( — $cc$ ) Return the condition code that—used with <b>DBCC</b> , <b>IF</b> , <b>WHILE</b> , or <b>UNTIL</b> —will generate a branch on positive (N bit not set).                              |
| 0=       | (— $cc$ ) Return the condition code that—used with <b>DBCC</b> , <b>IF</b> , <b>WHILE</b> , or <b>UNTIL</b> —will generate a branch on non-zero (N bit set).                                   |
| 0>       | $(-cc) \\$ Return the condition code that—used with <b>DBCC</b> , <b>IF</b> , <b>WHILE</b> , or <b>UNTIL</b> —will generate a branch on zero or negative (Z bit set or N and V differ).        |
| S<       | (— $cc$ ) Return the condition code that—used with <b>DBCC</b> , <b>IF</b> , <b>WHILE</b> , or <b>UNTIL</b> —will generate a branch on greater-than-or-equal (N and V bits are the same).      |
| CS       | (— $cc$ ) Return the condition code that—used with <b>DBCC</b> , <b>IF</b> , <b>WHILE</b> , or <b>UNTIL</b> —will generate a branch on carry clear.                                            |
| VS       | (— $cc$ ) Return the condition code that—used with <b>DBCC</b> , <b>IF</b> , <b>WHILE</b> , or <b>UNTIL</b> —will generate a branch on overflow (V) clear.                                     |
| U>       | $(-cc) \\$ Return the condition code that—used with <b>DBCC</b> , <b>IF</b> , <b>WHILE</b> , or <b>UNTIL</b> —will generate a branch on unsigned less-than-or-equal (either carry or $Z$ set). |
| NEVER    | ( — $cc$ ) Return the condition code that—used with DBCC, IF, WHILE, or UNTIL—will generate an unconditional branch.                                                                           |
| NOT      | $(cc_1-cc_2)$ Invert the condition code $cc_1$ to give $cc_2$ .                                                                                                                                |

## 2.5 EXCEPTION HANDLING

The procedure for defining an exception handler in SwiftX involves two steps: defining the actual exception-handling code, and attaching that code to a processor exception or trap number.

The handler itself is written in code. The usual form begins with **LABEL** <name> (**CODE** is not needed, as such routines are not invoked as subroutines), and ends with an **RTE** (Return from Exception) instruction and **END-CODE**.

To attach the code to the handler, use the word **EXCEPTION**, which takes address of the trap handler and an exception number, and links them such that when the exception occurs, it will be vectored directly to the code. No overhead is imposed by SwiftX, and no task needs to be directly involved in exception handling. If a task is performing additional high-level processing (for example, calibrating data acquired by interrupt code), the convention in SwiftX is that the handler code performs only the most time-critical processing, and notifies a task of the event by modifying a variable or by setting the task to wake up. Further information on task control may be found in the *SwiftX Reference Manual*, Section 4.

An example of a simple exception handler is the one provided for the Periodic Interrupt Timer in \Swiftx\Src\Coldfire\PIT332.fth. It looks like this:

```
LABEL <TIMER> \ Periodic timer interrupt handler

TC1 # MSECS CELL+ AB ADD

CS IF 1 #Q MSECS AB ADD THEN

TC0 [IF] TC0 # MSECS AB ADD [THEN]\ Accumulate milliseconds

TC3 # SECS CELL+ AB ADD

CS IF 1 #Q SECS AB ADD THEN

TC2 [IF] TC2 # SECS AB ADD [THEN]\ Accumulate seconds

RTE END-CODE
```

#### <TIMER> \$42 EXCEPTION

This code simply increments two 64-bit variables used as counters, MSECS and SECS. Two double-cell time constants calculated from the clock rate are involved, TC0/TC1 for milliseconds, and TC2/TC3 for seconds. The conditional compilation lines involving TC0 and TC2 are simply omitting the high-

order parts of these time constants if they are zero.

The word **EXCEPTION** is an enhanced version of **EXCEPTION** used for diagnostic purposes. It takes the address of the exception handler to branch to and the exception number, and is followed by a string terminated by a ". The string address is passed in **A0** to the exception handler when an exception occurs.

Background tasks cannot handle output messages; therefore, it's important that this type of exception handler never be used for exceptions that may be generated by a background task. The exceptions in the following lists are intended for use when you are debugging code in an interactive session.

The following diagnostic ColdFire exceptions are predefined in the file \Swiftx\Src\Coldfire\Trap.f:

```
<EXCEPTION>
            2 EXCEPTION" Access Error"
<EXCEPTION> 3 EXCEPTION" Address Error"
<EXCEPTION> 4 EXCEPTION" Illegal Inst"
<EXCEPTION> 5 EXCEPTION" -reserved 5-"
             6 EXCEPTION" -reserved 6-"
<EXCEPTION>
<EXCEPTION>
            7 EXCEPTION" -reserved 7-"
             8 EXCEPTION" Priv Violation"
<EXCEPTION>
<EXCEPTION>
             9 EXCEPTION" Trace"
<EXCEPTION> 10 EXCEPTION" A-line Emulator"
<EXCEPTION> 11 EXCEPTION" F-line Emulator"
```

Note that **<BERR>** is used for bus errors, **<INST>** for illegal instructions in the CPU32 set, and **<TRAP>** for all other traps. In fact, these routines (found in the files listed above) share some code, and also provide examples of the generic exception-processor word **.EXCEPTION**, which displays the error messages.

As part of the power-up initialization in the target, the word **/EXCEPTIONS** must be called to initialize all the exception vectors. This is done by the word START, in \Swiftx\Src\Coldfire\<platform>\Start.f.

Glossary

EXCEPTION (addr n -)

> Store address *addr* into exception vector n. Two versions are supplied: the **INTERPRETER** version is used to set the code image vector, while the **TARGET**

version sets the vector at run time in the target (a rare occurrence).

(--)/EXCEPTIONS

> Move the address of the exceptions table (built by various calls to **EXCEPTION** and **EXCEPTION"**) to the CPU Vector Base Register (VBR), and enable interrupts. This word must be executed as part of the power-up initialization, after all exceptions have been constructed.

 $(n addr_1 addr_2 -)$ .EXCEPTION

> Display an exception error message, where n is an exception descriptor,  $addr_1$ is the access address (or 0), and  $addr_2$  is the address of a counted string containing an exception error message. This is the shared end-processing for the diagnostic exception handlers managed by **EXCEPTION**".

(addr n -)**EXCEPTION"** <message>

Attach an exception trap handler, whose code is at addr, to processor exception n.

References Conditional compilation, SwiftX Reference Manual, Section 3.1.3 Background tasks, Swift X Reference Manual, Section 4.6

# 3. PLATFORM-SPECIFIC IMPLEMENTATION **ISSUES**

This section covers specific implementation issues involving the ColdFire family processors in general, and the 5307 in particular. Board-specific issues are covered in their respective appendices.

#### 3.1 IMPLEMENTATION STRATEGY

A variety of options are available to a programmer implementing a Forth kernel on a particular processor. In SwiftX, we attempt to optimize, as much as possible, both for execution speed and object compactness. This section describes the implementation choices made in this system.

#### 3.1.1 Execution Model

The execution model is a subroutine-threaded scheme, with in-line code substitution for simple primitives. The ColdFire's subroutine stack is used by target primitives as Forth's return stack, and may contain return addresses.



If you depend on the return stack to be identical with the subroutine stack, your code will not be portable to systems which separate these stacks. Do not use the return stack except under the specific rules given in Section 3.1.2.

You may easily see the optimization strategies by decompiling some simple definitions. For example, the source definition for **/STRING** is:

```
: /STRING ( c-addr1 u1 u -- c-addr2 u2)
  >R SWAP R@ + SWAP R> - ;
```

but if you decompile it, you get:

```
SEE /STRING
0C9C
      A6 )+ A7 -) MOV
                                        2F1E
0C9E
      SWAP BSR
                                        6100F84E
0CA2
      A7 ) A6 -) MOV
                                        2D17
0CA4
      A6 )+ D0 MOV
                                        201E
OCA6 DO A6 ) ADD
                                        D196
0CA8
      SWAP BSR
                                        6100F844
0CAC
      A7 )+ A6 -) MOV
                                        2D1F
0CAE
      A6 )+ D0 MOV
                                        201E
OCBO DO A6 ) SUB
                                        9196
0CB2
                                        4E75 ok
      RTS
```

This example clearly shows the combination of in-line code and subroutine calls in this implementation.

When the last thing in a definition is a reference to another high-level word, the compiler automatically substitutes a BRA for the BSR, to save the subroutine return. Consider **TUCK**, defined as:

```
: TUCK ( x1 x2 -- x2 x1 x2) SWAP OVER ;
```

If you type **SEE TUCK**, you will get:

```
04E4
      ' SWAP BSR
04E6
      4 A6) A6 -) MOV
04EA
      RTS ok(T)
```

However, if you make a new definition:

```
: -TUCK
       OVER SWAP ; ok(T)
```

and type **SEE** -**TUCK**, you get:

```
163C
      4 A6) A6 -) MOV
1640 'SWAP BRA ok(T)
```

In both cases, the MOV instruction is the code substituted for OVER, but SWAP is called with a BRA in the second case, as it is the last thing in the definition, and its RTS will handle the return, saving the need for one in **-TUCK**.

More extensive optimization is provided in a few words, such as +. In this

case, the compiler can detect whether the last argument to + is a short literal, a large literal, or a value left on the stack from a previous operation, and will produce optimized code for each case.

If you are an experienced Forth programmer and would like to study these implementation strategies, we encourage you to look at the file Core.f.

## 3.1.2 Data Format and Memory Access

The ColdFire is a 32-bit processor. This implementation assumes a flat memory model (i.e., no paged memory management). The high byte of a 32-bit cell is the lowest address—i.e., this is a big-endian machine.

Some CPUs in this family do not support unaligned memory accesses; on all versions SwiftX attempts to maintain address alignment according to the rules in ANS Forth. If you manually construct an un-aligned dictionary (e.g., by an odd argument to **ALLOT**) you may re-align it using **ALIGN**. If you have an odd address on the stack (e.g., by adding an offset that may be odd) you can convert it to the next aligned address using **ALIGNED**.

The Forth virtual machine has two stacks with 32-bit items. Stacks grow downward from high RAM. The return stack is the CPU's subroutine stack, and functions analogously to the traditional Forth return stack (i.e., carries return addresses for nested calls). A program may use the return stack for temporary storage during the execution of a definition, subject to the following restrictions:

- A program shall not access values on the return stack (using R@, R>, 2R@, or **2R>**) that it did not place there using **>R** or **2>R**;
- A program shall not access from within a **DO** loop values placed on the return stack before the loop was entered;
- All values placed on the return stack within a DO loop shall be removed before I, J, LOOP, +LOOP, or LEAVE is executed;
- All values placed on the return stack within a definition shall be removed before the definition is terminated or before **EXIT** is executed.

### 3.1.3 SwiftOS Multitasker Implementation

The ColdFire CPU family supports a very efficient SwiftOS implementation, with five instructions required to de-activate a task and six to activate one. The subroutine-threaded implementation means there is no **I** register (see *SwiftX Reference Manual*, Section 4.3) to be saved and restored, only the return and data stacks.

As on most systems, a task's **STATUS** user variable contains space for one instruction (two bytes, in this case) followed by the address of the next task in the round robin. There are two instructions that can be used here; each is defined as a **CONSTANT** and is listed in Table 5.

| Name | Value<br>(hex) | Instruction | Description                                    |  |  |
|------|----------------|-------------|------------------------------------------------|--|--|
| WAKE | 4E90           | A0 ) JSR    | Call to wake-up code pointed to by <b>A0</b> . |  |  |

Jump to next task (address in next cell).

Table 5: SwiftOS user status instructions

AB JMP

These instructions are stored in a task's **STATUS** to control task behavior. For example, **PAUSE** sets it to **WAKE** and deactivates the task; it will wake up after exactly one circuit through the round robin. You may also store **WAKE** in the **STATUS** of a task in an interrupt routine to set it to wake up. When a task is being started, its **STATUS** is set to **SLEEP** as part of the startup process. Because the return stack is also the CPU's subroutine stack, it is also used to pass information during a task swap. That is, the **JSR** to the wake-up code in the awakening task's **STATUS** passes the task address on this stack.

If you wish to review the simple code for this SwiftOS, you will find it in the file Swiftx\Src\Coldfire\Tasker.f.

#### 3.2 COLDFIRE HARDWARE CONFIGURATION

SLEEP

4EF9

The System Integration Module of the Motorola Coldfire family is unique for each individual core. Refer to the manufacturer's data sheet for your particular MCU for details regarding the use of these registers.

SwiftX defines names for the registers, corresponding to their Motorola designations, in a file for each supported MCU. (These files have names that take the form **Swiftx\Src\Coldfire\Reg\_**<mcu>**.f.**) These registers may be referenced by these names in code. Most are not used by the SwiftX kernel, and are available for program use.

## 3.2.1 SIM Configuration

SIM registers are be defined in the file ..Coldfire\Reg\_<mcu>.f as shown in Table 7. The example values for the 5307 are shown in Table 6.

Table 6: Default settings for SIM registers

| Register | Value | Description                                   |
|----------|-------|-----------------------------------------------|
| SYPCR    | 00    | No watchdog.                                  |
| PAR      | 00    | Parallel port bits 0-7 used for parallel I/O. |
| IRQPAR   | 00    | No change in external interrupt levels        |
| PLLCR    | 00    | CPU stop disabled.                            |
| MPARK    | 00    | Arbitration disabled.                         |

References Background Debug Mode, Section 3.6

### 3.3 I/O REGISTERS

The ColdFire's I/O registers vary somewhat with each microcontroller ver-Refer to Motorola's *Technical Summary* for your particular MCU for details regarding the use of these registers.

SwiftX defines names for the registers, corresponding to their Motorola designations, in a file for each supported MCU (these files have names that take the form Swiftx\Src\Coldfire\Reg\_<mcu>.f). An example for the 5307 is shown in Table 7. These registers may be referenced by these names in code or in high-level definitions; they may also be interrogated interactively if your target is connected. Most are not used by the SwiftX kernel, and are available for program use.

Table 7: Coldfire 5307 registers

| Address                    | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|----------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| System In                  | tegration I | Module Transfer of the second |  |
| \$0000                     | RSR         | Reset Status Register, 8-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| \$0001                     | SYPCR       | System Protection Control Register, 8-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| \$0002                     | SWIVR       | Software Watchdog Int. Vector Register, 8-bit, W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| \$0003                     | SWSR        | Software Watchdog Service Register, 8-bit, W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| \$0004                     | PAR         | Pin Assignment Register, 16-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| \$0005                     | PLLCR       | PLL Control Register, 8-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Interrupt                  | EQUs        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| \$0006                     | IRQPAR      | Interrupt Assignment Register, 8-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| \$0040                     | IPR         | Interrupt Pending Register, 32-bit, R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| \$0044                     | IMR         | Interrupt Mask Register, 32-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| \$0051 AVCR<br>\$004C ICR0 |             | Autovector Control Register, 8-bit, R/W Interrupt Control Register SWT, 8-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                            |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| \$004E                     | ICR2        | Interrupt Control Register TIMER2, 8-bit, R/W Interrupt Control Register MBUS, 8-bit, R/W Interrupt Control Register UART1, 8-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| \$004F                     | ICR3        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| \$0050                     | ICR4        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| \$0051                     | ICR5        | Interrupt Control Register UART2, 8-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| \$0052                     | ICR6        | Interrupt Control Register DMA0, 8-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| \$0053 ICR7<br>\$0054 ICR8 |             | Interrupt Control Register DMA1, 8-bit, R/W Interrupt Control Register DMA2, 8-bit, R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                            |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| \$0056                     | ICR10       | Interrupt Control Register RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| \$0057 ICR11               |             | Interrupt Control Register RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

# **DRAM Controller Registers**

This section defines the DRAM controller, see pg 11-6 of the 5307 Users Manual

Table 7: Coldfire 5307 registers

| Address      | Name         | Description                                                                                                                   |  |  |
|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
| \$0100       | DCR          | DRAM Control Register, 16-bit, R/W                                                                                            |  |  |
| \$0108       | DACR0        | DRAM Bank 0 Address/Control Register, 32-bit, R/W                                                                             |  |  |
| \$010C       | DCMR0        | DRAM Bank 0 Mask Register, 32-bit, R/W                                                                                        |  |  |
| \$0110       | DCAR1        | DRAM Bank 1 Address/Control Register, 32-bit, R/W                                                                             |  |  |
| \$0114       | DCMR1        | DRAM Bank 1 Mask Register, 32-bit, R/W                                                                                        |  |  |
| Chip Sele    | ct Registers |                                                                                                                               |  |  |
|              |              | hip Selects for the 5307 Processor The information for and in Section 9 of the <i>Users Manual</i> .                          |  |  |
| \$0080       | CSAR0        | Chip-Select 0 Base Address Register, 16-bit, R/W                                                                              |  |  |
| \$0084       | CSMR0        | Chip-Select 0 Mask Register, 32-bit, R/W                                                                                      |  |  |
| \$008A       | CSCR0        | Chip-Select 0 Control Register, 16-bit, R/W                                                                                   |  |  |
| \$008C       | CSAR1        | Chip-Select 1 Base Address Register, 16-bit, R/W                                                                              |  |  |
| \$0090       | CSMR1        | Chip-Select 1 Mask Register, 32-bit, R/W                                                                                      |  |  |
|              |              | Chip-Select 1 Control Register, 16-bit, R/W                                                                                   |  |  |
|              |              | Chip-Select 2-7 Base Address Register, 8-bit, R/W                                                                             |  |  |
| \$009C       | CSMR2        | Chip-Select 2 Mask Register, 16-bit, R/W Chip-Select 2 Control Register, 16-bit, R/W Chip-Select 3 Mask Register, 16-bit, R/W |  |  |
| \$00A2       | CSCR2        |                                                                                                                               |  |  |
| \$00AA       | CSMR3        |                                                                                                                               |  |  |
| \$00AE       | CSCR3        | Chip-Select 3 Control Register, 16-bit, R/W                                                                                   |  |  |
| \$00B6       | CSMR4        | Chip-Select 4 Mask Register, 16-bit, R/W                                                                                      |  |  |
| \$00BA       | CSCR4        | Chip-Select 4 Control Register, 16-bit, R/W                                                                                   |  |  |
| \$00C2       | CSMR5        | Chip-Select 5 Mask Register, 16-bit, R/W                                                                                      |  |  |
|              |              | Chip-Select 5 Control Register, 16-bit, R/W                                                                                   |  |  |
|              |              | Chip-Select 6 Mask Register, 16-bit, R/W                                                                                      |  |  |
| \$00D2       | CSCR6        | Chip-Select 6 Control Register, 16-bit, R/W                                                                                   |  |  |
| \$00DA       | CSMR7        | Chip-Select 7 Mask Register, 16-bit, R/W                                                                                      |  |  |
| \$00DE CSCR7 |              | Chip-Select 7 Control Register, 16-bit, R/W                                                                                   |  |  |

Table 7: Coldfire 5307 registers

| Address                                                             | Name                                                                                                                                               | Description                                 |  |
|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|
| Timer Registers                                                     |                                                                                                                                                    |                                             |  |
| \$0140                                                              | TMR1                                                                                                                                               | TIMER1 Mode Register, 16-bit, R/W           |  |
| \$0144                                                              | TRR1                                                                                                                                               | TIMER1 TIMER1 Mode Register, 16-bit, R/W    |  |
| \$0148                                                              | TCR1                                                                                                                                               | TIMER1 Capture Register, 16-bit, R          |  |
| \$014C                                                              | TCN1                                                                                                                                               | TIMER1 Counter, 16-bit, R/W                 |  |
| \$0151                                                              | TER1                                                                                                                                               | TIMER1 Event Register, 8-bit, R/W           |  |
| \$0180                                                              | TMR2                                                                                                                                               | TIMER2 Mode Register, 16-bit, R/W           |  |
| \$0184                                                              | TRR2                                                                                                                                               | TIMER2 Mode Register, 16-bit, R/W           |  |
| \$0188                                                              | TCR2                                                                                                                                               | TIMER2 Capture Register, 16-bit, R          |  |
|                                                                     |                                                                                                                                                    | TIMER2 Counter, 16-bit, R/W                 |  |
|                                                                     |                                                                                                                                                    | IMER2 Event Register, 8-bit, R/W            |  |
| DMA Module Registers                                                |                                                                                                                                                    | ers                                         |  |
| \$0300                                                              | SAR0                                                                                                                                               | Source Address Register 0, 32-bit, R/W      |  |
| \$0304                                                              | DAR0                                                                                                                                               | Destination Address Register 0, 32-bit, R/W |  |
| \$0308                                                              | DCR0                                                                                                                                               | DMA Control Register 0, 16-bit, R/W         |  |
| \$030C                                                              | BCR0                                                                                                                                               | Byte Count Register 0, 16-bit, R/W          |  |
| \$0310                                                              | DSR0                                                                                                                                               | DMA Status Register 0, 8-bit, R/W           |  |
| \$0314                                                              | DIVR0                                                                                                                                              | DMA Interrupt Vector Register 0, 8-bit, R/W |  |
| UART Module Registers                                               |                                                                                                                                                    |                                             |  |
| The MCF5307 contains 2 universal asynchronous/synchronous receiver/ |                                                                                                                                                    |                                             |  |
|                                                                     | transmitters (UARTS) that act independently. See pg 14-1 of the users manual. Note that some registers are defined with the same address location, |                                             |  |

such as USR and USCR because one register is valid if READ and the other is valid when WRITE. See pg 14-18, table 14-1 in the 5307 User's Manual for details.

| \$01C0 | UMR1  | UART1 UMR1 Mode Register, 8-bit, R/W  |
|--------|-------|---------------------------------------|
| \$01C0 | UMR11 | UART1 UMR1 Mode Register, 8-bit, R/W  |
| \$01C0 | UMR21 | UART1 UMR2 Mode Register, 8-bit, R/W  |
| \$01C4 | USR1  | UART1 Status Register, 8-bit, R       |
| \$01C4 | UCSR1 | UART1 Clock Select Register, 8-bit, W |

Table 7: Coldfire 5307 registers

| Address | Name   | Description                                      |  |
|---------|--------|--------------------------------------------------|--|
| \$01C8  | UCR1   | UART1 Command Register, 8-bit, W                 |  |
| \$01CC  | URB1   | UART1 Receiver Buffer, 8-bit, R                  |  |
| \$01CC  | UTB1   | UART1 Transmitter Buffer, 8-bit, W               |  |
| \$01D0  | UIPCR1 | UART1 Input Port Change Register, 8-bit, R       |  |
| \$01D0  | UACR1  | UART1 Auxiliary Control Register, 8-bit, W       |  |
| \$01D4  | UISR1  | UART1 Interrupt Status Register, 8-bit, R        |  |
| \$01D4  | UIMR1  | UART1 Interrupt Mask Register, 8-bit, W          |  |
| \$01D8  | UBG11  | UART1 Baud Rate Generator PreScale MSB, 8-bit, W |  |
| \$01DC  | UBG21  | UART1 Baud Rate Generator PreScale LSB, 8-bit, W |  |
| \$01F0  | UIVR1  | UART1 Interrupt Vector Register, 8-bit, R/W      |  |
| \$01F4  | UIP1   | UART1 Input Port Register, 8-bit, R              |  |
| \$01F8  | UOP11  | UART1 Output Port Bit Set Command, 8-bit, W      |  |
| \$01FC  | UOP01  | UART1 Output Port Bit Reset Command, 8-bit, W    |  |
| \$0200  | UMR2   | UART2 UMR1 Mode Register, 8-bit, R/W             |  |
| \$0200  | UMR12  | UART2 UMR1 Mode Register, 8-bit, R/W             |  |
| \$0200  | UMR22  | UART2 UMR1 Mode Register, 8-bit, R/W             |  |
| \$0204  | USR2   | UART2 Status Register, 8-bit, R                  |  |
| \$0204  | UCSR2  | UART2 Clock Select Register, 8-bit, W            |  |
| \$0208  | UCR2   | UART2 Command Register, 8-bit, W                 |  |
| \$020C  | URB2   | UART2 Receiver Buffer, 8-bit, R                  |  |
| \$020C  | UTB2   | UART2 Transmitter Buffer, 8-bit, W               |  |
| \$0210  | UIPCR2 | UART2 Input Port Change Register, 8-bit, R       |  |
| \$0210  | UACR2  | UART2 Auxiliary Control Register, 8-bit, W       |  |
| \$0214  | UISR2  | UART2 Interrupt Status Register, 8-bit, R        |  |
| \$0214  | UIMR2  | UART2 Interrupt Mask Register, 8-bit, W          |  |
| \$0218  | UBG12  | UART1 Baud Rate Generator PreScale MSB, 8-bit, W |  |
| \$021C  | UBG22  | UART2 Baud Rate Generator PreScale LSB, 8-bit, W |  |
| \$0230  | UIVR2  | UART2 Interrupt Vector Register, 8-bit, R/W      |  |
| \$0234  | UIP2   | UART2 Input Port Register, 8-bit, R              |  |

Table 7: Coldfire 5307 registers

| Address Name Description                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                       | Description                                   |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--|--|
| \$0238                                                                                                                                                                                                                       | UOP12                                                                                                                                                                                                                                                                                                 | UART2 Output Port Bit Set Command, 8-bit, W   |  |  |
| \$023C                                                                                                                                                                                                                       | UOP02                                                                                                                                                                                                                                                                                                 | UART2 Output Port Bit Reset Command, 8-bit, W |  |  |
| General P                                                                                                                                                                                                                    | urpose I/O                                                                                                                                                                                                                                                                                            |                                               |  |  |
| upper add<br>PAR defin                                                                                                                                                                                                       | These registers define the 16-bit port. The 16-bit port is muxed with the upper address lines A[31:24], TIP', DREQ'[1:0], TM[2:0], and TT[1:0]. The PAR defines what function these pins have (i.e Debug or parallel port). See pg 10-1,5 to set up the PAR Register, port direction and logic level. |                                               |  |  |
| \$0244                                                                                                                                                                                                                       | PADDR                                                                                                                                                                                                                                                                                                 | Port A Data Direction Register, 16-bit, R/W   |  |  |
| \$0248                                                                                                                                                                                                                       | \$0248 PADAT Port A Data Register, 16-bit, R/W                                                                                                                                                                                                                                                        |                                               |  |  |
| M-BUS Re                                                                                                                                                                                                                     | egisters                                                                                                                                                                                                                                                                                              |                                               |  |  |
| The M-bus is a high speed, 2 wire, serial bus that provides bidirectional serial transmission between on-board devices. The bus is compatible with the Phillips I2C standard. See pg 15-1 of the 5307 <i>User's Manual</i> . |                                                                                                                                                                                                                                                                                                       |                                               |  |  |
| \$0288 MBCR M-BUS Control Register, 8-bit, R/W \$028C MBSR M-BUS Status Register, 8-bit, R/W                                                                                                                                 |                                                                                                                                                                                                                                                                                                       | M-BUS Address Register, 8-bit, R/W            |  |  |
|                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                       | M-BUS Frequency Divider Register, 8-bit, R/W  |  |  |
|                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                       | M-BUS Control Register, 8-bit, R/W            |  |  |
|                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                       | M-BUS Status Register, 8-bit, R/W             |  |  |
|                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                       | M-BUS Data I/O Register, 8-bit, R/W           |  |  |

### 3.4 COLDFIRE TIMER

The Periodic Interrupt Timer in the ColdFire SIM module is used by SwiftX for millisecond timing and date/time functions. Timer parameters depend upon the individual MCU. On the 5307, the timer is based on a 25 MHz crystal as the PLL source, and the timer is set up for interrupt vector number 1E<sub>H</sub>. On the 5206, it's a 25 MHz crystal and interrupt vector 9. See your MCU User's Manual for details.

**COUNTER** returns the current millisecond count. It (and all other timing commands) adjusts the interrupt count to return true milliseconds. TIMER, always used after COUNTER, obtains a second millisecond count and subtracts the value left on the stack by **COUNTER**, thereby displaying the elapsed time (in milliseconds) since **COUNTER**. **COUNTER** and **TIMER** may be used to time processes or the execution of commands. The usage is:

COUNTER command to be timed> TIMER

References System clock/timer driver, Section 4.2

#### 3.5 DUART SERIAL CHANNEL

Both the 5206 and 5307 contain two UARTs, which act independently. Each is clocked by the system clock, eliminating the need for an external crystal. SwiftX supports each as an independent channel, with a task defined for each. Output is polled, and input is to a 256-byte circular buffer. One buffer is defined for each port.

All data received by a UART are placed in its 256-byte queue. The baud rate for can range from 64 baud to 38 Kbaud.

The UART channels are initialized by /UARTS with a default baud rate of 19200.

### 3.6 Use of the BDM for XTL Communications

The members of the ColdFire family provide a special mode of operation called Background Debug Mode (BDM), which is unique in that the XTL primitives are implemented in CPU microcode and are accessed through a dedicated serial interface that shares pins with other development features. This provides crash-proof debugging of the target system, while leaving the onchip, asynchronous serial ports free for application use. The definitive documentation for the BDM may be found in Motorola's User's Manual for your MCU, in the section on "Development Support." The following sections discuss the BDM-specific features of this SwiftX implementation.

### 3.6.1 BDM Operation

When the MCU is operating in BDM, normal instruction execution is suspended. The MCU accepts commands from a high-speed, full-duplex, synchronous serial interface to provide communication between the CPU and the host development system.

When enabled, the BDM can be initiated by externally generated breakpoints, internal peripheral breakpoints, the background (HALT) instruction, and catastrophic exception conditions.

The target system's BDM interface pins are connected to a parallel printer port on the host computer. Through the supplied interface in UNIT\_CFZ.DLL, the host's XTL interface can:

- Display and modify target RAM
- Display target CPU registers
- Download code to target RAM
- Interactively test target Forth words

The RESET-BDM command must be issued before BDM can be used. RESET-BDM enables BDM by forcing a CPU reset with BKPT asserted. BDM remains enabled until the CPU is reset without BKPT asserted (such as by power-up or by pressing the reset button). Note the use of **RESET-BDM** in ...\Coldfire\ Start.f.

The target-host XTL protocol uses register D7 to pass a function code to the host when the target goes into background mode by executing the **GHALT** instruction. The supported function codes are listed in Table 9 on page 45. When a command response (codes 253–255) from the target signals reset, or successful or unsuccessful completion of a command, the target's current **BASE** is in register D6.

References XTL logic, Swift X Reference Manual, Section 3.9.2

### 3.6.2 BDM XTL Protocol

Use of the BDM significantly changes the Cross-Target Link (XTL) protocol from the serial protocol described in the SwiftX Reference Manual.

Whereas a serial protocol implies a table of commands encoded as bytes that are interpreted on the target, use of the BDM by the host to communicate with the target requires no cooperation whatever in the target, and hence no response code. Instead, the host merely asserts commands via the BDM, as shown in Table 8.

When the Debug facility in SwiftX is launched, a target system is compiled and downloaded using the BDM's FILL function. The target is then activated via its "power-up" sequence, whereupon it transmits its start-up greeting to the host for display. Thereafter, the target is awaiting commands from the host, which it will execute. During the course of its execution, the target may request services (e.g., keyboard input or display functions) from the host. When the target needs host services, or when it has finished processing, it will set up its registers as described in Table 9 and FREEZE.

## 3.6.2.1 Host-to-target Communication

The host communicates to the target using the defined BDM commands summarized in Table 8. Further details of the BDM protocol may be obtained from the MCF5307 User's Manual.

Table 8: Host-to-target commands

| Command              | Mnemonic        | Description                                                                                                          |  |  |
|----------------------|-----------------|----------------------------------------------------------------------------------------------------------------------|--|--|
| Read A/D<br>register | RARED/<br>RDREG | Read the selected address or data register and return the results via the serial interface.                          |  |  |
| Write A/D register   | WARED/<br>WDREG | The data operand is written to the specified address or data register.                                               |  |  |
| Read system register | RSREG           | The specified system control register is read. All registers that can be read in supervisor mode can be read in BDM. |  |  |

Table 8: Host-to-target commands (continued)

| Command               | Mnemonic | Description                                                                                                                         |
|-----------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------|
| Write system register | WSREG    | The operand data is written into the specified system control register.                                                             |
| Read memory location  | READ     | Read the data at the specified memory location. The source function code register (SFC) specifies the address space.                |
| Write memory location | WRITE    | Write the operand data to the specified memory location. The destination function code register (DFC) specifies the address space.  |
| Dump<br>memory block  | DUMP     | Used in conjunction with READ to dump large blocks of memory.                                                                       |
| Fill memory block     | FILL     | Used in conjunction with WRITE to fill large blocks of memory. Used by SwiftX for the <b>DOWNLOAD</b> function.                     |
| Resume execution      | GO       | Resume execution at the current PC. Used by SwiftX when it has completed a requested target function, or to start target execution. |
| No operation          | NOP      | A null command. Used by SwiftX as a filler.                                                                                         |

The data stack is passed to the target with each host command, and returned with its response. The stack is passed bottom item first. When sent from the host to the target, the top stack item is the execution address for the function. The target execute the function using **CATCH**. When returned by the target to the host, the top stack item is the function's **THROW** code (0 indicates successful completion).

# 3.6.2.2 Target-to-host Communication

The target-host XTL protocol uses register D7 to pass a function code from the target to the host when target goes into background mode by executing the **BGND** instruction. Table 9 lists the possible function codes from the target, with other parameters, if any, returned in registers as indicated. Any other value

returned in D7 indicates abnormal entry to background mode.

Table 9: Target-to-host responses

| Fn  | Description                                       | Parameters from target                                            |
|-----|---------------------------------------------------|-------------------------------------------------------------------|
| 255 | Announce reset                                    |                                                                   |
| 254 | Ack (command completed successfully)              | D6 = <b>BASE</b>                                                  |
| 253 | Nak (command aborted)                             |                                                                   |
| 252 | EMIT (display character)                          | D0 = char                                                         |
| 251 | TYPE (display string)                             | D0 = length, $D1 = addr$                                          |
| 250 | CR (new-line function)                            |                                                                   |
| 249 | PAGE (clear-screen function)                      |                                                                   |
| 248 | AT-XY (cursor position)                           | D0 = row, $D1 = col$                                              |
| 247 | KEY (input key and send it back)                  | A6 = cell address of char, A5 = task                              |
| 246 | <b>KEY?</b> (test for keypress, send status back) | A6 = cell address of flag, A5 = task                              |
| 245 | Display address                                   | D0 = addr                                                         |
| 244 | ACCEPT (input string, return actual length)       | D0 = length, $D1 = addr$ ,<br>$A0 = actual \ length$<br>A5 = task |

These response codes enable the host to provide virtual terminal services to the target.

If the program under test never returns control to the host, pressing the Escape key will display the message ESCAPE and abort out of the wait loop. This is useful when testing a routine whose behavior is an infinite loop, or when a program behaves unexpectedly.

# 3.6.3 Register Display and Address Illumination

The presence of the BDM gives this system the ability to examine registers and

to handle breakpoint functions, which are not supportable in a serial XTL. The command R. (see glossary below) displays the registers; the following is an example of the display it generates:

#### R. CPU RUNNING

| PC= | 0000C250 | SR= 2000     | VBR= 00000000 |     |                 |
|-----|----------|--------------|---------------|-----|-----------------|
| D0= | 00000026 | D1= 00000F63 | D2= FFFFFFFF  | D3= | FFFFFFFF        |
| D4= | FFFFFFFF | D5= FFFFFFFF | D6= 0000000A  | D7= | 000000FE        |
| A0= | 00000D98 | A1= 0000C250 | A2= FFFFFFFF  | A3= | ${\tt FFFFFFF}$ |
| A4= | FFFFFFFF | A5= 0000C250 | A6= 0000C0FC  | A7= | 0000C24C        |

If the CPU was running, it is placed in background mode while this *snapshot* of the register set is displayed.

Register display can be useful if a program crashes during testing. It may be possible through successive  ${\tt R.}$  displays to determine what the target is doing. The data and return stack pointers (registers  ${\tt I}$  and  ${\tt W}$ ) and the PC offer primary clues. In a multitasking application, the user pointer (register  ${\tt U}$ ) is also of interest.

Of course, for this information to be of real use, you would want to know in what definition an address such as the contents of the return stack falls. The word • ' provides *address illumination*: given an address, it will show what definition the address is in. For example, you could type:

#### 0A44 .'

and get:

DIGIT 
$$+06$$
 ok(T)

showing that the address is six bytes into the definition **DIGIT**.

# Glossary

R. (—

Display target CPU registers and CPU mode—running or FREEZE mode (BDM).

. • ( addr — )

Display the name of the target definition before *addr*, and *addr*'s offset within that definition.

## 3.6.4 Breakpoint Support

The BDM makes it possible to support true breakpoints for debugging. Systems without a BDM or equivalent may do software breakpoints, but the very process of causing and processing the breakpoint can corrupt some of the registers or other processor information that might be critical to the debugging effort.

To use **BREAKPOINT**, simply place it at some point in a target definition. **BREAKPOINT** can be placed at any level of nesting in a target definition. When it is executed, it returns control to the host just as if the original word being executed had completed normally. At this point, you may interact with the target to learn whatever is of interest at the breakpoint—taking great caution not to break anything that would prevent completion of the code following the **BREAKPOINT**. For example, you may examine the stack non-destructively by typing .S, you may examine the contents of **VARIABLE**s or other data structures, and you may even change the stack or stored data values.

**RESUME** will return control after the **BREAKPOINT** and allow completion of the target definition. Multiple instances of **BREAKPOINT** may be executed in a series but must not be nested, because the **BREAKPOINT** and **RESUME** sequence is not reentrant.

Glossary

BREAKPOINT

Cease executing, saving the execution environment, and return control to the host.

RESUME

Resume execution following a BREAKPOINT, using the saved execution environment.

References **.s** and other debugging words, *SwiftX Reference Manual*, Section 2.4 Motorola ColdFire — SwiftX Cross-Development Software

# 4. WRITING I/O DRIVERS

The purpose of this section is to describe approaches to writing drivers for your SwiftX system. The general approach is not significantly different from writing drivers in assembly language or C: you must study the documentation for the device in question, determine how to control the device, decide how you want to use the device for your application, and then write the code.

However, a few suggestions may help you take advantage of SwiftX's interactive character and Forth's ease of interfacing to various devices. We will discuss these in this chapter, with examples from some common devices.

We must assume you have some experience writing drivers in other languages or for other hardware.

### 4.1 GENERAL GUIDELINES

Here we offer some general guidelines that will make writing and testing drivers easier.

- 1. Name your device registers, usually by defining them with CONSTANT or **EQU**. This will help make your code more readable. It will also help "parameterize" your driver: for example, if you have several devices that are similar except for their hardware addresses, you can write the common control code and pass it a port or register address to indicate a specific device, efficiently reusing the common code. Standard device drivers for each microcontroller directly supported by SwiftX are named in Table 7 (see the file ..\Coldfire\Reg\_<mcu>.f).
- 2. **Test the device** before writing a lot of code for it. It may not work; it may not be connected properly; it may not work exactly like the documentation says it

should. It's best to discover these things before you've written a lot of code based on incorrect information, or have gotten frustrated because your code isn't behaving as you believe it should!

If you've named your registers and have your target board connected, you can use the XTL to test your device. Memory-mapped registers can be read or written using C@, C!, @, !, etc. (depending on the width of the register), and the . ("dot") command can be used to display the results. (Usually you want the numeric base set to **HEX** when doing this!) For example, to look at the UART status register **USR1**, you could type:

#### USR1 C@ .

Try reading and writing registers; send some commands and see if you get the results you expect. In this way, you can explore the device until you really understand it and have verified that it is at least minimally functional.

- 3. **Design your basic strategy for the device.** For example, if it's an input device, will you need a buffer, or are you only reading single, occasional values? Will you be using it in a multitasked application? If so, will more than one task be using this device? In a multitasked environment, it's often advisable to use interrupt-driven drivers so I/O can proceed while the task awaiting it is asleep, and other tasks can run. An interrupt (or expiration of a count of values read, etc.) can wake the task. If the device is used by just a single task, you can build in the identity of the task to be awakened; if multiple tasks will be using it, you can use a facility variable to control access to the device and to identify which task to awaken. See the section on the SwiftOS multitasker in the SwiftX Reference Manual for a discussion of these features.
- 4. **Keep your interrupt handlers simple!** If you're using interrupts, the recommended strategy is to do only the most time-critical functions (e.g., reading an incoming value and storing it in a buffer or temporary location) and then wake the task responsible for the device. High-level processing can be done by the task after it wakes up.
- 5. **Respect the SwiftOS multitasking convention** that a task must relinquish the CPU when performing I/O, to allow other tasks to run. This means you should **PAUSE** in the I/O routine, or **STOP** after setting up streamed I/O that will take place in interrupt code.

#### 4.2 EXAMPLE: SYSTEM CLOCK

SwiftX uses the timer overflow (TOF) interrupt to provide basic clock services. This provides a good example of a simple interrupt routine. The complete source may be found in Swiftx\Src\Coldfire\Timer.f.

We would like to be able to set a time of day, and have it updated automatically. Our first design decision is the units to store: milliseconds, seconds, or just a count of clock ticks. Storing clock ticks provides the simplest interrupt code, but requires the routine that delivers the current time of day to convert clock ticks to time units. This is the best approach, as it minimizes the low-level code. Returning time of day is never as time-critical as servicing frequent clock ticks!

This feature has no multitasking impact. No task owns the clock, nor does any task directly interface to it. Instead, the clock interrupt code just runs along, incrementing its counter, and any task that wants the time can read it by calling the word @NOW (or one of the higher-level words that calls it).

Our counter will be two cells, one containing a millisecond counter and the other a fractional component. With a millisecond tick rate, it will roll over every 49 days. This means it can be used to time intervals of up to 49 days, in addition to returning the time of day. The interrupt routine has to pick up the low-order cell and increment it; if it overflows, the high-order part must be incremented. The interrupt routine looks like this:

2VARIABLE TICKS \ Holds the 32-bit TOF tick interrupt count.

```
\ Periodic timer interrupt handler
LABEL <TIMER>
     DO R -) MOV
                                  \ Save D0
  2 #Q D0 MOV D0 TER1 AB B. MOV
  1 #Q D0 MOV
  DO TICKS CELL+ AB ADD CS IF \ Accumulate ticks
     DO TICKS AB ADD
                                   \ Propagate carry
  MS/T # D0 MOV D0 MSECS AB ADD \ Accumulate milliseconds
  R )+ D0 MOV
                                   \ Restore D0
  RTE END-CODE
\ Attach <TIMER> to the timer overflow exception:
   <TIMER> $1E EXCEPTION
```

### 4.3 EXAMPLE: SERIAL I/O

Serial I/O provides a somewhat more complex example. The Forth language provides a standard Application Programming Interface (API) for serial I/O, with commands for single-character input and output (**KEY** and **EMIT**, respectively), as well as for stream input and output (ACCEPT and TYPE, respectively).

In SwiftOS, we assume that a terminal task may have a serial port attached to it. The serial I/O commands are vectored in such a way that a definition containing TYPE, for example, will output its string to the port attached to the task, executing the definition using that task's vectored version of **TYPE**. Thus, you can write a definition that produces some kind of display and, if a task attached to a CRT executes it, the output will go on the screen; but if a task controlling a printer executes it, the text will be printed.

Our mission in writing a serial driver is to provide the *device-layer versions* of these standard routines. As shipped, SwiftX includes a serial driver that communicates to a "dumb terminal" (or terminal emulator) directly connected to the SCI serial port on a Coldfire microcontroller. Its driver may be found in Swiftx\Src\Coldfire\Uart.f.

There are two basic approaches to implementing serial drivers in Forth, which differ depending on whether the primitive layer is single-character I/O or streamed I/O. In the first case, the primitives support **KEY** and **EMIT**; **ACCEPT** then consists of **KEY** inside a loop, and **TYPE** consists of **EMIT** inside a loop. In the second case, **KEY** and **EMIT** call **ACCEPT** and **TYPE**, respectively, with a count of 1. Both approaches are valid: single-character I/O is simpler to implement, but streamed I/O is optimal for systems on which many tasks may be performing serial I/O concurrently. The driver discussed here uses singlecharacter I/O.

The first basic decision to make is whether the I/O will be interupt driven or polled. A polled driver checks the device status to see whether an event has occurred (e.g., a character has been received or is ready for output), whereas an interrupt-driven approach relies on an interrupt to signal that an event has occurred. Interrupt-driven drivers tend to have less overhead, but polled drivers are easier to implement and test.

In addition, the nature of the device has some bearing. For example, incoming keystrokes from a keyboard or pad are relatively infrequent (occurring at human, rather than computer, speeds); if polling were used, the routine would check many, many times before the next character arrives, thus creating needless overhead. On the other hand, when sending a string of characters, the next character is ready as soon as the last one is gone (which will be quickly). For such situations, we would use polled output and interrupt-driven input.

In the sections that follow, we'll show how we would write and test the device-layer serial I/O words, and then show how to connect them to the high-level words in the serial API.

## 4.3.1 Polled Serial Output

To output a single character, all you have to do is verify that the port is ready, and then write the character to the port.

We can test the port easily, by writing a very simple word to output a single character:

```
CODE SPIT ( char -- )
                       S )+ D0 MOV
                                     DO UTB1 AB B. MOV
    RTS
        END-CODE
```

Such a word could be edited into a file, but it may be just as easy to type it at the keyboard, if your XTL is active. You can try it immediately:

```
65 SPIT
```

This should send an A character to whatever is connected to UART 1 (e.g., a terminal emulator). If this works, we then must take care of the fact that, if we're calling it repeatedly in a loop (for streaming output), the port may not always be ready. That can be handled this way:

```
CODE SPITS ( char -- )
  BEGIN
  USR1 AB D0 B. MOV 4 # D0 AND \ Check for port ready
      0= NOT UNTIL
                                \ Repeat till ready
   S )+ D0 MOV
                                \ Get character
  DO UTB1 AB B. MOV
                                \ Output character
  RTS
         END-CODE
```

You can test this by putting it in a loop:

```
\ Output n chars from addr
       ( addr n -- )
         DUP C@ SPIT 1+ LOOP DROP;
PAD 50 65 FILL
                           (puts 50 A characters at PAD)
PAD 50 GO
                           (should output 50 A characters)
```

All that remains is to fulfill the requirement that I/O words should relinquish control of the CPU for the multitasker. Since the time when other tasks potentially could run is in the polling loop, while we are waiting for input, that is where we should give other tasks the opportunity to run. The final primitive word, then, becomes:

```
CODE (UART-EMIT) ( char -- )
                               \ Output chars
                               \ Pause for other tasks
  BEGIN ' PAUSE CALL
  USR1 AB D0 B. MOV 4 # D0 AND \ Check for port ready
      0= NOT UNTIL
                               \ Repeat till ready
                               \ Get character
   S )+ D0 MOV
                               \ Output character
  DO UTB1 AB B. MOV
  RTS
        END-CODE
```

The low-level word for **TYPE** is simply the single-character **EMIT** behavior, (**UART-EMIT**) in this case, in a loop:

```
: (UART-TYPE) ( addr u -- ) \ Output u chars from addr
                             \ Repeat for u chars
  0 3DO
                             \ Output next char
     COUNT (UART-EMIT)
                             \ Done; discard addr
  LOOP DROP ;
```

Note that the use of **COUNT** here takes advantage of the literal behavior of the word: it takes an address, and returns a byte from that address plus the address of the next byte. Although **COUNT** is designed to return the length and address of a counted string (whose length is in its first byte), it is also perfect for running through a string, as in this case.

References Principles of serial I/O in Forth, Forth Programmer's Handbook, Section 3.8 **COUNT**, Forth Programmer's Handbook, Section 2.3.5.2 PAUSE and multitasker requirements, SwiftX Reference Manual, Section 4

## 4.3.2 Interrupt-driven Queued Serial Input

Input is somewhat more complex than output. Rather than reproduce the entire code here, we will ask that you refer to the file Swiftx\Src\Cold**fire\Uart.f** as you read these notes.

We usually need to buffer incoming characters. We certainly don't want to miss a character because we were busy when it appeared on the interface. So the input side of this driver will have a 256-byte buffer, plus four pointers used to manage the process. The buffer is called **UART1-RQ** (UART 1 Receive Queue). The pointers are defined as offsets into the buffer; the actual data begins at **UART1-RQ** + 4. The layout is given in Table 10.

Table 10: Input queue pointers

| Offset name | Value | Description                   |  |
|-------------|-------|-------------------------------|--|
| RIN         | 0     | Offset for next received byte |  |
| ROUT        | 2     | Offset to next byte to remove |  |
| RTASK       | 4     | Task to be awakened           |  |
| RDATA       | 8     | Start of actual data          |  |

As is common in SwiftOS, we separate interrupt-level processing from tasklevel processing, doing only the bare minimum at interrupt time. In this case, the interrupt code fetches the character from the input port and puts it in the next input location, indicated by **RIN**, and awakens the task responsible for the port. This is done by **SCI**> (just as the convention of names in parentheses is used to indicate the low-level components of high-level functions, the convention of names in angled brackets is used to indicate interrupt routines).

The phrase:

#### <UART1> \$40 EXCEPTION

attaches the code to the exception vector assigned to the UART port 1.

A dummy task called **NOTASK** is provided; it is only a variable, not a real task, because it only serves as a place for the interrupt code to store the "wakeup" value if an interrupt occurs when no task is asleep awaiting character input from this port.

The balance of the processing of incoming characters is done by task-level code. There are three code primitives, described in the glossary at the end of this section.

Although (UART1-KEY?) is sufficient as a primitive for KEY?, both (SCI-AWAIT) and (UART1-READ) are required for KEY. This is because KEY must wait until a key is received, and in the SwiftOS multitasking environment the waiting must be done in an inactive state, so other tasks can run. The definition of (UART1-KEY), then, is:

```
: (UART1-KEY) ( -- char)
  (UART1-AWAIT) PAUSE
                        (UART1-READ);
```

The task will be suspended in (UART1-AWAIT) until a key is available, at which time it will PAUSE (ensuring that there is at least one PAUSE, even if a key was already in the queue) and then read the key.

Glossary

( — flag ) (SCI-KEY?)

> Returns a flag that is true if a character has been received. The primitive for KEY?.

(--)(UART1-AWAIT)

> Sets **RTASK** to the task executing this word, and checks the queue. If there are no characters, suspends the task. If there's at least one character, sets RTASK to NOTASK and returns.

( — char ) (UART1-READ)

Returns the next character from the queue.

#### 4.3.3 Port and Task Initialization

All that remains is to provide port initialization, and to attach these devicelayer functions to an actual SwiftOS task.

The word /UART1 in the file Swiftx\Src\Coldfire\Uart.f initializes the

port (the naming convention /name is often used for words that initialize a port, device, or function *name*). As usual with initialization routines, it is intended to be called in the high-level START routine in the file Swiftx\Src\Coldfire\<board>\Start.f. /UART1 initializes the buffer pointers and sets a default baud rate and port control bits.

UART1-TERMINAL in Swiftx\Src\Coldfire\Uart.f is intended to be executed by a terminal task to set its vectored serial I/O functions to the device-layer versions for the UART. As an example of how this is done, look at the definition of the terminal task set up to run the demo application at the end of Swiftx\ Src\Coldfire\<board>\Debug.f:

```
256 TERMINAL CONSOLE
                             \ Define a task
: DEMO
         CONSOLE ACTIVATE
                             \ Start task
                             \ Initialize task vectors
   DUMB UART1-TERMINAL
   BEGIN CALCULATE AGAIN ; \ Run CALCULATE indefinitely
```

Here, the command **DEMO** starts the task **CONSOLE** executing the balance of the definition following **ACTIVATE**; it performs the initialization steps **DUMB** and UART1-TERMINAL, and then enters an infinite loop performing the CALCU-**LATE** demo routine.

Motorola ColdFire — SwiftX Cross-Development Software

# APPENDIX A: SBC5206 BOARD INSTRUCTIONS

This section provides information pertaining to the SBC5206, which is supported by SwiftX for the Motorola ColdFire. It includes instructions for setting up your board and connecting it to your host PC, as well as additional information specific to the implementation of the SwiftX kernel and SwiftOS on this board.

#### A.1 BOARD DESCRIPTION

The SBC5206 is a fully configured development system for the Motorola Cold-Fire microcontroller. The system is supplied with a parallel BDM cable from P&E Microcomputer Systems, printed hardware manual, and power supply. Board features include:

- MCF5206 Microcontroller
- Two built-in UARTs
- One 8-bit general-purpose parallel I/O port
- Two built-in general-purpose timer/counters
- MC68HC901 with four timers and a serial communications port (one timer used as the baud rate generator for the serial port)

#### A.2 BOARD CONNECTIONS

We strongly advise you to set up and use the test board supplied with this system until you are familiar with SwiftX, even if your actual target hardware is different. Once you understand the interactive development environment, you will find it much easier to compile and install the software on your specialized hardware.

Installing SwiftX on this test board requires only a small amount of effort, but proceed with care, because a mistake could damage the board.



**Caution**—Do not put the board on a conducting surface when power is applied to it.

This product is supplied with an Arnewsh SBC5206 board, a 7-9V power supply, and a BDM cable from P&E Microcomputer Systems.. This cable is deliberately short, because it is a parallel cable. If you extend it, the system may not run properly. The board is shipped configured and tested for use with SwiftX. To complete the assembly and connections, follow the instructions in the *User's Manual*, pages 1-4 and 1-5.



Note: Pay careful attention to Pin 1 (red wire) of the BDM cable. It is not keyed, but it must be connected to the marked Pin 1 on the board's BDM connector, J1, or damage can occur.

### A.3 DEVELOPMENT PROCEDURES

On the SBC5206, the SwiftX kernel resides in RAM, downloaded and managed using the Coldfire's Background Debugging Mode (BDM). As a result, procedures for preparing and installing new kernels may differ from those described in the generic SwiftX manual and from those for other processors.

# A.3.1 Starting a Debugging Session

Launch SwiftX as described in Section 1.3.1 of the SwiftX Reference Manual. You may change any options you wish and, when you are ready, you may compile your kernel by selecting Project > Debug from the menu. This completely compiles the kernel and downloads it into the target using the BDM.

If the board is not connected properly, you will get the message, No Target. This means the kernel was properly compiled, but the host failed to establish XTL communication with the target. Check your connections and select Project > Debug again.

If the connection was successfully established, the target will display the system ID and its creation date. At this point, you may directly execute words on the target, examine its memory or I/O ports, and define additional words which will be downloaded automatically for testing. To try it, type:

#### 26 + .

The numbers you typed will be transmitted to the target, followed by the commands + and . (the command "dot," which types a number). These commands will be executed on the board, which will add the numbers and display the sum. The sum will be displayed on your screen, because your PC is providing the target's keyboard and display functions.

Whether or not you are connected to a target, you may use **LOCATE**, **DUMP**, and many other debugging commands, described in Section 2.4 of the SwiftX Reference Manual.

## A.3.2 Using SwiftX With Other Hardware

If you are using a target system other than the SBC5206 for your final application, you may need to make some changes to the parameters of your kernel. The configuration procedure described in the SwiftX Reference Manual, Section 3.2, will help you to do this.

If your host will use the BDM on the target, you do not need to make any procedural changes. However, if your target will execute out of PROM, you will need to burn a PROM. The Project > Build menu item compiles a target image and writes it in a file suitable for burning into a PROM.

To prepare a target image for PROM:

- 1. Select the Project > Build menu item—this generates a new Target.s19 object file. Exit from SwiftX.
- 2. Use a PROM programmer utility of your choice to burn a new PROM using this file.
- 3. Turn off power to the board, and change the PROM. Apply power to the board.
- 4. Launch SwiftX and continue as described in Section A.3.1.

## A.3.3 Running the Demo Application

As shipped, the interactive testing program **Debug.f** (loaded by the Project > Debug menu item) is configured to run a demo application described in the SwiftX Reference Manual.

The demo program may use either the host keyboard and screen via the XTL (the default configuration), or you may connect the SBC5307's UART1 or 2 to a COM port on your host and set up a separate task in the target to talk to a standard terminal emulator utility in the target, as described in Section 4.8.

To run the demo program, select Project > Debug to bring up the target program. Type **CALCULATE** to start the application if you want it to use the XTL. The demo is automatically started on COM2 when Debug is launched.

Thereafter, follow the instructions in the *SwiftX Reference Manual*.

#### A.4 BOARD-LEVEL IMPLEMENTATION ISSUES

This sections describes features of the SwiftX implementation that are specific to the SBC5206.

# A.4.1 System Hardware Configuration

The SBC5206 board provides 4Mb of dynamic RAM (of which SwiftX uses 64K), and provision for a Flash memory device which is relocated to FFE00000<sub>H</sub>. SwiftX as delivered runs in RAM. Its default memory configuration is shown in Figure 1. If SwiftX is installed in Flash, it will copy itself to RAM before running.

As shipped, the SwiftX system uses about 8.5K bytes of code space and 1.5K bytes of uData. Memory configuration is set in the ..\Sbc5307\Config.f file. You may adjust this if necessary, to suit your needs.

## A.4.2 Serial Port Support

As discussed in Section 3.5, this version of SwiftX supports a serial terminal on one of the two UARTs on the 5206. Its driver may be found in ..\Coldfire\Uart.f, which includes EMIT, TYPE, KEY?, KEY, and ACCEPT behaviors for a tasks associated with each port. Rules for use:

1. Define a task for the serial port, as described in Section 4.7.1 of the SwiftX Reference Manual. There's an example in ..\Coldfire\Sbc5206\Debug.f



Figure 1. RAM memory allocation in the SBC5206

- 2. Change the baud rate constants in **Uart.f** for the desired initial baud rates. There's one for each port, named **K1(BAUD)** and **K2(BAUD)**, respectively.
- 3. A task initialization word is defined for each port, with names **UART1-TER-MINAL** and **UART2-TERMINAL**, respectively.
- 4. In your one-time initialization, **CONSTRUCT** the task and call /**UARTS** to initialize the ports.
- 5. In the task's start-up word, use the appropriate **UART**x**-TERMINAL** word to set its vectors and a terminal type (such as the "dumb terminal" in SwiftX\Src\Dumb.f).

If you write your code using the standard Forth versions of words like **EMIT**,

TYPE, KEY, KEY, and ACCEPT, they will be executed using the versions provided for the task executing them. That is, a word that does a **TYPE** will output using the host's SwiftX command window if it is executed by the XTL task, and will use the UART output words if it is executed by a task configured for one of the UARTs using the procedure outlined above.

An example is provided for running a multitasking version of the demo program included with SwiftX:

256 TERMINAL CONSOLE \ Define a task : DEMO CONSOLE ACTIVATE \ Start task DUMB UART1-TERMINAL \ Initialize task vectors BEGIN CALCULATE AGAIN ; \ Run CALCULATE indefinitely

This defines a terminal task named CONSOLE. DEMO causes CONSOLE to initialize itself with the **DUMB** terminal type (providing versions of the vectored words CR, TAB, etc., for a simple ANSI terminal), sets the SCI driver routines for TYPE, KEY, etc., and then leaves it in an infinite loop running the conical pile calculator demo program.

# **APPENDIX B: SBC5307 BOARD INSTRUCTIONS**

This section provides information pertaining to the SBC5307, which is supported by SwiftX for the Motorola ColdFire. It includes instructions for setting up your board and connecting it to your host PC, as well as additional information specific to the implementation of the SwiftX kernel and SwiftOS on this board.

#### **B.1 BOARD DESCRIPTION**

The SBC5307 is a fully configured development system for the Motorola Cold-Fire microcontroller. The system is supplied with a parallel BDM cable from P&E Microcomputer Systems, printed hardware manual, and power supply.

#### **B.2 BOARD CONNECTIONS**

We strongly advise you to set up and use the test board supplied with this system until you are familiar with SwiftX, even if your actual target hardware is different. Once you understand the interactive development environment, you will find it much easier to compile and install the software on your specialized hardware.

Installing SwiftX on this test board requires only a small amount of effort, but proceed with care, because a mistake could damage the board.



**Caution**—Do not put the board on a conducting surface when power is applied to it.

This product is supplied with an Arnewsh SBC5307 board, a 7-9V power sup-

ply, and a BDM cable from P&E Microcomputer Systems.. This cable is deliberately short, because it is a parallel cable. If you extend it, the system may not run properly. The board is shipped configured and tested for use with SwiftX. To complete the assembly and connections, follow the instructions in the SBC5307 User's Manual, pages 1-4 and 1-5.



Note: *Pay careful attention to Pin 1 (red wire) of the BDM cable.* It is not keyed, but it must be connected to the marked Pin 1 on the board's BDM connector, J1, or damage can occur.

### **B.3 DEVELOPMENT PROCEDURES**

On the SBC5307, the SwiftX kernel resides in RAM, downloaded and managed using the Coldfire's Background Debugging Mode (BDM). As a result, procedures for preparing and installing new kernels may differ from those described in the generic SwiftX manual and from those for other processors.

## **B.3.1 Starting a Debugging Session**

Launch SwiftX as described in Section 1.3.1 of the SwiftX Reference Manual. You may change any options you wish and, when you are ready, you may compile your kernel by selecting Project > Debug from the menu. This completely compiles the kernel and downloads it into the target using the BDM.

If the board is not connected properly, you will get the message, No Target. This means the kernel was properly compiled, but the host failed to establish XTL communication with the target. Check your connections and select Project > Debug again.

If the connection was successfully established, the target will display the system ID and its creation date. At this point, you may directly execute words on the target, examine its memory or I/O ports, and define additional words which will be downloaded automatically for testing. To try it, type:

26 + .

The numbers you typed will be transmitted to the target, followed by the com-

mands + and . (the command "dot," which types a number). These commands will be executed on the board, which will add the numbers and display the sum. The sum will be displayed on your screen, because your PC is providing the target's keyboard and display functions.

Whether or not you are connected to a target, you may use **LOCATE**, **DUMP**, and many other debugging commands, described in Section 2.4 of the SwiftX Reference Manual.

## **B.3.2 Using SwiftX With Other Hardware**

If you are using a target system other than the SBC5307 for your final application, you may need to make some changes to the parameters of your kernel. The configuration procedure described in the SwiftX Reference Manual, Section 3.2, will help you to do this.

If your host will use the BDM on the target, you do not need to make any procedural changes. However, if your target will execute out of PROM, you will need to burn a PROM. The Project > Build menu item compiles a target image and writes it in a file suitable for burning into a PROM.

To prepare a target image for PROM:

- 1. Select the Project > Build menu item—this generates a new Target.s19 object file. Exit from SwiftX.
- 2. Use a PROM programmer utility of your choice to burn a new PROM using this file.
- 3. Turn off power to the board, and change the PROM. Apply power to the board.
- 4. Launch SwiftX and continue as described in Section B.3.1.

# **B.3.3 Running the Demo Application**

As shipped, the interactive testing program **Debug.f** (loaded by the Project > Debug menu item) is configured to run a demo application described in the SwiftX Reference Manual.

The demo program may use either the host keyboard and screen via the XTL (the default configuration), or you may connect the SBC5307's UART1 or 2 to a COM port on your host and set up a separate task in the target to talk to a standard terminal emulator utility in the target, as described in Section 4.8.

To run the demo program, select Project > Debug to bring up the target program. Type **CALCULATE** to start the application if you want it to use the XTL. The demo is automatically started on COM2 when Debug is launched.

Thereafter, follow the instructions in the *SwiftX Reference Manual*.

#### **B.4** BOARD-LEVEL IMPLEMENTATION ISSUES

This sections describes features of the SwiftX implementation that are specific to the SBC5307.

## **B.4.1 System Hardware Configuration**

The SBC5307 board provides 8Mb of dynamic RAM (of which SwiftX uses 64K), and provision for a PROM at 80000<sub>H</sub>. SwiftX as delivered runs in RAM. Its default memory configuration is shown in Figure 2.

As shipped, the SwiftX system uses about 8.5K bytes of code space and 1.5K bytes of uData. Memory configuration is set in the ..\Sbc5307\Config.f file. You may adjust this if necessary, to suit your needs.

# **B.4.2 Serial Port Support**

As discussed in Section 3.5, this version of SwiftX supports a serial terminal on one of the two UARTs on the 5307. Its driver may be found in ..\Coldfire\Uart5307.f, which includes EMIT, TYPE, KEY?, KEY, and ACCEPT behaviors for a tasks associated with each port. Rules for use:

1. Define a task for the serial port, as described in Section 4.7.1 of the SwiftX Reference Manual. There's an example in ..\Coldfire\Sbc5307\Debug.f



Figure 2. RAM memory allocation in the SBC5307

- 2. Change the baud rate constants in Uart5307.f for the desired initial baud rates. There's one for each port, named **K1(BAUD)** and **K2(BAUD)**, respectively.
- 3. A task initialization word is defined for each port, with names **UART1-TER-MINAL** and **UART2-TERMINAL**, respectively.
- 4. In your one-time initialization, **CONSTRUCT** the task and call /**UARTS** to initialize the ports.
- 5. In the task's start-up word, use the appropriate **UART**x-**TERMINAL** word to set its vectors and a terminal type (such as the "dumb terminal" in SwiftX\Src\Dumb.f).

If you write your code using the standard Forth versions of words like **EMIT**, TYPE, KEY?, KEY, and ACCEPT, they will be executed using the versions provided for the task executing them. That is, a word that does a **TYPE** will output using the host's SwiftX command window if it is executed by the XTL task, and will use the UART output words if it is executed by a task configured for one of the UARTs using the procedure outlined above.

An example is provided for running a multitasking version of the demo program included with SwiftX:

256 TERMINAL CONSOLE

\ Define a task

```
: DEMO
        CONSOLE ACTIVATE
                            \ Start task
                            \ Initialize task vectors
  DUMB UART1-TERMINAL
  BEGIN CALCULATE AGAIN ; \ Run CALCULATE indefinitely
```

This defines a terminal task named CONSOLE. DEMO causes CONSOLE to initialize itself with the **DUMB** terminal type (providing versions of the vectored words CR, TAB, etc., for a simple ANSI terminal), sets the SCI driver routines for TYPE, KEY, etc., and then leaves it in an infinite loop running the conical pile calculator demo program.

# **GENERAL INDEX**

# address mode 7

Α

В

#B address mode 7

| #O address made 10                             |   |      |
|------------------------------------------------|---|------|
| #Q address mode 10 #W address mode 7           |   |      |
|                                                | C | car  |
| (SCI-AWAIT) 56                                 |   | cha  |
| (SCI-KEY?) 56                                  |   | cle  |
| (SCI-READ) 56                                  |   | clo  |
| ) address mode 8                               |   | COC  |
| -) address mode 8                              |   |      |
| ) + address mode 8                             |   | cor  |
| <b>+X</b> address mode 9                       |   | cor  |
| <b>+XL</b> address mode 9                      |   | cor  |
| /SCI 56, 63, 69                                |   | cor  |
| <sci> 55</sci>                                 |   | CO   |
| <b>@NOW</b> 51                                 |   |      |
|                                                | D | dat  |
| AB address mode 9                              | ט | dat  |
| ACCEPT 52                                      |   | del  |
| address modes 7–10                             |   | uei  |
| illegal 11                                     |   | dei  |
| address registers 5                            |   | aei  |
| assembly language 3–5                          |   |      |
| in decompilation 31–32                         |   | -l - |
| accopa                                         |   | de   |
| <b>5</b> 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |   |      |
| B. instruction prefix 7                        |   |      |
| background mode 17                             |   | 1.   |
| baud rate 63, 69                               |   | div  |
| BDM (background debugging mode) 42             |   |      |
| big-endian 33                                  | Ε | Eff  |
| bit test instructions 12, 13, 14               |   | eff  |
| BRA 32                                         |   | ΕM   |
| branch instructions 13, 14                     |   | ЕX   |

- rry bit, tests for 27 aracter I/O 52, 53-54 ar instruction 15 ck 51 de assembly language 3-5 mpare instructions 15 mplement instructions 15 nditional branches 24 nditional transfers 24 **NSTRUCT** 63, 69
- ta registers 5 ta-stack pointer 6 bug tools breakpoints 47 mo program and I/O 57 how to run 62, 68 vice drivers and multitasking 50 clock example 51 serial I/O example 52 ide instructions 16
- ective Address 5 ective addressing modes 7 **IT** 52 **EXCEPTION** 55

| exception handlers 28 exception handling 28–30 and initialization 29 predefined for 68K 29 exclusive OR instruction 16                         | N | N bit, tests for 27 "No target" 60, 66 "No XTL. Try again? (y/n)" 60, 66 NOTASK 55, 56                                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                | 0 | operand sizes 7                                                                                                                                                              |
| facility variable 50<br>FORTH, Inc. viii<br>FREEZE 17                                                                                          | Р | PC) addressing mode 10<br>Periodic Interrupt Timer (PIT) 28<br>program counter 9                                                                                             |
| 1/0                                                                                                                                            |   | program ocumen ,                                                                                                                                                             |
| See also serial I/O<br>task-specific 63–64, 69<br>IF, assembler version                                                                        | Q | queue 56                                                                                                                                                                     |
| condition code specifiers 24 illegal address modes 10 Implicit Reference 5 inclusive <b>OR</b> instruction 21 interrupt handler vs. polling 52 | R | R register (return-stack pointer) 6 RDATA 55 register lists 19 register notation 5 Register Specification 5 registers 19 device                                              |
| jump instructions 17, 18                                                                                                                       |   | define as constants 49<br>device, define as constants 35<br>I/O 35-40                                                                                                        |
| <b>KEY</b> 52                                                                                                                                  |   | test interactively 50                                                                                                                                                        |
| vs. <b>KEY?</b> 56                                                                                                                             |   | return instructions 22                                                                                                                                                       |
| <b>KEY?</b> 56                                                                                                                                 |   | return stack 31 implemented on ColdFire 31                                                                                                                                   |
| LABEL                                                                                                                                          |   | pointer 6                                                                                                                                                                    |
| in exception handlers 28                                                                                                                       |   | restrictions on use of 33 <b>RIN</b> 55                                                                                                                                      |
| load address instruction 18<br>loops 24                                                                                                        |   | round-robin algorithm 34 <b>ROUT</b> 55                                                                                                                                      |
| move instructions 19, 20                                                                                                                       |   | <b>RTASK</b> 55, 56                                                                                                                                                          |
| multiple register move 19 multiply instructions 20, 21 multitasking and device drivers 50 and I/O 63–64, 69 and interrupts 55 vectored I/O 52  | S | <b>s</b> (data stack pointer) 6<br>serial I/O 52–57<br>buffered 55<br>implementation details 52<br>polled vs. interrupt-driven 52–53<br>polling output 53–54<br>queued 55–56 |

F

I

J

Κ

L

M

```
streaming 52
                                                 Ζ
                                                      Z bit, tests for 27
     serial port
        initialize 63, 69
     shift instructions 11, 18
     sign extend instruction 17
     SLEEP
        defined for ColdFire family 34
     START 57
     STOP
        as a code ending 4
     stream I/O
        buffered input 55-56
     subroutine stack 31
     subtract instructions 22
     swap instructions 23
     SwiftOS
        implementation on this system 34
     SwiftX program group 1
     system pointers 6
     target
        custom hardware 1, 59, 65
     terminal emulator 52
     terminal task
        example 57
        vectored I/O 52
     test instructions 23
     timer overflow interrupt (TOF) 51
     TOF 51
     TYPE 52
U register (user pointer) 6
     U) 9
V bit, tests for 27
     Vector Base Register (VBR), initializing 30
     virtual machine 33
W instruction prefix 7
     WAKF
        defined for ColdFire 34
```

Motorola ColdFire — SwiftX Cross-Development Software