svg.saveas("/tmp/output.svg") cairosvg.svg2png(url='/tmp/output.svg', write to='/tmp/output.png') image = Image.open("/tmp/output.png") image = ImageOps.expand(image, border=10, fill='black') plt.figure(figsize=(8, 8)) # Adjust the width and height values as desired plt.imshow(image) plt.axis('off') plt.show() def make timing diagram(self, dict of functions): plt.rcParams['figure.figsize'] = [15, 10] plt.rcParams['figure.dpi'] = 100 # 200 e.g. is really fine, but slower fns = dict\_of\_functions fns = {key:np.repeat(fn,1) for (key,fn) in fns.items()} fns2 = {key:np.repeat(fn,2) for (key,fn) in fns.items()} t = 0.5 \* np.arange(len(fns2["A"]))lenrange = range(len(fns2["A"])) self.my lines('x',lenrange, color='.5', linewidth=2) self.my\_lines('y', [-0.5+2\*i for i in lenrange], color='.5', linewidth=1) for i, (label,fn) in enumerate(fns.items()): plt.step(t, np.repeat(fn,2) + i\*2, 'r', linewidth = 2, where='post')plt.text(-1.75,i\*2, label)# Add the letter "a" at position (1, 1) for tbit, bit in enumerate(fn): plt.text(tbit+0.25, (0.5+2\*i), str(bit)) plt.ylim([-1.5,2\*len(fns)]) plt.xlim([-2,len(fns['A'])]) plt.yticks([]) plt.gca().axis('on') plt.show() EET3300 Module 7 - Timing 1. Draw a timing diagram for  $Z(A,B,C)=(A^{\prime}B+B^{\prime}C)$ . Inverters have a propagation delay of 2 ns • AND and OR gates have a propagation delay of 5 ns. The input signals are shown in figure 9.5. In [107... tp = LogicPlotter() circuit = { "assign":[ ["Z", ["]", ["&", ["~", "A"], "B"], ["&", ["~", "B"], "C"], ] ]} tp.make\_logic(circuit) fns= { "Z":[ 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, 0,0,1,1,1,1,1,1,1,1,1, ], "C":[ 0,0,0,0,0,0,0,0,0,0,0, 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, ], "B":[ 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, ], "A" : [ 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 1,1,1,1,1,1,1,1,1,1,1, ], } fns["A'B"] =[int(bit) for bit in np.logical\_and(np.logical\_not(fns['A']), fns['B'])]  $fns["B\'C"] = [int(bit) for bit in np.logical_and(np.logical_not(fns['B']), fns['C'])]$ tp.make\_timing\_diagram(fns) 0 0 0 0 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 1 | 1 0 0 0 0 0 0 В'С 1 | 1 | 1 | 1 | 1 Α 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 | 0 | 0 | 0 | 0 В 0 0 C 1 1 1 | 1 | 1 | 1 1 1 1 1 1 1 1 1 1 1 Ζ 2. Draw a timing diagram for  $F(A,B,C)=(B\oplus C)(A+C)$ . · AND gates have a delay of 2 ns · OR gateshave a delay of 3 ns • XOR gates have a delay of 5 ns. The input signals are shown in figure 9.5. In [108... tp = LogicPlotter() circuit = { "assign":[ ["F", ["&" ["^", "B", "C"], ["|", "A", "C"], ]} fns= { "C":[ 0,0,0,0,0,0,0,0,0,0,0, 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, ], "B":[ 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, ], "A":[ 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 1,1,1,1,1,1,1,1,1,1,1, ], "F":[ 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, ], fns['BxorC'] = [int(bit) for bit in np.logical\_xor(fns['B'], fns['C'])] [int(bit) for bit in np.logical\_or(fns['A'], fns['C'])] tp.make\_logic(circuit) tp.make\_timing\_diagram(fns) AorC **BxorC** 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 4. Draw a timing diagram for  $F(A,B,C,D)=A^{\prime}C^{\prime}D+A^{\prime}BC^{\prime}$ All logic gates have a propagation delay of 5 ns. The input signals are shown in figure 9.6. In [109... tp = LogicPlotter() circuit = { "assign":[ ["F", ["&", ["~","A"], ["~","C"],"D"], ["&", ["~","A"],"B",["~","C"]], ] ]} tp.make\_logic(circuit) fns= { "D":[ 0,0,0,0,0,0,0,0,0,0,0, 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, "C":[ 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, ], "B":[ 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 1,1,1,1,1,1,1,1,1,1,1, 1,1,1,1,1,1,1,1,1,1,1, ], "A":[ 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 1,1,1,1,1,1,1,1,1,1,1, ], "F":[ 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, 0,0,0,0,0,0,0,0,0,0,0, ], } XOR = np.logical xor OR = np.logical\_or AND = np.logical\_and NOT = np.logical\_not fns['A'C'D'] = [int(bit) for bit in (AND(NOT(fns['A']), AND(NOT(fns['C']),fns['D'])) fns['A'BC''] = [int(bit) for bit in (AND(NOT(fns['A']), AND(NOT(fns['C']),fns['B'])) )] tp.make\_timing\_diagram(fns) A'BC' 1 1 1 1 | 1 1 1 A'C'D 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 С D 5. Look up the datasheet for the 74LS139A 2 to 4 decoder. · Although we haven't discussed decoders yet, you will be able to interpret the logic diagram which only uses inverters and NAND gates. Assuming that every logic gate has a delay of 10 ns, draw the output for 1Y 1 giving the input signals shown in figure 9.7 Hazards 1. Find a hazard-free SOP expression for  $F(A,B,C)=\Sigma m(2,3,5,7)$  . 3. Find a NAND-only hazard-free expression for  $F(A,B,C,D) = \Sigma m(0,1,3,4,6,11) + \Sigma d(8,12,13)$ In [ ]: In [ ]: In [ ]: In [ ]:

In [106... **import** wavedrom

import cairosvg

import numpy as np

class LogicPlotter():

else:

""")

from PIL import Image, ImageOps
import matplotlib.pyplot as plt

**if** ax **==** 'x':

for p in pos:

for p in pos:

def make\_logic(self,circuit):

svg["width"] ="2500px"
svg["height"] ="1500px"

def my\_lines(self,ax, pos, \*args, \*\*kwargs):

svg = wavedrom.render(f"""{circuit}

plt.axvline(p, \*args, \*\*kwargs)

plt.axhline(p, \*args, \*\*kwargs)