

# SC60 Display Driver Development Guide

#### **Smart LTE Module Series**

Rev. SC60\_Display\_Driver\_Development\_Guide\_V1.1

Date: 2018-09-04

Status: Released



Our aim is to provide customers with timely and comprehensive service. For any assistance, please contact our company headquarters:

#### **Quectel Wireless Solutions Co., Ltd.**

7<sup>th</sup> Floor, Hongye Building, No.1801 Hongmei Road, Xuhui District, Shanghai 200233, China

Tel: +86 21 5108 6236 Email: info@quectel.com

#### Or our local office. For more information, please visit:

http://www.quectel.com/support/sales.htm

#### For technical support, or to report documentation errors, please visit:

http://www.quectel.com/support/technical.htm

Or email to: <a href="mailto:support@quectel.com">support@quectel.com</a>

#### **GENERAL NOTES**

QUECTEL OFFERS THE INFORMATION AS A SERVICE TO ITS CUSTOMERS. THE INFORMATION PROVIDED IS BASED UPON CUSTOMERS' REQUIREMENTS. QUECTEL MAKES EVERY EFFORT TO ENSURE THE QUALITY OF THE INFORMATION IT MAKES AVAILABLE. QUECTEL DOES NOT MAKE ANY WARRANTY AS TO THE INFORMATION CONTAINED HEREIN, AND DOES NOT ACCEPT ANY LIABILITY FOR ANY INJURY, LOSS OR DAMAGE OF ANY KIND INCURRED BY USE OF OR RELIANCE UPON THE INFORMATION. ALL INFORMATION SUPPLIED HEREIN IS SUBJECT TO CHANGE WITHOUT PRIOR NOTICE.

#### COPYRIGHT

THE INFORMATION CONTAINED HERE IS PROPRIETARY TECHNICAL INFORMATION OF QUECTEL WIRELESS SOLUTIONS CO., LTD. TRANSMITTING, REPRODUCTION, DISSEMINATION AND EDITING OF THIS DOCUMENT AS WELL AS UTILIZATION OF THE CONTENT ARE FORBIDDEN WITHOUT PERMISSION. OFFENDERS WILL BE HELD LIABLE FOR PAYMENT OF DAMAGES. ALL RIGHTS ARE RESERVED IN THE EVENT OF A PATENT GRANT OR REGISTRATION OF A UTILITY MODEL OR DESIGN.

Copyright © Quectel Wireless Solutions Co., Ltd. 2018. All rights reserved.



#### **About the Document**

#### **History**

| Revision | Date       | Author       | Description                                                                  |
|----------|------------|--------------|------------------------------------------------------------------------------|
| 1.0      | 2018-01-12 | Barnett WANG | Initial                                                                      |
| 1.1      | 2018-09-04 | Arthur LIU   | Added the description of WLED backlight current configuration (Chapter 4.2). |



#### **Contents**

| Ab | out the Dod | cument                              | 2   |
|----|-------------|-------------------------------------|-----|
| Со | ntents      |                                     | 3   |
| Ta | ble Index   |                                     | 4   |
|    |             |                                     | _   |
| 1  | Introducti  | ion                                 | 5   |
| 2  | XML Tags    | s from GCDB for Panel Configuration | 6   |
|    |             | play Driver Development Procedure   |     |
|    | 2.2. Tag    | gs for Panel Configuration          | 8   |
|    | 2.2.1.      | Panel Information                   | 8   |
|    | 2.2.2.      | Panel Configuration Information     | g   |
|    | 2.2.3.      | Panel Resolution                    | g   |
|    | 2.2.4.      | Panel Color Information             | 11  |
|    | 2.3. Par    | nel Command Information             | 11  |
|    | 2.3.1.      | . Command Format                    | 12  |
|    | 2.4. Vide   | leo Mode Panel                      | 14  |
|    | 2.5. Lan    | ne Configuration                    | 15  |
|    | 2.6. Par    | nel Physical Data                   | 16  |
|    | 2.6.1.      | Generate DSI Timing                 | 16  |
|    | 2.7. Cor    | mmand Mode Panel                    | 20  |
|    | 2.8. Bac    | cklight Configuration               | 21  |
| 3  | Configure   | e Kernel and LK                     | 22  |
| •  | •           | nfigure Kernel                      |     |
|    |             | nfigure LK                          |     |
|    | 0 6'        | - Dural DOI                         | 0.0 |
| 4  | •           | e Dual DSI                          |     |
|    |             | nfigure Second Display              |     |
|    | 4.2. LCI    | D Backlight                         | 30  |
| 5  | Appendix    | A Reference                         | 33  |



#### **Table Index**

| TABLE 1: PANEL INFORMATION                 | 8  |
|--------------------------------------------|----|
| TABLE 2: PANEL CONFIGURATION               | 9  |
| TABLE 3: PANEL RESOLUTION CONFIGURATION    | 10 |
| TABLE 4: PANEL COLOR INFORMATION           | 11 |
| TABLE 5: PANEL COMMAND INFORMATION         | 11 |
| TABLE 6: COMMAND FORMAT                    |    |
| TABLE 7: VIDEO MODE PANEL                  | 14 |
| TABLE 8: LANE CONFIGURATION                | 15 |
| TABLE 9: PANEL PHYSICAL DATA               | 16 |
| TABLE 10: TE-RELATED ENTRIES               |    |
| TABLE 11: BACKLIGHT CONFIGURATION          | 21 |
| TABLE 12: PIN DESCRIPTION OF LCD BACKLIGHT | 31 |
| TABLE 13: TERMS AND ABBREVIATIONS          | 33 |



### 1 Introduction

This document describes how to use the Display Serial Interface (DSI) to bring up the display panel on the MSM8953 Android platform of Quectel SC60 module.

This document only describes the important parts for display driver development.



We will use SC60 Smart EVB G2's LCD ILI9881C as an example in this document.



## 2 XML Tags from GCDB for Panel Configuration

The Global Component Database (GCDB) parser provides configuration options for the display panel on MSM8953 chipset.

This chapter describes the display XML tags required to configure Android kernel and little kernel (LK) to bring up panel. To illustrate, it includes details such as XML tag input entries, descriptions, and possible values that can be used in the display parser module for the GCDB, version 1.0.

#### **NOTE**

This chapter only describes the improtant parameters. The parameters that we do not specify usually do not need to be modified.

#### 2.1. Display Driver Development Procedure

Take the following steps to develop display driver for any display panel and platform. The process is also documented at <code>device/qcom/common/display/tools/README.txt</code>.

Install the library by the command below.

#sudo apt-get install libxml-libxml-perl #sudo apt-get install libxml-perl

Enter the tools directory #cd device/qcom/common/display/tools which will show information as below:

```
barnett@barnett-OptiPlex-5040:~/SC60_30_36_Android7.1_R02/device/qcom/common/display/tools$ ls
panel_ili9881c_720p_video.xml panel_nt35590_720p_cmd.xml panel_nt35596_1080p_video.xml parser.pl platform-msm8610.xml
```

- 3. Copy a new XML to edit.
- Copy the *panel\_nt35596\_1080p\_video.xml* to a new *<oem\_panel\_input\_file>.xml*, if the LCD is in video mode.



• Copy the panel\_nt35590\_720p\_cmd.xml to a new <oem\_panel\_input\_file>.xml, if the LCD is in command mode.

Taking ILI9881C as an example:

#cp panel\_nt35596\_1080p\_video.xml panel\_ili9881c\_720p\_video.xml

#### NOTE

Usually, LCD is in video mode and is determined by the LCD module type.

4. Edit the new XML to configure the display parameters.

The configuration details will be introduced in Chapter 2.2~2.8.

5. Generate the device tree file (.dtsi) and header file (.h).

```
#perl parser.pl <oem_panel_input_file>.xml panel
```

Taking ILI9881C as an example:

```
#perl parser.pl panel ili9881c 720p video.xml panel
```

Then dsi-panel-ili9881c-720p-video.dtsi and panel\_ili9881c\_720p\_video.h will be generated.

6. Copy .dtsi to dts folder and header file to bootloader folder.

```
#cp device/qcom/common/display/tools/dsi-panel-ili9881c-720p-video.dtsi
kernel/arch/arm/boot/dts/qcom/

#cp device/qcom/common/display/tools/panel_ili9881c_720p_video.h
bootable/bootloader/lk/dev/gcdb/display/include/
```

7. Configure the kernel and LK. Please refer to *Chapter 3* for details.



#### 8. Build image by the command below.

source build/envsetup.sh lunch msm8953\_64-userdebug make aboot make bootimage

Then the user will get *emmc\_appsboot.mbn* and *boot.img* in the directory *out/target/product/msm8953\_64/*.

#### 2.2. Tags for Panel Configuration

This chapter defines the specific XML tag entries for the panel.

File path: device/qcom/common/display/tools/<oem\_panel\_input\_file>.xml

#### 2.2.1. Panel Information

The parser expects the entries in the following table to be part of the GCDB XML tag.

**Table 1: Panel Information** 

| XML Tag/Entry | Description                                       | Value                                                                                              |
|---------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Version       | Each version is bind to be a set of panel tags.   | MAJOR_VERSION.MINOR_VERSION For example: 1.0 represents 1 as major version and 0 as minor version. |
| Panelld       | Name used to generate the .dtsi file for Android. | Refer to the following XML input example.                                                          |
| PanelH        | Name used to generate the header file for LK.     | Refer to the following XML input example.                                                          |

XML input example:

```
<GCDB>

<Version>"1.0"</Version>

<PanelId>ili9881c-720p-video</PanelId>

<PanelH>ili9881c_720p_video</PanelH>

<PanelEntry>
```



#### 2.2.2. Panel Configuration Information

The parser expects all other entries to be part of the <GCDB><PanelEntry> tag. Please refer to the following XML input example for more information.

**Table 2: Panel Configuration** 

| XML Tag/Entry                      | Description                                                                                                  | Value                              |
|------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------|
| PanelName                          | Panel name                                                                                                   | Name/label value                   |
| PanelType                          | Panel is in video mode or command mode.                                                                      | 0 = VIDEO_MODE<br>1 = COMMAND_MODE |
| PanelOrientation (Only used in LK) | Panel rotation value.  If this entry is not mentioned, LK will be configured with default 0 degree rotation. | 1 = 0 degree<br>2 = 180 degree     |
| PanelFrameRate                     | An integer to define the panel refresh rate per second.                                                      | For example: 60 for 60fps panel.   |

#### XML input example:

```
<!-- Panel configuration -->
<PanelName>"ili9881c 720p video mode dsi panel"</PanelName>
<PanelController>"mdss dsi0"</PanelController>
<PanelInterface>10</PanelInterface>
<PanelType>0</PanelType>
<PanelDestination>"DISPLAY 1"</PanelDestination>
<PanelOrientation>0</PanelOrientation>
<PanelFrameRate>60</PanelFrameRate>
<PanelChannelId>0</PanelChannelId>
<DSIVirtualChannelId>0</psiVirtualChannelId>
<PanelBroadcastMode>0</PanelBroadcastMode>
<!-- Optional Panel configuration -->
<!--BitClockFrequency>0</BitClockFrequency -->
<DSIStream>0</DSIStream>
<PanelCompatible>"qcom, mdss-dsi-panel"</PanelCompatible>
<InterleaveMode>0</InterleaveMode>
```

#### 2.2.3. Panel Resolution

The following table defines different panel resolution-specific tags. All dimensions should be provided in pixel format.



#### **Table 3: Panel Resolution Configuration**

| XML Tag/Entry | Description                  |
|---------------|------------------------------|
| PanelWidth    | Panel width in pixel         |
| PanelHeight   | Panel height in pixel        |
| HFrontPorch   | Horizontal front porch value |
| HBackPorch    | Horizontal back porch value  |
| HPulseWidth   | Horizontal pulse width       |
| HSyncSkew     | Horizontal sync skew value   |
| VBackPorch    | Vertical back porch value    |
| VFrontPorch   | Vertical front porch value   |
| VPulseWidth   | Vertical pulse width         |

#### XML input example:

```
<PanelWidth>720</PanelWidth>
<PanelHeight>1280</PanelHeight>
<HFrontPorch>52</HFrontPorch>
<HBackPorch>100</HBackPorch>
<HPulseWidth>36</HPulseWidth>
<HSyncSkew>0</HSyncSkew>
<VBackPorch>20</VBackPorch>
<VFrontPorch>8</VFrontPorch>
<VPulseWidth>4</VPulseWidth>
<hLeftBorder>0</HLeftBorder>
<HRightBorder>0</HRightBorder>
<VTopBorder>0</VTopBorder>
<VBottomBorder>0</VBottomBorder>
<!-- Optional Panel resolution configuration -->
<!--HActiveRes>0</HActiveRes>
<InvertDataPolarity>0</InvertDataPolarity>
<InvertVsyncPolarity>0</InvertVsyncPolarity>
<InvertHsyncPolarity>0</InvertHsyncPolarity -->
```



#### 2.2.4. Panel Color Information

The panel color format, swap values, and border color are defined below.

**Table 4: Panel Color Information** 

| XML Tag/Entry | Description                   | Value                |
|---------------|-------------------------------|----------------------|
|               |                               | 24 = 888_RGB         |
|               |                               | 18 = 666_RGB         |
| ColorFormat   | Defines the bits per pivel    | 16 = 565_RGB         |
| Colorrolliat  | Defines the bits per pixel.   | 12 = 444_RGB         |
|               |                               | 8 = 332_RGB          |
|               |                               | 3 = 111_RGB          |
|               |                               | 0 = DSI_RGB_SWAP_RGB |
|               |                               | 1 = DSI_RGB_SWAP_RBG |
| ColorOrder    | Defines pixel component color | 2 = DSI_RGB_SWAP_BGR |
| ColorOrder    | order between MSM and panel.  | 3 = DSI_RGB_SWAP_BRG |
|               |                               | 4 = DSI_RGB_SWAP_GRB |
|               |                               | 5 = DSI_RGB_SWAP_GBR |

#### XML input example:

```
<!-- Panel Color Information -->

<ColorFormat>24</ColorFormat>
<ColorOrder>0</ColorOrder>

<UnderFlowColor>0xff</UnderFlowColor>
<BorderColor>0</BorderColor>
```

#### 2.3. Panel Command Information

This chapter describes the on/off commands sent to the panel. Customers can send all valid DSI commands to the panel.

**Table 5: Panel Command Information** 

| XML Tag/Entry | Description                                                                   | Value                         |
|---------------|-------------------------------------------------------------------------------|-------------------------------|
| OnCommand     | Array of variable length that lists the initialization commands of the panel. | Refer to <i>Chapter 2.3.1</i> |



| OffCommand      | Array of variable length that lists the deinitialization commands of the panel. |                                    |  |
|-----------------|---------------------------------------------------------------------------------|------------------------------------|--|
| OnCommandState  | Panel state when sending the on command.                                        | 0 = DSI_LP_MODE<br>1 = DSI_HP_MODE |  |
| OffCommandState | Panel state when sending the off command.                                       |                                    |  |

Generally speaking, <OnCommandState> and <OffCommandState> only need to keep the default value.

#### 2.3.1. Command Format

Each command needs the input information shown in the table below. The current parser supports one complete command per line.

**Table 6: Command Format** 

| Subentry    | Description                                            | Byte Length          |
|-------------|--------------------------------------------------------|----------------------|
| CommandType | Data type of command                                   | 1                    |
| Last        | Specifies if this command packet is individual or not. | 1                    |
| VC          | Virtual channel used to send this command.             | 1                    |
| Ack         | Needs acknowledgement from the panel.                  | 1                    |
| Wait        | Sleep in microseconds before sending next command.     | 1                    |
| PayloadSize | Payload size                                           | 2                    |
| Payload     | Actual command                                         | Based on PayloadSize |

1. Usually we only need to modify the parameters "PayloadSize" and "Payload".



Some LCD may require sleep several microseconds before sending the next command. The parameter "Wait" can be modified.

For example:

2. Parameter "Payload" is provided by the LCD module manufacturer.

We hope that the parameters provided by LCD module manufacturer are available in the following format:

```
REGISTER, CMD(Hex), Number(Hex), DATA(Hex), DATA(Hex), ...
```

When parameters are provided in the above format, then the <OnCommand> parameters will be:

```
0x39, 0x01, 0x00, 0x00, 0x00 = REGISTER

PayloadSize = Number+1

Payload = CMD,DATA,DATA,...
```

For example, if the parameters provided by LCD module manufacturers are:

```
REGISTER,FF,3,98,81,03
REGISTER,01,01,00
```

Then the <OnCommand> parameters will be:

```
0x39, 0x01, 0x00, 0x00, 0x00, 0x00, 0x04, 0xFF, 0x98, 0x81, 0x03, 0x39, 0x01, 0x00, 0x00, 0x00, 0x00, 0x01, 0x00,
```

3. Usually the last two commands of <OnCommand> are available as below, but some LCD chips do not need them.

```
0x05, 0x01, 0x00, 0x00, 0x78, 0x00, 0x02, 0x11, 0x00,
0x05, 0x01, 0x00, 0x00, 0x05, 0x00, 0x02, 0x29, 0x00,
```



0x11: sleep out command of LCD. 0x29: display on command of LCD.

#### 2.4. Video Mode Panel

The following table describes the video mode panel configuration entries. Some configurations are also used for command mode panel.

**Table 7: Video Mode Panel** 

| XML Tag/Entry | Description                                                                                                                         | Value                                                                                                               |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| HSyncPulse    | Horizontal sync pulses.  It determines whether the hardware should send horizontal sync pulses during the vertical blanking period. | 0 = Sync pulse disable<br>1 = Sync pulse enable                                                                     |
| TrafficMode   | Panel traffic mode type                                                                                                             | <ul><li>0 = non burst with sync pulses</li><li>1 = non burst with sync start event</li><li>2 = burst mode</li></ul> |

Usually these parameters do not need to be modified. The user may need to note the parameter <TrafficMode> which may vary with the LCD chip.

```
<!-- Video mode panel information -->
<HSyncPulse>1</HSyncPulse>
<HFPPowerMode>0</HFPPowerMode>
<HBPPowerMode>0</HBPPowerMode>
<HSAPowerMode>0</HSAPowerMode>
<BLLPEOFPowerMode>1</BLLPEOFPowerMode>
<BLLPPowerMode>1</BLLPPowerMode>
<TrafficMode>2</TrafficMode>
<DMADelayAfterVsync>0</DMADelayAfterVsync>
<BLLPEOFPower>0x9</BLLPEOFPower>
```



#### 2.5. Lane Configuration

The table below describes the DSI panel's lane configuration entries.

**Table 8: Lane Configuration** 

| XML Tag/Entry | Description                       | Value                     |
|---------------|-----------------------------------|---------------------------|
| DSILanes      | Number of lanes used for          | 2 for 2 lane panel        |
| DOILANES      | communication with DSI.           | 4 for 4 lane panel        |
|               |                                   | 0 = DLANE_SWAP_0123       |
|               |                                   | 1 = DLANE_SWAP_3012       |
|               |                                   | 2 = DLANE_SWAP_2301       |
| DSILaneMap    | It defines how the data lanes are | 3 = DLANE_SWAP_1230       |
| DoiLaneiviap  | mapped to the panel.              | 4 = DLANE_SWAP_0321       |
|               |                                   | 5 = DLANE_SWAP_1032       |
|               |                                   | 6 = DLANE_SWAP_2103       |
|               |                                   | 7 = DLANE_SWAP_3210       |
| Lane0State    | Lane 0 state                      | _                         |
| Lane1State    | Lane 1 state                      | 1 = ENABLE<br>0 = DISABLE |
| Lane2State    | Lane 2 state                      |                           |
| Lane3State    | Lane 3 state                      |                           |
|               |                                   |                           |

#### For example:





#### 2.6. Panel Physical Data

The table below describes all panel's physical configuration register entries.

#### **Table 9: Panel Physical Data**

| XML Tag/Entry | Description                                                                     | Value |
|---------------|---------------------------------------------------------------------------------|-------|
| PanelTimings  | An array of length 12 that specifies the physical timing settings for the panel |       |
| TClkPost      | DSI timing control clock post value                                             |       |
| TClkPre       | DSI timing control clock pre value                                              |       |

#### For example:

```
<!-- Panel Timing -->

<PanelTimings>"0xf9, 0x3d, 0x34, 0x00, 0x58, 0x4d, 0x36, 0x3f, 0x53, 0x03, 0x04, 0x00"</PanelTimings>

<DSIMDPTrigger>0</DSIMDPTrigger>
<DSIDMATrigger>4</DSIDMATrigger>
<TClkPost>0x1e</TClkPost>
<TClkPre>0x38</TClkPre>
```

#### 2.6.1. Generate DSI Timing

The panel requires the PHY value setup for "bitclk" in the DSI PHY register. The 80-NH713-1\_G\_DSI\_Timing\_Parameters.xlsm in 80-NH713-1\_DSI.zip (the zip file is available in tools directory) can be used to calculate the timing values automatically.

#### NOTE

Please use Microsoft Excel (Microsoft Excel 2016 is recommended) to open this file. Other tools such as WPS are not recommended.

To auto-calculate these values, follow the steps below.



1. Click "Enable Content".



2. Open the **DSI and MDP Registers** sheet. Input frame rate/panel resolution/porch/lane numbers/chip value to the area framed in red line in the example as below.



If the spreadsheet says to change the porches to be multiple of 4 or make it even, please change it accordingly and also update the panel porch node. Customers can refer to the user instructions in the Excel sheet.

Open the DSI PHY Timing Setting sheet to see the calculated DSI-related clock rate in the blue fields.
 Press CTRL+J, a value of INVALID will appear in the Check for T\_CLK\_ZERO field. Then press



#### CTRL+K to recalculate T\_CLK\_ZERO to VALID.

| 1 1. PHY Timing parameters calcul  | ated from bitc | lk calculated in | "dsi and | mdp regis      | sters" and     | escclk source set in      | n "dsi and n |
|------------------------------------|----------------|------------------|----------|----------------|----------------|---------------------------|--------------|
| 2 (User may overwrite the values i | n blue)        |                  |          |                |                |                           |              |
| 3 Full Rate Bitclk                 | 1141.00        | Mbps             |          |                |                |                           |              |
| 4 escclk                           | 19.2           | MHz              |          | Check for T    | CLK ZERO (     | INVALID                   | )            |
| 5 UI                               | 0.876424189    | ns               |          |                |                |                           |              |
| 6 Tipx                             | 52.08333333    | ns               |          |                |                |                           |              |
| 7 Treot                            | 20             | ns               |          |                |                |                           |              |
| 8                                  | MIPI PHY v     | 1.1 requirement  | Recommen | ded register : | settings (dec) | program value             | theoretical  |
| 9                                  | min (ns)       | max (ns)         | min      | max            |                | (hardwired to PHY inputs) | value (ns)   |
| 10 T_CLK_PREPARE                   | 38             | 95               | 42       | 107            | 48             | 48                        | 43.82120947  |
| 11 T_CLK_ZERO                      | 256.1787905    |                  | 291      | 511            | 320            | INVALID                   | #VALUE!      |
| 12 T_CLK_TRAIL                     | 60             | 95.51709027      | 67       | 107            | 70             | 70                        | 63.10254163  |
| 13 T_HS_PREPARE                    | 43.50569676    | 90.25854514      | 48       | 101            | 54             | 54                        | 50.83260298  |
| 14 T_HS_ZERO                       | 102.9316389    |                  | 116      | 255            | 130            | 130                       | 115.687993   |
| 5 T_HS_TRAIL                       | 63.50569676    | 95.51709027      | 71       | 107            | 74             | 74                        | 66.60823839  |
| 6 T_HS_RQST                        |                |                  |          |                | 59             | 59                        | 52.58545136  |
| 7 T_HS_EXIT                        | 100            |                  | 113      | 255            | 128            | 128                       | 113.9351446  |
| 18 T_TA_GO                         | 208.3333333    | 208.3333333      |          |                | 208.3333333    | 3                         | 208.3333333  |
| 19 T_TA_SURE                       | 52.08333333    | 104.1666667      |          |                | 52.08333333    | 0                         | 104.1666667  |
| 20 T_TA_GET                        | 260.4166667    | 260.4166667      |          |                | 260.4166667    | 4                         | 260.4166667  |
| 21 TEOT of data lane               |                | 115.5170903      |          |                |                |                           | 76.60823839  |
| 22 TEOT of clock lane              |                | 115.5170903      |          |                |                |                           | 73.10254163  |
| 23 T_CLK_POST                      | 105.5740578    |                  | -6       | 63             | 1              | 1                         | 148.9921122  |
| 24 T_CLK_PRE                       | 7.011393514    |                  | #VALUE!  | 63             | #VALUE!        | #VALUE!                   | #VALUE!      |
| 25 overhead in data transmission   |                |                  |          |                |                |                           | #VALUE!      |

| 1. PHY Timing parameter       | rs calculated | from bitc   | lk calculated   | in "dsi and              | mdp regi     | sters" and    | escclk source set i       | n "dsi and r    | ndp registers"                          |  |
|-------------------------------|---------------|-------------|-----------------|--------------------------|--------------|---------------|---------------------------|-----------------|-----------------------------------------|--|
| (User may overwrite the       | values in blu | ie)         |                 |                          |              |               |                           |                 |                                         |  |
| Full Rate Bitclk              |               | 849.00      | Mbps            |                          |              |               |                           |                 | T_CLK_ZERO:                             |  |
| esccik                        |               | 19.2        | MHz             |                          | Check for T  | _CLK_ZERO     | VALID                     |                 | This is a SW workaround for Aragorn V1: |  |
| UI                            |               | 1.177856302 | ns /            |                          |              |               |                           |                 | If G4 cell states "VALID", then use all |  |
| Tlpx                          |               | 52.08333333 | ns              | clock related            | d            |               |                           |                 | programming values as listed.           |  |
| Treot                         |               |             | ns              |                          |              |               |                           |                 | programming values as listed.           |  |
|                               |               | MIPI PHY v  | 1.1 requirement | information<br>Recommend | ded register | settings (dec | program value             | actual value (n | If G4 states INVALID, press CTRL + K t  |  |
|                               |               | min (ns)    | max (ns)        | min                      | max          |               | (hardwired to PHY inputs) |                 | auto-calculate new Tolk_zero program    |  |
| T_CLK_PREPARE                 |               | 38          | 95              | 31                       | 79           | 53            | 53                        | 63.60424028     | value.                                  |  |
| T_CLK_ZERO                    |               | 236.3957597 |                 | 199                      | 255          | 209           | 209                       | 247.3498233     | value.                                  |  |
| T_CLK_TRAIL                   |               | 60          | 99.13427562     | 49                       | 83           | 51            | 51                        | 61.24852768     | Press CTRL + J to return to default     |  |
| T_HS_PREPARE                  |               | 44.71142521 | 92.06713781     | 36                       | 77           | 55            | 55                        |                 |                                         |  |
| T_HS_ZERO                     |               | 90.81861013 |                 | 76                       | 255          | 83            | 83                        | 98.93992933     | (eddator).                              |  |
| T_HS_TRAIL                    |               | 64.71142521 | 99.13427562     | 53                       | 83           | 56            | 56                        | 68.31566549     |                                         |  |
| T_HS_RQST                     |               |             |                 |                          |              | 42            | 42                        | 51.82567727     |                                         |  |
| T_HS_EXIT                     |               | 100         |                 | 83                       | 255          | 92            | 92                        | 110.7184923     |                                         |  |
| T_TA_GO                       |               | 208.3333333 | 208.3333333     |                          |              | 208.3333333   | 3                         | 208.3333333     |                                         |  |
| T_TA_SURE                     |               | 52.08333333 | 104.1666667     |                          |              | 52.08333333   | 0                         | 104.1666667     |                                         |  |
| T_TA_GET                      |               | 260.4166667 | 260.4166667     |                          |              | 260.4166667   | 4                         | 260.4166667     |                                         |  |
| TEOT of data lane             |               |             | 119.1342756     |                          |              |               |                           | 78.31566549     |                                         |  |
| TEOT of clock lane            |               |             | 119.1342756     |                          |              |               |                           | 71.24852768     |                                         |  |
| T_CLK_POST                    |               | 121.2485277 |                 | -3                       | 63           | 4             | 4                         | 186.1012956     |                                         |  |
| T_CLK_PRE                     |               | 9.422850412 |                 | 39                       | 63           | 42            | 42                        | 42.14517079     |                                         |  |
| overhead in data transmission |               |             |                 |                          |              |               |                           | 1057.714959     |                                         |  |

The spreadsheet will show the PHY value setup for "bitclk" which the panel requires in the DSI PHY register.

| 20 T_TA_GET                          | 260.4166667  | 260.4166667 |    |    | 260.4166667 | 4  | 260.4166667 |
|--------------------------------------|--------------|-------------|----|----|-------------|----|-------------|
| 21 TEOT of data lane                 |              | 133.0373832 |    |    |             |    | 84.76635514 |
| 22 TEOT of clock lane                |              | 133.0373832 |    |    |             |    | 75.42056075 |
| 23 T_CLK_POST                        | 181.4953271  |             | -3 | 63 | 4           | 4  | 299.0654206 |
| 24 T_CLK_PRE                         | 18.69158879  |             | 21 | 63 | 26          | 26 | 116.1409657 |
| 25 overhead in data transmission     |              |             |    |    |             |    | 1383.17757  |
| 26                                   |              |             |    |    |             |    |             |
| 27 2. DSI PHY registers              |              |             |    |    |             |    |             |
| 28 PHY Registers                     | value in hex |             |    |    |             |    |             |
| 29 DSIPHY_TIMING_CTRL_0              | 7A           |             |    |    |             |    |             |
| 30 DSIPHY_TIMING_CTRL_1              | 1A           |             |    |    |             |    |             |
| 31 DSIPHY_TIMING_CTRL_2              | 12           |             |    |    |             |    |             |
| 32 DSIPHY_TIMING_CTRL_3              | 0            |             |    |    |             |    |             |
| 33 DSIPHY_TIMING_CTRL_4              | 3E           |             |    |    |             |    |             |
| 34 DSIPHY_TIMING_CTRL_5              | 42           |             |    |    |             | •  |             |
| 35 DSIPHY_TIMING_CTRL_6              | 16           |             |    |    |             |    |             |
| 36 DSIPHY_TIMING_CTRL_7              | 1E           |             |    |    |             |    |             |
| 37 DSIPHY_TIMING_CTRL_8              | 14           |             |    |    |             |    |             |
| 38 DSIPHY_TIMING_CTRL_9              | 3            |             |    |    |             |    |             |
| 39 DSIPHY_TIMING_CTRL_10             | 4            |             |    |    |             |    |             |
| 40                                   |              | _           |    |    |             |    |             |
| 41 3. DSI Registers (address)        |              |             |    |    |             |    |             |
| 42 DSI_CLKOUT_TIMING_CTRL            | 41A          |             |    |    |             |    |             |
| 43 DSI_TEST_PATTERN_GEN_VIDEO_ENABLE | 0            |             |    |    |             |    |             |

4. Update the panel XML file <PanelTimings> using the values listed above that obtained from the Excel worksheet.



The following is an example. Values are copied from above.

<PanelTimings>"0x7a, 0x1a, 0x12, 0x00, 0x3e, 0x42, 0x16, 0x1e, 0x14, 0x03, 0x04,
0x00"

5. Copy the program value for **T\_CLK\_POST** and **T\_CLK\_PRE** fields obtained from the Excel worksheet into the panel XML. The values in the Excel worksheet are in decimal. Make sure that they are converted to HEX before updating these two elements.

```
<TClkPost>0x4</TClkPost>
<TClkPre>0x1a</TClkPre>
```

6. For SC60, DSI PHY 2.0.0 timing config needs to be added, and it is in *panel\_ili9881c\_720p\_video.h*. For example:

```
В
 Command mode panel information
                                              31
                                              32 2. DSI PHY 2.x.x registers
tatic struct commandpanel_info ili9881c_720p
                                             33 PHY 2.x.x. Registers
                                                                                     value in hex
                                             34 DSIPHY_CKLN_TIMING_CTRL_4
                                                                                     1E
                                              35 DSIPHY_CKLN_TIMING_CTRL_5
                                              36 DSIPHY CKLN TIMING CTRL 6
                                                 DSIPHY_CKLN_CFG1.DSIPHY_HSTX_HALFB
 Video mode panel information
                                              37 YTECLK_EN
     struct videopanel_info ili9881c_720p_
                                             38 DSIPHY_CKLN_TIMING_CTRL_7
                                             39 DSIPHY CKLN TIMING CTRL 8
                                             40 DSIPHY DLN[0123] TIMING CTRL 4
                                                                                     1E
                                              41 DSIPHY_DLN[0123]_TIMING_CTRL_5
                                                                                     1B
                                             42 DSIPHY_DLN[0123]_TIMING_CTRL_6
                                             43 DSIPHY DLN[0123] TIMING CTRL 7
                                              44 DSIPHY DLN[0123] TIMING CTRL
 tic struct lane con
                     figuration ili9881c 72
                                                 DSIPHY_DLN[0123]_CFG1.DSIPHY_HSTX_H
                                             45 ALFBYTECLK_EN
                                              46 DSIPHY_DLN[0123]_TIMING_CTRL_9
                                             47 DSIPHY DLN[0123] TIMING CTRL 10
                                                 DSIPHY_CKLN_CFG0.DSIPHY_HSTX_PREPA
Panel timing
                                              48 RF DIY
                                                                                                0
                                                 DSIPHY DLN[0123] CFG0.DSIPHY HSTX P
                     ili9881c_720p_video_tim
                                             HIPH
                                                       DSI and MDP registers DSI PHY timing setting
                     0x00, 0x3e, 0x42, 0x1
                                              就结
  ->add by kyle, only for msm8953 msm899<mark>6<--*</mark>/
  0x1e, 0x1b, 0x4, 0x6, 0x2, 0x3, 0x4, 0x1e, 0x1b, 0x4, 0x6, 0x2, 0x3, 0x4,
  0x1e, 0x1b, 0x4, 0x6, 0x2, 0x3, 0x4,
        0x0d, 0x4, 0x5, 0x2,
                              0x3, 0x4,
```



#### 2.7. Command Mode Panel

All TE-related entries shown in the table below are only used in Android kernel.

These parameters are only used in command mode panel and they can be ignored if the LCD is a video mode panel.

**Table 10: TE-related Entries** 

| Entry                | Description                                                                                                                                                                                                                                                   | Value                                                    |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| TECheckEnable        | It enables/disables the TE to check hardware block within MDP.                                                                                                                                                                                                | 0 = disabled<br>1 = enabled                              |
| TEPinSelect          | TE is enabled to check hardware block through external GPIO pin or an embedded TE signal.                                                                                                                                                                     | 0 = uses embedded DCS<br>command<br>1 = through GPIO pin |
| TEUsingTEPin         | TE is enabled to check hardware block through software Vsync or hardware Vsyc.                                                                                                                                                                                | 0 = Software Vsync<br>1 = Hardware Vsync                 |
| TEvSyncRdPtrIrqLine  | This integer configures the scan line number that the DSI pixel transfer will start on. This should be left at the default value of 0. Adjusting this number to a higher value will result in delay in the start of the pixel transfer.                       |                                                          |
| TEvSyncContinueLines | This integer represents the difference in the number of lines between estimated read pointer and write pointer to allow the updating of all the lines except the first line of the frame. This threshold is maintained only when Tear Check block is enabled. |                                                          |
| TEDCSCommand         | This entry inserts the DCS command.                                                                                                                                                                                                                           |                                                          |

#### For example:

```
<!--- command mode panel -->
<TECheckEnable>1</TECheckEnable>
<TEPinSelect>1</TEPinSelect>
<TEUsingTEPin>1</TEUsingTEPin>
<TEVSyncRdPtrIrqLine>0x2c</TEvSyncRdPtrIrqLine>
<TEvSyncContinueLines>0x3c</TEvSyncContinueLines>
<TEDCSCommand>1</TEDCSCommand>
```



#### 2.8. Backlight Configuration

This chapter describes the various backlight configuration entries.

**Table 11: Backlight Configuration** 

| Entry             | Description                            | Value                                                                                |
|-------------------|----------------------------------------|--------------------------------------------------------------------------------------|
| BLMinLevel        | Minimum value of backlight.            |                                                                                      |
| BLMaxLevel        | Maximum value of backlight.            |                                                                                      |
| BLPMICControlType | PMIC controller for current backlight. | 0 = PWM GPIO 1 = WLED 2 = DCS COMMANDS (for OLED panel backlight controller) 3 = LPG |

#### For example:

```
<!-- Backlight -->
<BLInterfaceType>1</BLInterfaceType>

<BLMinLevel>1</BLMinLevel>
<BLMaxLevel>4095</BLMaxLevel>
<BLStep>100</BLStep>
<BLPMICModel>"PMIC 8941"</BLPMICModel>
<BLPMICControlType>0</BLPMICControlType>
```



## 3 Configure Kernel and LK

#### **NOTE**

Panel parameters are configured in both LK and kernel. After startup, configuration parameters in LK will be used to drive the panel before pressing the power key. After system sleep and then wakeup, configuration parameters in kernel will be used to drive the panel.

#### 3.1. Configure Kernel

After the file *dsi-panel-ili9881c-720p-video.dtsi* is generated, copy it to the following directory: *kernel/msm-3.18/arch/arm/boot/dts/qcom/*. And then configure the kernel to add a new panel.

#### 1. Include .dtsi files.

Path: kernel/msm-3.18/arch/arm/boot/dts/qcom/msm8953-mdss-panels.dtsi

```
#include "dsi-panel-r69006-1080p-video.dtsi"
#include "dsi-panel-r69006-1080p-cmd.dtsi"
#include "dsi-panel-truly-wuxga-video.dtsi"
#include "dsi-panel-ili9881c-720p-video.dtsi"
#include "dsi-panel-ili9881c-720p-dsi1-video.dtsi"
#include "dsi-panel-lt8912-720p-video.dtsi"
```

#### 2. Modify .dtsi files.

Add DSI PHY 2.0.0 timing config to the following directory: kernel/msm-3.18/arch/arm/boot/dts/qcom/msm8953-mdss-panels.dtsi.

The parameters of timing "mdss-dsi-panel-timings-phy-v2" are the same as that of the timing configured



in LK "ili9881c\_720p\_14nm\_video\_timings".

The following part should be modified also:

Path: kernel/msm-3.18/arch/arm/boot/dts/qcom/msm8953-mtp.dtsi

#### 3. Configure the Backlight.

Path: kernel/msm-3.18/arch/arm/boot/dts/qcom/msm8953-mtp.dtsi

Configure backlight type

qcom,mdss-dsi-bl-pmic-control-type: a string that specifies the implementation of backlight control for this panel.

```
"bl_ctrl_pwm" = Backlight controlled by PWM GPIO

"bl_ctrl_wled" = Backlight controlled by WLED

"bl_ctrl_dcs" = Backlight controlled by DCS commands(for OLED panel backlight controller)

Others: Unknown backlight control. (default)
```

For the WLED backlight control, select the "control-type" shown as below.

Path: kernel/msm-3.18/arch/arm/boot/dts/gcom/msm8953-mtp.dtsi

```
&dsi_ili9881c_720p_video {
    qcom,mdss-dsi-bl-pmic-control-type = "bl_ctrl_wled";
    qcom,panel-supply-entries = <&dsi_panel_pwr_supply>;
};
```



• For the PWM backlight control, select the "control-type", "pwm-frequency" and "pwm-gpio" shown as below.

If PWM backlight control is used on DSI0, please disable the DSI1 bridge. The configuration is not applicable to SC60 No PMI versions (firmware versions in the format of SC60XXTBXXXXXX or SC60XXYBXXXXXX).

```
qcom,dsi1 bridge {
    //compatible = "qcom,dsi1 bridge";
    instance_id = <0>;
    mdss-dsi-bl-pmic-pwm-frequency = <100>;
    mdss-dsi-bl-pmic-bank-select = <0>;
    mdss-dsi-bl-max-level = <4095>;
};
```

Control the backlight by sending the DCS commands at any point.

Path: kernel/arch/arm/boot/dts/qcom/dsi-panel-nt35521-720p-video.dtsi

```
qcom,mdss-dsi-bl-min-level = <1>;
qcom,mdss-dsi-bl-max-level = <255>;
qcom,mdss-dsi-bl-pmic-control-type = "bl_ctrl_dcs";
```

Use the following code to send the backlight command.

Path: kernel/msm-3.18/ drivers/video/msm/mdss/mdss dsi panel.c

```
static char led_pwm1[2] = {0x51, 0x0}; /* DTYPE_DCS_WRITE1 */
static struct dsi_cmd_desc backlight_cmd = {
     {DTYPE_DCS_WRITE1, 1, 0, 0, 1, sizeof(led_pwm1)},
     led_pwm1
};
```



#### 3.2. Configure LK

After the file <code>panel\_ili9881c\_720p\_video.h</code> is generated, please copy it to the directory <code>bootable/bootloader/lk/dev/gcdb/display/include/</code>. Customers need to configure the LK to add a new panel.

1. Add several parameters to *panel\_ili9881c\_720p\_video.h* to avoid compiling error.

- 2. Add the DSI PHY 2.0.0 timing config mentioned in step 6 in *Chapter 2.6.1* to panel\_ili9881c\_720p\_video.h.
- 3. Add a new panel.

Path: bootable/bootloader/lk/target/msm8953/oem\_panel.c



```
include "panel display.h"
include "include/panel ili9881c 720p video.h"
include "include/panel_otm9605a_qhd_video.h"
include "include/panel_hx8394d_720p_video.h"
include "include/panel_sharp_qhd_video.h"
include "include/panel_truly_wvga_cmd.h"
include "include/panel hx8379a_fwvga_skua_video.h"
include "include/panel ili9806e fwvga_video.h"
include "include/panel hx8394d qhd video.h"
include "include/panel hx8379c fwvga video.h"
   QRD SKUA = 0x00,
   QRD SKUC = 0x08,
   QRD SKUE = 0x09,
* static panel selection variable
static uint32 t auto pan loop = 0;
  ILI9881C 720P VIDEO PANEL,
   OTM9605A QHD VIDEO PANEL,
   HX8394D 720P VIDEO PANEL,
```

4. Add new panel selection branch in function "init\_panel\_data".



```
static int init panel data(struct panel struct *panelstruct,
            struct msm panel info *pinfo,
           struct mdss dsi phy ctrl *phy db)
   int pan type = PANEL TYPE DSI;
   swit<mark>c</mark>h (panel id) {
   case ILI9881C 720P VIDEO PANEL:
                                 = &ili9881c_720p_video_panel_data;
       panelstruct->paneldata
       panelstruct->paneldata->panel_with_enable_gpio =
       panelstruct->panelres = &ili9881c_720p_video_panel_res;
panelstruct->color = &ili9881c_720p_video_color;
       panelstruct->videopanel = &ili9881c_720p_video_video_panel;
       panelstruct->commandpanel = &ili9881c_720p_video_command_panel;
       panelstruct->state = &ili9881c 720p video state;
       panelstruct->laneconfig = &ili9881c 720p video lane config;
       panelstruct->paneltiminginfo
           = &ili9881c 720p video timing info;
       panelstruct->panelresetseq
                     = &ili9881c_720p_video_reset_seq;
       panelstruct->backlightinfo = &ili9881c 720p video backlight;
       pinfo->mipi.panel on cmds
           = ili9881c_720p_video_on_command;
       pinfo->mipi.num_of_panel_on_cmds
           = ILI9881C 720P VIDEO ON COMMAND;
       pinfo->mipi.panel off cmds
           = ili9881c 720p video off command;
       pinfo->mipi.num of panel off cmds
           = ILI9881C 720P VIDEO OFF COMMAND;
       memcpy(phy db->timing,
            ili9881c 720p 14nm video timings,
           MAX TIMING CONFIG * sizeof(uint32_t));
       //pinfo->dfps.panel_dfps = ili9881c_720p_video_dfps;
       pinfo->mipi.signature = ILI9881C_720P_VIDEO_SIGNATURE;
```

5. Choose to use the new panel in function "oem\_panel\_select". The "panel\_id" will be passed to kernel.

```
switch (hw_id) {
    case HW_PLATFORM_SURF:
    case HW_PLATFORM_MTP:
    case HW_PLATFORM_RCM:
        panel_id = ILI9881C_720P_VIDEO_PANEL;
        break;

    case HW_PLATFORM_QRD:
        switch (platform_subtype) {
        case QRD_SKUA:
            panel_id = HX8379A_FWVGA_SKUA_VIDEO_PANEL;
            break;
    }
}
```



## 4 Configure Dual DSI

SC60 supports dual display. The chapters above describe the first display configuration. And the way to configure the <oem\_panel\_input\_file>.xml of the second display is the same as that of the first display when the two displays are the same. But if the second display is different from the first one, the <oem\_panel\_input\_file>.xml needs to be reconfigured and the steps are as below.

#### 4.1. Configure Second Display

#### 1. Add the second display in LK.

Modify the file bootable/bootloader/lk/dev/gcdb/display/include/panel\_ili9881c\_720p\_video.h. Set the name of the second display slave\_panel\_node\_id as qcom,mdss\_dsi\_ili9881c\_720p\_dsi1\_video as shown below:

```
tatic struct panel config ili9881c 720p video panel data = {
   "qcom, mdss_dsi_ili9881c_720p_video",
                                         /* panel node id */
   "dsi:0:", /* panel controller */
   "qcom, mdss-dsi-panel", /* panel compatible */
  10, /* panel interface */
  0, /* panel_type */
  "DISPLAY_1", /* panel_destination */
  0, /* panel orientation */
      /* panel clockrate */
  60, /* panel framerate */
     /* panel channelid */
      /* panel broadcast mode */
     /* panel lp11 init */
     /* panel_init_delay */
     /* dsi stream */
     /* interleave_mode */
     /* panel_bitclock_freq */
     /* panel_operating_mode */
     /* panel_with_enable_gpio */
     /* mode gpio state */
  "qcom,mdss dsi ili9881c 720p dsi1 video" /* slave panel node id */
```

After this, make about and burn the *emmc\_appsboot.mbn*. Then reboot the module, and the second display name can be seen by the command below.

cat /proc/cmdline



```
msm8937_64:/ # cat /proc/cmdline sched_enable_hmp=1 console=ttyHSLO,115200,n8 androidboot.console=ttyHSLO androidboot.hardware=q com msm_rtb.filter=0x237 ehci-hcd.park=3 lpm_levels.sleep_disabled=1 androidboot.bootdevice=782 4900.sdhci earlycon=msm_hsl_uart,0x78B0000 buildvariant=userdebug androidboot.emmc=true android boot.verifiedbootstate=orange androidboot.veritymode=enforcing androidboot.keymaster=1 androidb oot.serialno=c8b4513 androidboot.baseband=msm mdss_mdp.panel=1:dsi:0:qcom,mdss_dsi_ili9881c_720 p_video:[!:qcom,mdss_dsi_ili9881c_720p_dsi1_video:cfg:dual_dsi msm8937_64:/ # #
```

2. Add new .dtsi file to device tree directory.

Path: kernel/msm-3.18/arch/arm/boot/dts/qcom/dsi-panel-ili9881c-720p-dsi1-video.dtsi

Customers can copy dsi-panel-ili9881c-720p-video.dtsi to dsi-panel-ili9881c-720p-dsi1-video.dtsi.

```
&mdss_mdp {
    dsi_ili9881c_720p_dsi1_video: qcom,mdss_dsi_ili9881c_720p_dsi1_video {
        qcom,mdss-dsi-panel-name = "ili9881c 720p_dsi1_video mode dsi panel";
        //qcom,mdss-dsi-panel-controller = <&mdss_dsi0>;
        qcom,mdss-dsi-panel-type = "dsi_video mode";
        //qcom,mdss-dsi-panel-destination = "display_1";
        qcom,mdss-dsi-panel-framerate = <60>;
        qcom,mdss-dsi-virtual-channel-id = <0>;
```

3. Add include file to msm8953-mdss-panels.dtsi.

Path: kernel/msm-3.18/arch/arm/boot/dts/qcom/msm8953-mdss-panels.dtsi

```
#include "dsi-panel-ili9881c-720p-video.dtsi"

#include "dsi-panel-ili9881c-720p-dsi1-video.dtsi"

#include "dsi-panel-lt8912-720p-video.dtsi"
```

Add DSI PHY 2.0.0 timing config.

4. Change single display to dual DSI.

Path: kernel/msm-3.18/arch/arm/boot/dts/qcom/msm8953-mtp.dtsi

```
&mdss_dsi {
    //hw-config = "single_dsi";
    hw-config = "dual_dsi";
}:
```



Parts to be modified when changing single display to dual display:

```
&mdss_dsi1 {
    status = "ok";
    qcom, dsi-pref-prim-pan = <&dsi_ili9881c_720p_dsi1_video};
    pinctrl-names = "mdss_default", "mdss_sleep";
    pinctrl-0 = <&mdss_dsi1_active &mdss_te1_active>;
    pinctrl-1 = <&mdss_dsi1_suspend &mdss_te1_suspend>;

    qcom, bridge-index = <0>;
    qcom, pluggable;

    qcom, platform-te-gpio = <&tlmm 25 0>;
    qcom, platform-reset-gpio = <&tlmm 87 0>;

// qcom, platform-bklight-en-gpio = <&tlmm 59 0>; //not used
};
```

#### NOTE

Parameters "qcom,bridge-index = <0>;" and "qcom,pluggable;" cannot be modified.

Add node "dsi\_ili9881c\_720c\_dsi1\_video".

```
&dsi_ili9881c_720p_dsi1_video {
    qcom, panel-supply-entries = <&dsi_panel_pwr_supply>;
    //qcom, mdss-dsi-pan-enable-dynamic-fps;
    //qcom, mdss-dsi-pan-fps-update = "dfps_immediate_porch_mode_vfp";
    //qcom, cont-splash-enabled;

    qcom, dba-panel;
    qcom, bridge-name = "dsil-bridge";
};
```

Replace the display panel resolution and the porch values in header file.

Path: kernel/msm-3.18/include/uapi/video/msm\_hdmi\_modes.h

```
#define DEFAULT VFRMT TIMING \

[DEFAULT VFRMT, 720/*active_h*/, 52/*front_porch_h*/, 36/*pulse_width_h*/, 100/*back_porch_h*/, false,
1280/*active_v*/, 8/*front_porch_v*/, 4/*pulse_width_v*/, 20/*back_porch_v*/, false, \
71477/*pixel_freq/1000*/, 60000/*refresh_rate/1000*/, false, true, HDMI_RES_AR_16_9, 0}

#define DEFAULT VFRMT, 720/*active_h*/, 52/*front_porch_h*/, 36/*pulse_width_h*/, 100/*back_porch_h*/, false,
1280/*active_v*/, 8/*front_porch_v*/, 4/*pulse_width_v*/, 20/*back_porch_v*/, false, \
71477/*pixel_freq/1000*/, 600000*/, false, true, HDMI_RES_AR_16_9, 0}

#define DEFAULT VFRMT, 720/*active_h*/, 52/*front_porch_h*/, 36/*pulse_width_h*/, 100/*back_porch_h*/, false,
1280/*active_v*/, 8/*front_porch_v*/, 4/*pulse_width_v*/, 20/*back_porch_v*/, 60000/*active_v*/, 60000/*/, false,
1280/*active_v*/, 8/*front_porch_v*/, 8/*front_porch_v*/, 8/*front_porch_v*/, 8/*front_porch_v*/, 8/*front_porch_v*/, 8/*front_porch_v*/, 8/*front_p
```

#### 4.2. LCD Backlight

SC60 supports to share LCD\_BL\_A with any of LCD\_BL\_K1, LCD\_BL\_K2, LCD\_BL\_K3 and LCD\_BL\_K4, which are described in the file qcom,led-strings-list=[00 01 02 03] under the directory of arch/arm/boot/dts/qcom/msm-pmi8950.dtsi.



qcom,fs-curr-ua = <20000>;
qcom,led-strings-list = [00 01 02 03];

**Table 12: Pin Description of LCD Backlight** 

| Pin No. | Pin Name  | Description                      |
|---------|-----------|----------------------------------|
| 21      | LCD_BL_A  | Current output for LCD backlight |
| 22      | LCD_BL_K1 | Current sink for LCD backlight   |
| 23      | LCD_BL_K2 | Current sink for LCD backlight   |
| 24      | LCD_BL_K3 | Current sink for LCD backlight   |
| 25      | LCD_BL_K4 | Current sink for LCD backlight   |

- Also LCD\_BL\_A can be shared, LCD\_BL\_K1/LCD\_BL\_K2 provide one string of backlight control and LCD\_BL\_K3/LCD\_BL\_K4 provide another one. But the codes only support four strings of backlight control at the same time, thus the two strings of backlight control provided by LCD\_BL\_K1/LCD\_BL\_K2 and LCD\_BL\_K3/LCD\_BL\_K4 separately are not supported.
- The WLED current can be configured in the .dtsi file, and the max value is 30000.

Path: kernel/msm-3.18/arch/arm/boot/dts/qcom/msm-pmi8950.dtsi



```
wled: qcom,leds@d800 {
   compatible = "qcom, qpnp-wled";
reg = <0xd800 0x100>,
         <0xd900 0x100>,
        <0xdc00 0x100>,
        <0xde00 0x100>;
    reg-names = "qpnp-wled-ctrl-base",
             "qpnp-wled-sink-base",
             "qpnp-wled-ibb-base",
             "qpnp-wled-lab-base";
    interrupts = <0x3 0xd8 0x2>;
    interrupt-names = "sc-irq";
    status = "okay";
    linux,name = "wled";
    linux,default-trigger = "bkl-trigger";
    qcom,fdbk-output = "auto";
    qcom, vref-mv = \langle 350 \rangle;
    qcom, switch-freq-khz = <800>;
    qcom, ovp-mv = \langle 29500 \rangle;
    qcom, ilim-ma = <980>;
    qcom,boost-duty-ns = <26>;
    qcom, mod-freq-khz = <9600>;
    qcom,dim-mode = "hybrid";
    qcom,dim-method = "linear";
    qcom, hyb-thres = <625>;
    qcom, sync-dly-us = <800>;
    qcom, fs-curr-ua = \langle 20000 \rangle;
    qcom, led-strings-list = [00 01];
    qcom, en-ext-pfet-sc-pro;
    qcom,cons-sync-write-delay-us = <1000>;
```



## 5 Appendix A Reference

**Table 13: Terms and Abbreviations** 

| Abbreviation | Description                  |
|--------------|------------------------------|
| DCS          | Display Command Set          |
| DSI          | Display Serial Interface     |
| GCDB         | Global Component Database    |
| GPIO         | General Purpose Input Output |
| LCD          | Liquid Crystal Display       |
| LK           | Little Kernel                |
| LPG          | Light Pulse Generator        |
| MDP          | Mobile Display Processor     |
| PMIC         | Power Management IC          |
| PWM          | Pulse Width Modulation       |
| TE           | Tearing Effect               |
| WLED         | White Light Emitting Diode   |