# **SPIM16** Reference Data

### **BASIC INSTRUCTION FORMATS**

| ${f R}$       | oooo ssss tttt dddd | opcode = 0    |
|---------------|---------------------|---------------|
|               | Offf ssss tttt dddd | function = f  |
| $\mathbf{RI}$ | oooo ssss tttt iiii | rs = s        |
| I             | oooo ssss iiiiiiii  | rt = t        |
| J             | oooo aaaaaaaaaaa    | rd = d        |
|               |                     | immediate = i |
|               |                     | address = a   |

## **REGISTER FILE INFORMATION**

| NAME       | NUMBER | USE                                                  | PRESERVED? |
|------------|--------|------------------------------------------------------|------------|
| \$zero     | 0      | The Constant Value 0                                 | N/A        |
| \$v0, \$v1 | 1, 2   | Value for Function Results and Expression Evaluation | No         |
| \$a0, \$a1 | 3, 4   | Function Argument Value                              | No         |
| \$t0-\$t3  | 5-8    | Temporary Values                                     | No         |
| s0-s3      | 9-12   | Saved Values                                         | Yes        |
| p          | 13     | Stack Pointer                                        | Yes        |
| p          | 14     | Global Pointer                                       | Yes        |
| \$ra       | 15     | Return Address                                       | Yes        |

### **CORE INSTRUCTION SET**

| NAME, MNEMONIC         |     | FORMAT | OPERATION (in Verilog)                 | OPCOD | E / FUNCT    |
|------------------------|-----|--------|----------------------------------------|-------|--------------|
| Or                     | or  | R      | $R[rd] = R[rs] \mid R[rt]$             |       | 0            |
| Xor                    | xor | R      | $R[rd] = R[rs] ^ R[rt]$                |       | 1            |
| And                    | and | R      | R[rd] = R[rs] & R[rt]                  |       | <b>2</b>     |
| Add                    | add | R      | R[rd] = R[rs] + R[rt]                  | (1)   | 3            |
| Sub                    | sub | R      | R[rd] = R[rs] - R[rt]                  | (1)   | 4            |
| Shift Left Logical     | sll | RI     | $R[rd] = R[rs] \ll immediate$          |       | 5            |
| Shift Right Logical    | srl | RI     | R[rd] = R[rs] >> immediate             |       | 6            |
| Shift Right Arithmetic | sra | RI     | R[rd] = R[rs] >>> immediate            |       | 7            |
| Load Word              | lw  | RI     | R[rt] = M[R[rs] + SignExtImm]          | (2)   | 8            |
| Store Word             | sw  | RI     | M[R[rs]+SignExtImm] = R[rt]            | (2)   | 9            |
| Load Immediate         | li  | I      | R[rs] = SignExtImm                     | (3)   | A            |
| Branch Not Zero        | bnz | I      | if $(R[rs] != 0) PC = PC+2+BranchAddr$ | (4)   | В            |
| Branch Zero            | bz  | I      | if(R[rs] == 0) PC = PC+2+BranchAddr    | (4)   | $\mathbf{C}$ |
| Set Less Than          | slt | R      | R[rd] = R[rs] < R[rt]                  |       | D            |
| Jump                   | j   | J      | PC = JumpAddr                          | (5)   | $\mathbf{E}$ |
| Jump Register          | jr  | R      | PC = R[rs]                             |       | F            |

- 1 May cause overflow exception
- SignExtImm = { 12{ immediate[3] }, immediate }
- 3 SignExtImm = { 8{ immediate[7] }, immediate }
- 4 BranchAddr =  $\{ 7\{ immediate[7] \}, immediate, 1'b0 \}$
- $5 \qquad JumpAddr = \{\,PC+2[15:12],\,address,\,1'b0\,\}$

### **DATA ALIGNMENT**

| WORD   |        |        |        |
|--------|--------|--------|--------|
| BY     | TE 0   | BY     | TE 1   |
| NIBBLE | NIBBLE | NIBBLE | NIBBLE |

#### **MEMORY ALLOCATION**

| Addresses       | Allocation       |
|-----------------|------------------|
| 0x7FFF - 0x1000 | Stack Data       |
| 0x1000 - 0x7FFF | Heap Data        |
| 0x0000 - 0x0FFF | Text/Static Data |