

# Freescale Semiconductor Application Note

AN3444 Rev. 0, 10/2007

# A Strategy for Routing the MPC8536E in a Six-Layer PCB

by Michael George

DSD Applications

Freescale Semiconductor, Inc.

Austin, Texas

This application note is a design guide to assist the customer in creating a low-layer, low-cost PCB design when using the MPC8536E device. Key items of discussion include assumed PCB stackup, power delivery to the device, and proper signal referencing. Additionally, layout plots for the device fan-out are also included.

#### NOTE

The schematic and Gerber data shown within this application note is intended merely to demonstrate the fan-out and power delivery strategy necessary to achieve a six-layer PCB. The schematic and Gerber data does not include all the decoupling, nor do they show all the necessary pull-ups and AC caps required outside the BGA fan-out area. This level of detail is captured as part of the MPC8536E development system.

#### Contents

| - 1 | Daili | nap Organization                     |
|-----|-------|--------------------------------------|
| 2   | Inter | face Support in Six Layers           |
| 3   | Boar  | d Stackup Considerations             |
|     | 3.1   | Stackup Proposal                     |
| 4   | Sign  | al Breakout                          |
|     | 4.1   | Inside the BGA area                  |
|     | 4.2   | Outside the BGA Area                 |
|     | 4.3   | Trace Spacing Outside the BGA Area 8 |
| 5   | Via l | Jsage                                |
| 6   | Powe  | er and Ground Strategy               |
|     | 6.1   | Power Planes                         |
|     | 6.2   | Current Delivery                     |
|     | 6.3   | PLL Filters                          |
|     | 6.4   | Sharing Power Supplies               |
|     | 6.5   | Bypass Capacitor Placement           |
|     | 6.6   | Bulk Capacitors                      |
| 7   | Sign  | al Layer Gerber Plot                 |
| 8   | Fan-  | Out Schematics26                     |
| 9   | Curr  | ent Delivery in the BGA Field        |
|     | 9.1   | Via Current Capacity                 |
|     | 9.2   | Alternate Plane Current Capacity 42  |
| 10  | Refe  | rences45                             |
| 11  | Revi  | sion History 46                      |





**Ballmap Organization** 

# 1 Ballmap Organization

The MPC8536E is a 783-pin,  $28 \times 28$  BGA array. The bus organization of the device is shown in Figure 1.



Figure 1. MPC8536E Bus Groupings (Viewed from the top of the device)

# 2 Interface Support in Six Layers

Though the MPC8536E device can be fully broken out in six layers, there are a handful of signals that are not necessarily optimal from a signal integrity perspective, mainly due to splits in the reference plane. Such cases are very limited and are, therefore manageable. Table 1 enumerates the MPC8536E interfaces and whether there is proper signal referencing in the six-layer PCB fan-out example.

Interface Configuration Reference Plane Comment Full 64-bit + ECC DDR2 DDR Data—GND Fully supported. DDR ADDR-1.8 V DDR CLKs-1.8 V **ETSEC RGMII** RGMII I/O-2.5 V Both Ethernet ports can be fully routed in RGMII mode with proper signal referencing to the GTX\_CLK125—GND TV<sub>DD</sub>/LV<sub>DD</sub> power split, set at 2.5 V. Signals needed for GMII can be broken out, but have breaks in their reference plane.

Table 1. Interface Support in Six Layers



Table 1. Interface Support in Six Layers (continued)

| Interface                               | Configuration                             | Reference Plane | Comment                                                                                                                                                                       |
|-----------------------------------------|-------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POR Config                              | All user defined POR pins are accessible. | GND and PWR     | Fully supported. Some POR pins cross splits but since they are static, there is no concern.                                                                                   |
| PCI                                     | Full 32-bit PCI with 3 GNTs and 3 REQs    | GND             | PCI_REQ[4:5] and PCI_GNT[4:5] not broken out on same layer as rest of the PCI bus.                                                                                            |
| LB                                      | All signals are accessible                | GND and PWR     | LB_LAD[23:31] cross split boundaries. These signals are not edge sensitive, therefore imperfections in their transitions can be managed. Use of stitching caps could be used. |
| SERDES1                                 | All eight lanes accessible                | GND             | Fully supported                                                                                                                                                               |
| SERDES2                                 | Both lanes accessible                     | GND             | Fully supported                                                                                                                                                               |
| IRQ                                     | All IRQs (0–11) and IRQ_OUT useable       | GND and PWR     | Fully supported                                                                                                                                                               |
| SPI                                     | All signals are accessible                | GND             | Fully supported                                                                                                                                                               |
| SDHC                                    | All signals are accessible                | GND             | Fully supported                                                                                                                                                               |
| JTAG/COP                                | All signals are accessible                | GND and PWR     | Fully supported                                                                                                                                                               |
| DUARTS                                  | Both UART ports are fully accessible      | GND and PWR     | Fully supported                                                                                                                                                               |
| USB                                     | All three ports fully accessible          | GND             | Fully supported                                                                                                                                                               |
| Power pins and AV <sub>DD</sub> filters | All unique powers accessible              | N/A             | Fully supported                                                                                                                                                               |
| I2C                                     | Both I2C port accessible                  | GND and PWR     | Fully supported                                                                                                                                                               |
| Clocking                                | SYSCLK, RTC, and DDRCLK accessible        | GND and PWR     | Fully supported                                                                                                                                                               |
| 1588                                    | All signals are accessible                | GND and PWR     | Signals cross split boundaries. Most customers do not use. Use of stitching caps could be used.                                                                               |
| GPIO and miscellaneous signals          | All signals are accessible                | GND and PWR     | Fully supported                                                                                                                                                               |
| DEBUG                                   | TRIG_OUT                                  | PWR             | Signal crosses split boundaries. Noncritical debug signal. Use of stitching cap could be used.                                                                                |



**Board Stackup Considerations** 

# 3 Board Stackup Considerations

This section presents the considerations associated with the PCB and its stackup. Table 2 list the target impedances needed in a six-layer design.

Table 2. Target Impedance for a Typical MPC8536E Design

| Interface               | Connection                        | Target Impedance                                                                                                                                                                                 |
|-------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR2                    | 8536E-to-DDR2 memory              | Single ended impedance = 55–60 $\Omega$<br>Differential impedance = 100 $\Omega$ ± 10%                                                                                                           |
| SERDES1 (PCIe)          | 8536E-to-PCIe connector or device | MicroStrip Single ended impedance = $60 \pm 15\%$ Differential impedance = $100 \Omega \pm 20\%$ Stripline Single ended impedance = $60 \pm 15\%$ Differential impedance = $100 \Omega \pm 15\%$ |
| SERDES2<br>(SGMII/SATA) | 8536E-to-connector or device      | Differential impedance = 100 $\Omega$ ± 15%                                                                                                                                                      |
| All 8536E signals       | 8536E-to-connector or device      | Single ended interface = 55–60 $\Omega$                                                                                                                                                          |
| Other system Items:     |                                   |                                                                                                                                                                                                  |
| USB differential        | USB Phy to connector              | Differential impedance = 90 $\Omega$ ± 15%                                                                                                                                                       |
| Ethernet differential   | Ethernet Phy to connector         | Differential impedance = 100 $\Omega$ ± 15%                                                                                                                                                      |

Additional considerations for the stackup include

- Must utilize high volume, low cost PCB technology
- Routing density
- Aspect ratio less than 10:1
- Drill size set at 10 mil
- Common core construction
- Proper signal referencing for all critical signals

# 3.1 Stackup Proposal

Figure 2 shows a viable stackup for achieving the target impedances noted in Table 2. The target card thickness used is 62 mils (±7 mils). All signal routing is done on the inner two signal layers, or on the top and bottom signal layers. No signal routing is performed on the power and ground layers.





Figure 2. Example Six-Layer PCB Stackup (Provided by Sanmina-SCI; www.sanmina-sci.com)

Table 3. Impedance Information (Provided by Sanmina-SCI; www.sanmina-sci.com)

| Layer | Туре                       | Line Width | Center-to-Center | tpd<br>(ps/in.) | Impedance $(\Omega)$ |
|-------|----------------------------|------------|------------------|-----------------|----------------------|
| 1     | Single-ended<br>Microstrip | 5 mil      | n/a              | 153             | 55.15                |
| 1     | Differential<br>Microstrip | 4 mil      | 8 mil            | 154             | 93.28                |
| 1     | Differential<br>Microstrip | 5 mil      | 12 mil           | 154             | 96.54                |
| 3     | Single-ended<br>Stripline  | 4 mil      | n/a              | 179             | 56.0                 |
| 3     | Differential<br>Stripline  | 4 mil      | 10 mil           | 181             | 96.38                |
| 4     | Single-ended<br>Stripline  | 4 mil      | n/a              | 179             | 56.0                 |
| 4     | Differential<br>Stripline  | 4 mil      | 10 mil           | 181             | 96.38                |



**Signal Breakout** 

Table 3. Impedance Information (Provided by Sanmina-SCI; www.sanmina-sci.com) (continued)

| Layer | Туре                       | Line Width | Center-to-Center | tpd<br>(ps/in.) | Impedance $(\Omega)$ |
|-------|----------------------------|------------|------------------|-----------------|----------------------|
| 6     | Single-ended<br>Microstrip | 5 mil      | n/a              | 153             | 55.15                |
| 6     | Differential<br>Microstrip | 4 mil      | 8 mil            | 154             | 93.28                |
| 6     | Differential<br>Microstrip | 5 mil      | 12 mil           | 154             | 96.54                |

# 4 Signal Breakout

### 4.1 Inside the BGA area

The key strategy used in breaking-out the MPC8536E is centered on the use of inexpensive through-hole vias and the use of two track routing for the inner and bottom layers (see Figure 4). For all mainstream PCB fabrication shops, this approach is considered "production-level" technology and is capable of being produced in high volumes. Additionally, this approach produces a cheaper overall PCB design, avoiding the additional cost associated with blind and buried type approaches.

The key items of the strategy are as follows:

- 1 mm (39.3 mil) ball pitch
- Plastic substrate
- 22 mil attach pad on top layer
- 19 mil via pad
- 28 mil anti-pad
- Single track routing on top layer (between attach pads)
- Two track routing on inner layers and on the bottom layer
  - Using 4 mil traces and 4 mil space

Figure 3 and Figure 4 show the track routing strategy used for each of the signal layers.





Figure 3. Signal Routing (Top and Layer #2)



Signal Breakout



Figure 4. Signal Routing (Signal Layer #3 and Bottom)

#### 4.2 Outside the BGA Area

Inside the BGA area, two track routing limits the minimum trace width to 4 mils and the minimum spacing to 4 mils. Outside the BGA area, this is not the case. Since wider traces have less dielectric loss, the designer may find it useful to use larger trace widths once outside the via array. Similarly, in the cases of differential pairs, the air gaps can be adjusted as needed in order to hit desired impedance targets.

# 4.3 Trace Spacing Outside the BGA Area

To minimize crosstalk opportunities once outside the BGA area, the spacing between differing signal groups must be observed. This spacing, denoted as 'S,' is based on the dielectric thickness 'H' (shown in Figure 5). For the stackup shown in Figure 2, the dielectric thickness is 4.0. Using a 3:1 spacing rule, the air gap between differing signal groups should be at least 12 mil.





Figure 5. Trace Spacing Outside the BGA Area

# 5 Via Usage

For the six-layer PCB a 10-mil drill is used. A 10-mil drill has favorably cost advantages since smaller drill sizes incur additional cost. During fabrication, the drill tolerance is specified as +0/-3 mil, giving a finished hole size (FHS) of approximately 7–7.5 mil.

Using a 10-mil drill an aspect ratio of ~ 6:1 is realized. This aspect ratio is based on an 0.062-inch board thickness and is well within the high volume, production capabilities of all mainstream PCB vendors. Figure 6 depicts the via model used for the six-layer PCB.



Figure 6. Cross Section of PCB



**Power and Ground Strategy** 

# 6 Power and Ground Strategy

The MPC8536E requires several power supplies for each subsystem (DDR, Ethernet, SerDes, and so forth) as well as the interconnect fabric itself (the platform voltage). The total number of supplies a system needs depends on the interfaces, the interface voltages required to connect with external peripherals, and the number of those voltages that are common and shareable.

Consult the MPC8536E PowerQUICC<sup>TM</sup> III Integrated Processor Hardware Specifications for accurate voltage and current requirements. For convenience, Table 4 provides a snapshot of the MPC8536E power requirements at the date of this application note. The table also reflects the unique power splits which where constructed in the six-layer PCB example (refer to the Power Rails column). In short, a total of seven unique power rails are used.

| Table 4. IIII 00000E I OWEI Requirements |                                                                                                                                                                                  |                      |           |                  |  |  |  |  |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------|------------------|--|--|--|--|
| Power Rails                              | Symbol                                                                                                                                                                           | Typical<br>Voltage   | Tolerance | P <sub>MAX</sub> |  |  |  |  |
| Core power                               | V <sub>DD_CORE</sub><br>AV <sub>DD_CORE</sub>                                                                                                                                    | 1.1 V<br>or<br>1.0 V | ±50 mV    | 7 W              |  |  |  |  |
| Platform<br>(internal buses)             | V <sub>DD_</sub> PLAT<br>AV <sub>DD_</sub> PLAT<br>AV <sub>DD_</sub> PCI<br>AV <sub>DD_</sub> DDR<br>AV <sub>DD_</sub> LBIU<br>AV <sub>DD_</sub> SRDS<br>AV <sub>DD_</sub> SRDS2 | 1.0 ∨                | ±50 mV    | 5 W              |  |  |  |  |
| SerDes                                   | SV <sub>DD</sub><br>XV <sub>DD</sub>                                                                                                                                             | 1.0 V                | ±50 mV    | 0.71W            |  |  |  |  |
| DDR2 bus                                 | GV <sub>DD</sub>                                                                                                                                                                 | 1.8 V                | ±90 mV    | 2.5 W            |  |  |  |  |
| Ethernet                                 | LV <sub>DD</sub><br>TV <sub>DD</sub>                                                                                                                                             | 2.5 V                | ±125 mV   | 0.24 W           |  |  |  |  |
| Local bus                                | BV <sub>DD</sub>                                                                                                                                                                 | 3.3 V                | ±125 mV   | 0.33 W           |  |  |  |  |
| Misc/PCI                                 | OV <sub>DD</sub>                                                                                                                                                                 | 3.3 V                | ±125 mV   | 0.33 W           |  |  |  |  |

Table 4. MPC8536E Power Requirements <sup>1</sup>

Note that Table 4 lists the power requirements for the MPC8536E only; it does not include requirements for external devices, memory, and so forth. At the very least, additional power is needed to drive connected I/O pins, and the internal logic of the other devices often shared with the MPC8536E supplies.

#### 6.1 Power Planes

The following pictures (Figure 7 through Figure 10) highlight the power strategy used for the six-layer PCB. The ground reference for the PCB is a solid ground plane at layer 2. Since it is a solid plane with no splits, the ground layer is not shown.

These figures are subject to change without notice. Consult the latest version of the MPC8536E PowerQUICC™ III Integrated Processor Hardware Specifications.





Figure 7. Power Plane (Layer 5 of 6)



#### **Power and Ground Strategy**



Figure 8. SXV<sub>DD</sub> Power (Layer 2 of 6)



Figure 9. VDD PLAT (Layer 4 of 6)





Figure 10.  $OV_{DD}$ ,  $V_{DD}$  PLAT, and Rest of  $SXV_{DD}$  (Layer 6 of 6—Bottom)

For sensitive supplies (such as  $XV_{DD}$  and  $SV_{DD}$ ), a key requirement for power sharing is that the planes be relatively isolated. One effective strategy is to route the power planes separately and tie them together at the power source. See Figure 11.



Figure 11. Common Source Split Planes

Another strategy is to use a low-pass filter to eliminate coupled noise, as long as there is sufficient current capacity in the components and connections. In either case, once separated, treat the two as independent power planes and route and bypass them separately.



**Power and Ground Strategy** 

# 6.2 Current Delivery

An important consideration in the six-layer PCB is ensuring all power rails have sufficient copper for proper current delivery. The two highest power rails on the MPC8536E are  $V_{DD\_CORE}$  and  $V_{DD\_PLAT}$ . The max power requirement for  $V_{DD\_CORE}$  is 7 W and the max power requirements for  $V_{DD\_PLAT}$  is 5 W.

Within a congested BGA array, the current travels down multiple 11-mil trace segments as it travels to the power pins, assuming the via stackup referenced in Figure 6 is used. The current-carrying capacity of these 11-mil traces is highly dependent on the current model chosen, either IPC2221A or the newer research performed by Johannes Adam of Flomerics Ltd. For greater detail on these two approaches see Section 9, "Current Delivery in the BGA Field."

In short, Table 5 depicts the current capacity differences between the two approaches assuming a maximum temperature rise of 20°C. Additionally, the last column highlights the current capacity assumed for the MPC8536E six-layer PCB.

Table 5. Current Capacity of an 11-mil Trace Adam's Model vs. IPC

| Location | Copper Plating (oz.) | 11-mil Trace<br>(Adam's Model)<br>(A) | 11-mil Trace<br>(IPC2221A)<br>(A) | 11-mil Trace<br>(Capacity Assumed for the<br>MPC8536E Six-Layer PCB)<br>(A) |
|----------|----------------------|---------------------------------------|-----------------------------------|-----------------------------------------------------------------------------|
| Outer    | 0.5                  | 1.210                                 | 0.777                             | 1.0                                                                         |
|          | 1.0                  | 1.711                                 | 1.285                             | 1.5                                                                         |
|          | 1.5                  | 2.420                                 | 1.730                             | N/A                                                                         |
|          | 2.0                  | 3.422                                 | 2.130                             | N/A                                                                         |
| Inner    | 0.5                  | 1.149                                 | 0.390                             | 0.75                                                                        |
|          | 1.0                  | 1.625                                 | 0.582                             | 1.1                                                                         |
|          | 1.5                  | 2.299                                 | 0.865                             | N/A                                                                         |
|          | 2.0                  | 3.251                                 | 1.065                             | N/A                                                                         |

Taking the last column from Table 5 and the number of 11-mil channels achieved in the six-layer PCB, Table 6 highlights the current capacity for both  $V_{DD\ CORE}$  and  $V_{DD\ PLAT}$ .

Table 6. Current Capacity Achieved in the Six-Layer PCB

| Power Rail           | Copper Weight<br>Used<br>(oz.) | No. of 11-mil Traces<br>Supplying Power | Current per<br>Trace<br>(A) | Total Current Supplied in Six-Layer PCB (A) | Total Current<br>Required |
|----------------------|--------------------------------|-----------------------------------------|-----------------------------|---------------------------------------------|---------------------------|
| $V_{DD\_CORE}$       | 1.0                            | 13                                      | 1.1                         | 14.3                                        | 6.4 A (7 W/1.1 V)         |
| V <sub>DD_PLAT</sub> | 0.5                            | 11                                      | 0.75                        | 8.25                                        | 5.0 A (5 W/1.0 V)         |

## 6.3 PLL Filters

The MPC8536E has six PLLs which each require a filter circuit. The PLL pins are placed on the package in order to minimize noise and to allow ease during layout. An example layout for the filters are shown in Figure 12. This figure shows the filters for AV<sub>DD PCI</sub>, AV<sub>DD DDR</sub>, AV<sub>DD CORE</sub>, and AV<sub>DD PLAT</sub>. The



residual filters would be similar. For the exact filter values refer to the MPC8536E PowerQUICC<sup>TM</sup> III Integrated Processor Hardware Specifications.

To ensure a high quality filter is realized, use the following rules:

- Place the components of the filter as close a possible to their respective pin
- Keep the traces as short as possible
- Use a 10-mil trace width or larger. An area fill is also a possibility.
- Maintain at least 20-mil clearance between the filter and other signals.



Figure 12. Example Layout for AV<sub>DD</sub> Filters

# 6.4 Sharing Power Supplies

The six-layer design referenced in this application note assumes all processor powers referenced in Table 4 are supplied by unique power supplies. If the customer chooses, further sharing of power supplies can be achieved to reduce the number of supplies needed at the board-level. Table 7 shows some acceptable options for sharing MPC8536E power rails.



#### **Power and Ground Strategy**

**Table 7. MPC8536E Power Requirements** 

| Power Source                                           | Symbol                                                                                                                            | Voltage | Comments                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Core power +<br>PLL filter                             | V <sub>DD_</sub> CORE<br>AV <sub>DD_</sub> CORE                                                                                   | 1.0 V   | If core and platform rails are shared, the upper core frequency is restricted. Additionally, there is no option for disabling the core power when the device is in 'deep sleep' state and the platform is alive.  PLLs are sourced from RC filter circuit derived from 1.0 V rail. |
| Platform<br>(internal buses)<br>+ other PLL<br>filters | V <sub>DD_PLAT</sub> AV <sub>DD_PCI</sub> AV <sub>DD_DDR</sub> AV <sub>DD_LBIU</sub> AV <sub>DD_SRDS</sub> AV <sub>DD_SRDS2</sub> |         |                                                                                                                                                                                                                                                                                    |
| SerDes                                                 | SV <sub>DD</sub><br>XV <sub>DD</sub>                                                                                              |         | Separate filtered plane but derived from the same 1.0 V power regulator.                                                                                                                                                                                                           |
| Memory                                                 | GV <sub>DD</sub>                                                                                                                  | 1.8 V   | Unique rail on the MPC8536E device. Could possibly be shared with another 1.8 V device on the board.                                                                                                                                                                               |
| Ethernet                                               | LV <sub>DD</sub><br>TV <sub>DD</sub>                                                                                              | 2.5 V   | 2.5 V is readily usable by most PHYs; however, 3.3 V is not suitable for RGMII mode.                                                                                                                                                                                               |
| Local bus                                              | BV <sub>DD</sub>                                                                                                                  |         | 2.5 V requires low-voltage flash memory and so forth                                                                                                                                                                                                                               |
| Or alternatively                                       |                                                                                                                                   | •       | ,                                                                                                                                                                                                                                                                                  |
| Ethernet                                               | LV <sub>DD</sub><br>TV <sub>DD</sub>                                                                                              | 3.3 V   | 3.3 V is not suitable for RGMII mode                                                                                                                                                                                                                                               |
| Local bus                                              | BV <sub>DD</sub>                                                                                                                  |         |                                                                                                                                                                                                                                                                                    |
| PCI/Misc                                               | OV <sub>DD</sub>                                                                                                                  |         |                                                                                                                                                                                                                                                                                    |

# 6.5 Bypass Capacitor Placement

Because of the high current transients on the  $V_{DD\_CORE}$  and  $V_{DD\_PLAT}$  power pins, take care to bypass these power pins and to provide a good connection between the BGA pads and the power and ground planes. In particular, the SMD capacitors should have pads directly attached to the via ring (or even better, within it using via-in-pad methods). Figure 13 shows the dispersion of  $V_{DD\_CORE}$  and  $V_{DD\_PLAT}$  power pins along with the ground pattern.





Figure 13. MPC8536E  $V_{DD\_CORE}$ ,  $V_{DD\_PLAT}$ , and Ground Pattern (Bottom View)

NOTE

This is a bottom view of the center portion of interest within the BGA array.



#### **Power and Ground Strategy**

After the power and grounds are escaped, the SMD 0402 capacitors can be placed so that the capacitor pads attach directly to the power vias on the side. Minimize or eliminate the trace between the via and the capacitor pad. Figure 14 shows three possible attachment methods.



Figure 14. MPC8536E SMD Capacitor Via Placement

Using either of these methods, Figure 15 shows the relative attachment of the SMD 0402 capacitors. Again, this is a view through the top of the board.





Figure 15. MPC8536E CORE, PLAT, and Ground SMD 0402 Capacitor Placement (Bottom View)

Other capacitors, such as those required for the other power rails, are not shown but can be attached in the same manner. If the PCB is not permitted to use via-in-pad connections, the capacitors can be shifted to attach to a pad in the area between the BGA pads. In that case, use the same relative pattern, but each capacitor shifts a little.



**Power and Ground Strategy** 

# 6.6 Bulk Capacitors

Bulk capacitors can be placed outside the periphery of the MPC8536E die, as close as reasonably possible. Systems with heatsinks and/or sockets probably need some additional spacing, but the high-frequency capacitors handle the fastest transients, allowing the bulk capacitors to be spaced a little further away. Keep them within 2 cm. Figure 16 shows the MPC8536E  $V_{DD\ CORE}$  and  $V_{DD\ PLAT}$  bulk capacitor placement.



Figure 16. MPC8536E Bulk Capacitor Placement (Top View)



# 7 Signal Layer Gerber Plot

Figure 17 through Figure 20 show the signal layers for the six-layer PCB example. Again, the intent is to demonstrate that the MPC8536E signals can be broken in a six-layer PCB and does not include all the decoupling, nor does it show all the necessary pull-ups, AC caps, and other circuitry that would be required outside the BGA fan-out area. This level of detail is captured as part of the MPC8536E development system.



#### Signal Layer Gerber Plot



Figure 17. Top Gerber Plot (Layer 1 of 6)





Figure 18. Signal #2 Gerber Plot (Layer 3 of 6)



#### Signal Layer Gerber Plot



Figure 19. Signal #3 Gerber Plot (Layer 4 of 6)





Figure 20. Bottom Gerber Plot (Layer 6 of 6)



**Fan-Out Schematics** 

# 8 Fan-Out Schematics

This section contains the fan-out schematics used to perform the six-layer PCB study. It does not include all the decoupling, nor does it show all the necessary pull-ups, AC caps, and other circuitry that would be required outside the BGA fan-out area. This level of detail is captured as part of the MPC8536E development system.





| 2 | 3 | 4 | 5 | 6 | 7 |
|---|---|---|---|---|---|





#### **Fan-Out Schematics**

| 2 | 3 | 4 | 5 | 6 | 7 |
|---|---|---|---|---|---|

### PCI 32 BIT



|   |   |   |   | PROJECT:  |                 |
|---|---|---|---|-----------|-----------------|
|   |   |   |   |           | N_OUT_SCHEMATIC |
|   |   |   |   | ENGINEER: | NGINEER NAME    |
| 2 | 3 | 4 | 5 | 6         | 7 DRAWING       |



| 2 | 3 | 4 | 5 | 6 | 7 |
|---|---|---|---|---|---|

# 

SPI & SD INTERFACE





#### **Fan-Out Schematics**

| 2 | 3 | 4 | 5 | 6 | 7 |
|---|---|---|---|---|---|

#### GIBABIT ETHERNET - RGMII



PROJECT:

8536\_FAN\_OUT\_SCHEMATIC

ENGINEER: ENGINEER NAME



| 2 | 3 | 4 | 5 | 6 | 7 |
|---|---|---|---|---|---|

# MISC / OTHERS



PROJECT:
8536\_FAN\_OUT\_SCHEMATIC
ENGINEER:
ENGINEER NAME





Strategy for Routing the MPC8536E ina Six-Layer PCB, Rev.

⋗



#### **Fan-Out Schematics**

#### MEMORY CONNECTOR #1





2 3 4 5 6 7





#### **Fan-Out Schematics**

| 2 | 3 | 4 | 5 | 6 | 7 |
|---|---|---|---|---|---|

#### PCI EXPRESS CONNECTOR





Freescale Confidential Proprietary







### **Fan-Out Schematics**

| 2 | 3 | 4 | 5 | 6 |  |
|---|---|---|---|---|--|

## LOCAL BUS LATCHES







1 2 3 4 5 6 7

GBE PHY 1 OF 3

GBE PHY 2 OF 3

GBE PHY 3 OF 3





**Current Delivery in the BGA Field** 

# 9 Current Delivery in the BGA Field

The MPC8536E comes in a 1 mm pitch, 783 BGA package arranged as a  $28 \times 28$  array (with pin A1 missing). The BGA pads and vias usually have the physical parameters listed Table 8.

| Dimension                | Size                 | Notes                                                |
|--------------------------|----------------------|------------------------------------------------------|
| Drill diameter           | 10 mils              | Via drill                                            |
| Finished hole size (FHS) | 7–7.5 mils           | After plating                                        |
| Pad                      | 19 mils              |                                                      |
| Anti-pad                 | 28 mils              | Clearance from via pads to adjacent plane area-fills |
| Thermal relief           | 33 mils <sup>2</sup> |                                                      |
| Via keepout              | 23 mils              | As above, but for traces on signal (inner) planes    |

Table 8. MPC8536E Escape Dimensions

Keep the following points in mind while reading this section:

- The remainder of this section is based on the padstack dimensions in Table 8. If a different padstack is used, most or all of the numbers derived probably need to be recalculated.
- It is assumed that each BGA connection carries current equally, no matter its proximity to the power supply and/or processor internal power pads. In reality, the current is nonuniformly distributed due to internal BGA-to-die substrate connections and other factors. There are no guaranteeable distributions among the power pins.

All comments in this section about power planes apply equally to the return ground. Multilayer PCBs often have multiple ground planes, so this restriction is occasionally overlooked; however, the ground return path requirements are exactly equal to the power source path requirements.

In addition to bypass capacitor placement, the designer must also consider the wholesale delivery of power to the  $V_{DD}$  pins. On most PCBs, the power plane is not actually solid, but is perforated by numerous vias. This is illustrated in Figure 21, where the wide plane is actually only as wide as its narrowest point.



Figure 21. Restricted Current Flow

A Strategy for Routing the MPC8536E in a Six-Layer PCB, Rev. 0



For many applications, the effect of the vias passing through the power plane on the flow of current is insignificant. However, as the power reaches the outer periphery of the MPC8536E, it must flow through the outer array of signal BGA vias. While some BGA pads may not need vias (outer BGA pads may be able to route out on the top layers); in most cases the number of interfering vias ranges from 8 to 11.

For many layouts, the outer one or two BGA pads do not require vias as these signals are usually "escaped" on the top layer of the PCB. Delivering power properly to the power pins requires planning the flow of current around these vias, or more properly, the antivias or antipads that surround the via and cause a hole on the power plane layer. When coupled with a 1-mm spacing, the cross section of the PCB typically resembles that shown in Figure 6.

The anti-pad is larger than the spacing between the via barrels, which in effect reduces the width and capacity of the trace. In effect, the power plane is not a solid plane but a parallel array of traces with one of the following widths:

- 11.3 mils, when planes must be isolated from both vias
- 19.3 mils, when planes connect to one of the vias

The standard formulae to determine the limits of the copper trace are described in the IPC-2221A standard and are given by:

$$I_{(Trace, Outer)} = 0.048 \times (maxTempRise)^{0.44} \times (viaPlating \times viaDiameter \times \pi)^{0.725}$$
 *Eqn.* 1

$$I_{\text{(Trace, Inner)}} = 0.024 \times (\text{maxTempRise})^{0.44} \times (\text{viaPlating} \, \text{YviaDiameter} \, \times \, \pi)^{0.725}$$
 **Eqn. 2**

Using these formulae, and using an 11-mil trace as a standard (rounded down from the actual 11.3-mil max trace width), for various layout rules the amount of current that can be safely carried, assuming a maximum temperature rise of 20°C, is shown in Table 9.

| Location | Copper Plating (oz.) | 11-mil Trace<br>(A) |
|----------|----------------------|---------------------|
| Outer    | 0.5                  | 0.777               |
|          | 1.0                  | 1.285               |
|          | 1.5                  | 1.730               |
|          | 2.0                  | 2.130               |
| Inner    | 0.5                  | 0.390               |
|          | 1.0                  | 0.582               |
|          | 1.5                  | 0.865               |
|          | 2.0                  | 1.065               |

Table 9. Current-Carrying Capacity per Standard IPC2221A

## 9.1 Via Current Capacity

Unless the power is delivered on the top plane and attaches directly to the BGA pad of the processor (which as noted is fairly difficult to accomplish), power is delivered from one or more PCB planes to the processor through vias. Given the padstack parameters in Table 8 and the number of vias allocated, the next step to



### **Current Delivery in the BGA Field**

ensure a quality PDS is to evaluate the individual and aggregate via current capacity using the following formula:

IVIA = 
$$0.048 \times (\text{maxTempRise})^{0.44} \times (\text{viaPlating} \times \text{viaDiameter} \times \pi)^{0.725}$$
 **Eqn. 3**

Table 10 shows a few via current capacities for given PCB process parameters.

viaDiameter maxTempRise viaPlating  $I_{VIA}$ Notes (mil) (°C) (mil) (A) 10 1 10 1.609 Standard 1.724 10 11 10 1 15 2.159 1.5 10 10 2.159 20 1 10 2.183

Table 10. Via Capacity

At 1.609 A/via, we have a maximum current capacity of 22.5 A for  $V_{DD\_CORE}$  (14 vias \* 1.609), and 16 A for  $V_{DD\_PLAT}$  (10 \* 1.609).

## 9.2 Alternate Plane Current Capacity

Research performed by Johannes Adam of Flomerics as preparatory work for a revision to one of the rules of the IPC2221 standard (specifically, design rule 2152), found that the formula for outer traces was based on materials and assumptions no longer prevalent. Additionally, he discovered that the 50 percent derating factor used for inner traces is wholly arbitrary and should be approximately 5 percent. In particular, thermal conduction to adjacent traces and power planes was found to be vastly more important than conduction to free space. Refer to Section 10, "References," for details on this paper and associated historical data.

At the time of publication, the IPC2221 has not been updated based on these findings, so the designer can either follow the published standards and accept overly conservative numbers or incorporate the pending changes. Freescale cannot recommend one course over the other and advises designers to consult the original source documentation and decide for themselves. Examining the IEEE paper, "case 5" shows an outer trace of variable width over a 35 um (1 oz. copper) plane. This correlates nicely with an external power connection residing over an inner ground plane immediately adjacent to it. Such a plane is desirable not only for power purposes but for routing differential pairs such as those on the SerDes or DDR interfaces. Extracting the data for a 0.3 mm trace (~11 mils), and applying a curve fitting process to the data produces the following formula, which is represented in Figure 22:

$$T(trace) = 19.473 + 3.228IMAX + 4.469IMAX^2 + 0.385IMAX^3$$
 Eqn. 4





Figure 22. Extrapolated Current Flow

### **CAUTION**

This curve is valid only for the 0.3 mm trace. The IPC standard will likely include a more complicated curve equation that accepts both current and trace width as a parameter.

Note that the Y-axis is the total trace temperature. Because we are concerned with a maximum  $20^{\circ}\text{C}$  rise, the Y-axis starts at 20 as the ambient temperature is also assumed to be  $20^{\circ}\text{C}$ . The crossover point of  $40^{\circ}\text{C}$  occurs when I = 1.711 A. Using this new data, Table 9 can be updated as shown in Table 11:

 Location
 Copper Plating (oz.)
 A/11-mil Trace (A)

 Outer
 0.5
 1.210

 1.0
 1.711

1.5

2.0

2.420

3.422

**Table 11. Current-Carrying Capacity Extrapolated from Adams** 



**Current Delivery in the BGA Field** 

Table 11. Current-Carrying Capacity Extrapolated from Adams (continued)

| Location | Copper Plating (oz.) | A/11-mil Trace<br>(A) |
|----------|----------------------|-----------------------|
| Inner    | 0.5                  | 1.149                 |
|          | 1.0                  | 1.625                 |
|          | 1.5                  | 2.299                 |
|          | 2.0                  | 3.251                 |

The IEEE paper included in the references explains why the classic IPC-275/IPC2221A values for inner current layers are extremely misleading. IPC-2152 is not published at the time of this application note.



## 10 References

Table 12 lists useful resources for further reading.

### Table 12. References

| Document                                                                                                                                     | Source                                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| IPC Standards:<br>IPC-D-275<br>IPC-2221A<br>IPC-2152                                                                                         | www.ipc.org                                                                                                                   |
| New Correlations Between Electrical Current and Temperature Rise in PCB Traces Johannes Adam, Flomerics Ltd.                                 | 20th IEEE SEMI-THERM Symposium<br>0-7803-8363-X/04/\$20.00 ©2004 IEEE<br>www.flomerics.com/flotherm/technical_papers/t341.pdf |
| Martin Tarr, University of Bolton                                                                                                            | www.ami.ac.uk/courses/ami4817_dti/u02/pdf/meah0221.pdf                                                                        |
| Decoupling Capacitors, a Designer's Roadmap to Optimal Decoupling Networks for Integrated Circuits (CSC240_MUCCIOLI) Freescale Semiconductor | http://www.freescale.com/files/ftf_2005/doc/reports_<br>presentations/CSC240_MUCCIOLI.pdf                                     |
| Interactive trace-width calculator                                                                                                           | http://circuitcalculator.com/wordpress/2006/01/31/pcb-trace-width-calculator                                                  |
| DC Line Resistance and Current Carrying Capacity Merix Inc.                                                                                  | http://www.merix.com/technology.php?section=processes&page=technology/_processes.html                                         |



**Revision History** 

# 11 Revision History

Table 13 provides a revision history for this application note.

**Table 13. Document Revision History** 

| Rev.<br>Number | Date  | Description      |
|----------------|-------|------------------|
| 0              | 10/07 | Initial release. |



A Strategy for Routing the MPC8536E in a Six-Layer PCB, Rev. 0  $\,$ 



### How to Reach Us:

### Home Page:

www.freescale.com

### Web Support:

http://www.freescale.com/support

### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or
+1-480-768-2130
www.freescale.com/support

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH
Technical Information Center
Schatzbogen 7
81829 Muenchen, Germany
+44 1296 380 456 (English)
+46 8 52200080 (English)
+49 89 92103 559 (German)
+33 1 69 35 48 48 (French)
www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters
ARCO Tower 15F
1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064
Japan
0120 191014 or
+81 3 5437 9125
support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor
Literature Distribution Center
P.O. Box 5405
Denver, Colorado 80217
+1-800 441-2447 or
+1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor
@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. IEEE nnn, nnn,nnn, and nnn are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2007. Printed in the United States of America. All rights reserved.

Document Number: AN3444

Rev. 0 10/2007



