#### 1 Introduction

In this lab, we will extend our IIR design done in the previous lab. We will implement unfolded and folded IIR filter designs and compare their differences.

For this lab, you are expected to complete the following tasks:

- a) Implement the unfolded IIR filter design, verify the design by behavioral simulation. (Pre-lab)
- b) Load the unfolded IIR design on the FPGA, run the testing program and verify the outputs.
- c) Implement the folded IIR filter design, verify the design by behavioral simulation.
- d) Infer the differences in the implementation when unfolding and folding are included in the design.

#### 1.1 Introduction to Unfolding and Folding

**Unfolding** is a transformation technique that increases the throughput of a digital signal processing program by duplicating the functional blocks while maintaining functionality. On the other hand, **folding** converts multiple operations into a single operation block and minimizes the number of functional blocks needed in synthesizing the digital signal processing system.

Please refer to the lectures (or chapters 5 and 6 from the text authored by Keshab Parhi prescribed in the syllabus) to understand the unfolding and folding algorithms before the lab.

We need to design IIR for this lab based on the same IIR design. Figure 1, Figure 2, and Figure 3 show the original, unfolded, and folded design of the IIR filter, respectively.



Figure 1: IIR Original Design



Figure 2: IIR Unfolded Design



Figure 3: IIR Folded Design

# 2 Lab Design of the 2-Unfolded IIR

Please download "base\_vivado.zip", and "lab3\_code.zip" from Piazza and extract the files before you proceed. In the extracted folder, you will find the Vivado project file "base/base.xpr" and the source code in "/lab3\_code". Please save a copy of this extracted folder, since you will need it in your future labs.

Now we start from adding the source files into the project.

- a) Launch Vivado, open the project file **base.xpr**.
- b) Click on "File -> Add Sources.." to add source files to the project as shown in Figure 4.
- c) In the prompted window, select "Add or create design sources", click on "Next" as in Figure 5.
- d) Click on "Add Files", select "top\_IIR\_unfold.v", "IIR\_unfold.v" and "multiply.v", and click on "Open".

- e) Click on "Finish" to add the previous files into the project as in Figure 6.
- f) In the same manner, we add the test bench file "IIR\_unfold\_tb.v" to the project. Note: Please select "Add or create simulation sources" for the test bench file. Once finished, the sources panel should look like Figure 7.



Figure 4: Adding Sources – 1



Figure 5: Adding Sources - 2



Figure 6: Adding Sources – 3



Figure 7: Sources View

g) Now it's your job to write the 2-unfolded IIR module according to the unfolding algorithm taught in class and Figure 2. You will use 8-bit signed fixed-point numbers for calculation in the lab, with 4 bits for the fractional part.

After you finish coding "**IIR\_unfold.v**", you need to run the testbench for simulation. Please make sure to check the "**Simulation Settings**", and set the simulation top module name as "**IIR\_unfold\_tb**".

Now you can see the waveform of the simulation. Change the radix of the waveform to "Fixed point" with 4 fractional bits. If your design and testbench are correct, you should be able to see the filtered

waveform on the output ports of your IIR design.

Take a screenshot on the waveform and include it in your pre-lab report with your explanation on the results.

# 3 Implementation of Unfolded IIR on FPGA

Next, we need to implement the design on FPGA.

- a) Add "top\_IIR\_unfold.v" into your project, right click this file in the "Sources" panel and click "set as top" (If this file is already in bold font, it is already the top module).
- b) We need a block memory for the design to run on the FPGA. This is already included in the project. However, we need to do some configurations.
- c) Double click on "blk mem gen 0" to customized the "block memory generator".
- d) In this lab, we need a two ports ram for "top\_IIR\_unfold.v". For memory type, select "True Dual Port Ram" as in Figure 8
- e) In both port A and port B options, change write width to 16, and write depth to 65536 as in Figure 9
- f) Choose operation mode "**Read First**", enable port type "**Always Enabled**" as in Figure 9. Click "**OK**" to finish the customization.
- g) In the pop-up window, select "Global" in the synthesis option, and click on "Generate".



Figure 8: Customizing Block Memory Generator - 1



Figure 9: Customizing Block Memory Generator - 2

- h) After the configuration is finished, we can run the implementation of the design. Click on "Run Implementation", and wait for several minutes until Vivado finishes.
- i) If no error occurs, click on **generate bitstream**. After the bitstream is generated, click on "File -> Export -> Export Hardware". Check "Include Bitstream", click on "OK" as in Figure 10.



Figure 10: Exporting Hardware

Now, we use can implement the design on the Zybo board.

Refer to "HowToImplementDesignOnFPGA.pdf" for the details.

Once you boot the Linux system on the Zybo board, run the testing program with the command:

./lab3\_IIR\_unfold\_test

The results are written into lab3\_IIR\_unfold\_results. (Check it by "ls")

Please screenshot the output in the terminal, and attach it in the post-lab report.

In your computer, plot the data in **lab3\_IIR\_unfold\_results** using your favorate tool, and **attach it in the post-lab report**.

# 4 Lab Design on Folded IIR (For graduate students)

- a) Repeat Section 2 and 3 to design a 4-folded IIR, with files: "**IIR\_fold.v**", "**IIR\_fold\_tb.v**". Run the behavior simulation of the folded IIR design, and include it in the post-lab report.
- b) Bonus: If you are interested, you can try implementing the folded IIR design on the FPGA with top\_IIR\_fold.v and lab3\_IIR\_fold\_test. The output from the implementation is lab3\_IIR\_fold\_results.
- c) For the implementation on the board, please add the RAM IP with write width 8, and name **blk mem gen 1**, as shown in Figure 11: RAM IP.



Figure 11: RAM IP

- d) Note that the 3-input adder in Figure 1 should be replaced by two 2-input adders, as in Figure 2.
- e) You are required to have the following folding set for the multipliers: {m1, m2, m4, m3}, and for the adders: {a3, a2, a1,\$\varphi\$}. The folding orders of input and output are both 0 (you can realize this by regarding the input and output ports as components and adding two folding sets when performing folding: {input,\$\varphi\$,\$\varphi\$,\$\varphi\$, {output,\$\varphi\$,\$\varphi\$,\$\varphi\$}).
- f) You may need to do retiming for these folding sets. Please refer to the lectures for the detail of retiming.

### 5 Pre-lab Submission

- 1. Please only submit 1 PDF file, containing the following items:
  - a. Copy your code in "unfolded\_IIR.v"
  - b. Screenshots of the behavioral simulation of unfolded IIR design.
  - c. A few workds explaining the results in the screenshots.
  - d. Answers to the following question:
    - What are the pros and cons of unfolding and folding, compared with the original design?
- 2. Please name the PDF file as "Lab# PreLab Section# LastName FirstName.pdf"
- 3. Please submit the PDF file on Canvas before February 14 (Monday) 11:59 pm.

## 6 Post-lab Submission

- 1. Please only submit 1 zip file, containing all the code files you used in this lab, and 1 PDF report. Name it as "Lab# Post\_Lab\_Section# LastName FirstName.zip"
- 2. In this PDF report, please include the following items:
  - a. Screenshots of the terminal outputs of unfolded IIR design.
  - b. Plot of the data in the unfolded IIR output file.
  - c. A few workds explaining the results in the screenshots.
  - d. Screenshots of the behavioral simulation of the folded IIR design. (Graduate students only)
- 3. Please submit the zip file on Canvas before February 18 (Friday) 11:59 pm.