# THEME ARTICLE: HOT INTERCONNECTS

# Chiplet Communication Link: Bunch of Wires (BoW)

Shahab Ardalan, Ayar Labs, Santa Clara, CA, 95054, USA

Ramin Farjadrad, Marvell Semiconductor, Inc., Santa Clara, CA, 95054, USA

Mark Kuemerle, Marvell Semiconductor, Inc., Essex Junction, VT, 05401, USA

Ken Poulton, Keysight Technologies, Santa Clara, CA, 95051, USA

Suresh Subramaniam, Apex Semiconductors, San Jose, CA, 95129, USA

Bapiraju Vinnakota, Broadcom, Inc., San Jose, CA, 95131, USA

Bunch of wires (BoW) is a new open die-to-die (D2D) interface that aims to gracefully tradeoff performance for design and packaging complexity across a wide range of process nodes. BoW performance can range from 320 Gb/s/mm with a simple design and packaging to 1+ Tb/s/mm with complex design and/or packaging. BoW directly enables heterogeneous integration, a primary advantage of chiplets. We discuss progress on BoW based on extensive design and performance studies by engineers from multiple companies. These studies aim to make BoW easy to use in a system. This open innovation project will deliver a low-complexity D2D interface with competitive power-performance metrics with the economies of scale for services and technologies associated with an open ecosystem.

unch of wires (BoW) is a new open D2D interface that aims to enables a graceful tradeoff of performance for design effort and/or packaging complexity.1 Basic BoW uses CMOS IOs in a 16-bit sourcesynchronous DDR bus<sup>2,3</sup> and is designed to be easy to port to multiple process nodes. Basic BoW on an organic laminate with C4 bumps has a raw bandwidth of 80 Gb/s per slice. Slices can be stacked 4-deep to achieve a beachfront bandwidth of 320 Gb/s/mm. For bandwidth similar to 112-Gb/s SerDes, designers can realize 1+ Tb/s/ mm of beachfront bandwidth with either more design an optional terminated mode with C4 bumps or more advanced packaging and microbumps. This article reviews results of studies that evaluated design options, implementation complexity, performance, and system integration for BoW: a) at mature (65 nm) and advanced (5 nm) process nodes; b) with regular-sized bumps on organic substrates and with microbumps on advanced packaging (Si interposers, EMIB, InFO, etc.). With this flexibility, BoW uniquely enables heterogeneous integration, a primary advantage of chiplets, across a wide range of

process nodes and packaging technologies for products in a diverse price-performance range (high-performance accelerators, NICs, data converters, etc.). No other open interface offers this tradeoff. An open specification and corresponding collateral will enable economies of scale for services and technologies for BoW such as interface IP, packaging, and test, accelerating chiplet adoption.

## **BOW DEFINITION**

BoW has the following target attributes<sup>4</sup> (while an implementation may achieve higher performance):

- A set of backward-compatible D2D interfaces unencumbered by technology license costs.
- Inexpensive to implement with the flexibility to tradeoff throughput per wire for design, and packaging complexity.
- Portable across: a) process nodes ranging from 65 to 5 nm; b) Multiple bump pitches and packaging technology.

BoW has two modes of the operation BoW Basic and BoW Fast.<sup>1</sup> BoW Basic with optional termination can operate up to 8 Gb/s over 1-mm distance on silicon interposer. BoW Basic with source termination is defined for

0272-1732 © 2020 IEEE
Digital Object Identifier 10.1109/MM.2020.3040410
Date of publication 25 November 2020; date of current version 26 January 2021.



FIGURE 1. BoW reference design.

organic interposer with 5-mm reach at 8 Gb/s. BoW Fast, double terminated, archives 16 Gb/s with 50-mm reach A BoW link may be configured to operate at higher clock and data rates. Figure 1 shows an example implementation of a 16-bit slice. The sending slice (Chiplet-A) transmits clock and data signals. The receiving slice (Chiplet-B) receives both clock and data and phase alignment between clock and data is adjusted.

TO SUPPORT HETEROGENEOUS INTEGRATION, BoW MAY BE IMPLEMENTED USING ANY SUPPLY OR SIGNALING VOLTAGE, BUT MUST SUPPORT A MODE THAT SUPPORTS SIGNALING LEVELS CONSISTENT WITH A 0.75-V SUPPLY WITH A 5% TOLERANCE.

The basic BoW unit is a **slice**, with 18 or 20 signal bumps: 2 for the differential clock, 16 single-ended data, and optional signals FEC and AUX. Each slice is configured to be Tx or Rx and is paired with an Rx or Tx slice on the far end. BoW does not specify a bump map but does mandate a signal order—that Tx signal numbers increase clockwise around the die perimeter, and Rx signal numbers increase in the *counter*-clockwise direction. Figure 2 shows four reference maps on each die, with the mandated signal order between two pairs of connected slices. The *reference* bump maps in Figure 2 use hexagonal closest-packing bump patterns. Other arrangements are permitted if signal/wire ordering is maintained. Most alternatives will use more bump area to optimize other characteristics. The power and ground bumps may be

reassigned or placed in two rows. The signal bumps may be placed in more than two rows to minimize wire pitch. The signal bumps may be square packed instead of hexagonal.

Multiple slices may be placed in a **stack**. A logical **link** from one chiplet to another is composed of one or more stacks placed along the chip edge.

#### **DESIGN STUDIES**

We review studies for key attributes. The studies focused on choosing options that made package and system integration in heterogeneous systems easier while preserving performance.

### Operational Voltages

To support heterogeneous integration, BoW may be implemented using any supply or signaling voltage, but must support a mode that supports signaling levels consistent with a 0.75-V supply with a 5% toler-



FIGURE 2. BoW Slice.



FIGURE 3. Routing a BoW Slice. Cross-section, not to scale.

ance. This voltage is supported in a wide range of process nodes, consistent with the goal of enabling heterogeneous integration.

### Package Integration

A basic BoW slice, configured as Tx or Rx, is wired to a corresponding Rx or Tx in the far end chiplet. In any technology, the slice at the edge on chiplet A must be connected to the edge slice on chiplet B (one must be configured for Tx and one for Rx). The next-to-edge slices are connected together, and so on. The mandated signal exit order for a slice is specified to simplify package circuit design. Wires must be short, no more than 10 mm to maintain low wire loss and wire-to-wire skew. Figure 3 shows how the wires for connected slices at the chip edge are routed in a package. The slice is oriented parallel to the chip edge in order to allow flexibility for different levels of packaging complexity.

In an organic package, signal layers should be alternated with ground layers to maintain a controlled impedance of 50  $\Omega$ . In interposer or other high-density packaging, the wires for one slice will typically occupy one signal routing layer, the next layer will be ground for signal integrity and the next slice in the stack will be on the next deeper signal layer. In organic laminate packages, a bump pitch of 130  $\mu$ m and a wire pitch limit of 50  $\mu$ m are common today. In BoW standard, only the wire order is specified, therefore chiplets with somewhat different bump pitches can be interconnected. Similarly, two slices with different bump patterns can also be interconnected.

Slices can be stacked to increase edge density. There is no specified limit to the number of slices in a stack. An organic package with a low layer count will allow use of just one or two slices in a stack, while a package with more layers supports use of more slices. The practical limit in 2020 is an 8-2-8 laminate, which supports four stacked slices. Layers on the bottom side of the package typically cannot be used for BoW signals due to low via density passing through the



FIGURE 4. Slice number and routing in a multi-slice BoW link.

thick central core layer. With interposers,  $^5$  InFO $^6$  and other advanced interconnect technologies that allow bump pitches of 50  $\mu$ m or less and wire pitches below 10  $\mu$ m, the wires for multiple slices might be interleaved on a single signal layer in the interconnect.

For a bidirectional link, the preferred arrangement of slices is in a checkerboard of Tx and Rx slices, as shown in Figure 4. In the slices aggregated in a link, the slices can be ordered so as to minimize package routing complexity for the entire link. The slice numbering follows the same direction as the wire numbering in a slice: Tx slices are numbered in ascending order clockwise along the edge of the chip; Rx slices are numbered in ascending order counterclockwise. Slice numbering restarts on a new link. In the checkerboard, the slices nearest the edge on the two chiplets are wired to each other; the stacked slices second-nearest to the edge are also wired to each other, and so on. The clockwise polarity allows interoperation of chiplets at any n\*90° rotation without requiring wire order reversal hardware, a feature unique to BoW.

Slices may be assembled into asymmetric links or unidirectional links and the stack depth is an implementation choice (4 slices per stack may be a practical limit for organic substrates). Two chiplets with different stack depths may be connected by configuring the active slices at powerup.

A basic BoW slice that is configurable to operate as either Rx or Tx simplifies packaging and can be used for self-test. The additional circuit area is small compared to the bump array area. In a future extension, full-duplex slices may be supported.

#### System Logic Integration

A BoW interface instance will interface with the logic in a chiplet through a MAC or a controller. A transaction protocol controller for protocols such as PCle, CXL, and CCIX will typically contain both the transaction and link layers.<sup>1</sup>



FIGURE 5. In-band initialization proposal for a BoW link.

# Link/System Initialization

When powered on, all the BoW links in a system will need to be initialized, tested, and trained to operate. BoW is exploring two options to support initialization: a) virtual registers and b) in-band initialization. With virtual registers, the link relies on an external control mechanism such as I2C, SPI, or JTAG to exchange status information and update the status registers. Readers are referred to BoW GitHub report<sup>4</sup> for more detail.

The second approach to exchanging information is an optional in-band mechanism. This proposal requires at least four pads in the Transmitter and Receiver to have low-speed bidirectional capability. Once the two sides are reset, the Transmitter initiates this mode and inform the Receiver by sending the clock to Receiver and toggling its pads at low frequency D0-D3 (e.g., 1/N the nominal baud rate, with N>8) from "0" to "1" one at a time continuously with a "known pattern." When the Receiver detects the "known pattern" for more than M cycles (M>1), it also enters the link initialization mode. The receiver sends back an acknowledgement pattern on its pads D0-D3 once (at same low baud rate) and stays at last setting. Once the transmitter gets receiver's acknowledgment, both sides are in Startup/Training Mode, and any future values on the pads D0-D3 are to communicate to each other the startup/training states. The four pads provide 16 distinct states to be communicated to the other side, such as, duty-cycle-cal, DLLlock, offset-cal, PCS-byte-alignment, MAC-ready, etc.

# **BoW Testing**

A BoW interface will be used for loopback testing<sup>8</sup> in two use cases: a) at wafer-sort time for chiplet test; b) for full-system bring-up and debug validation. Wafer sort tests are currently only practical for the BoW interface with regular bump pitches ( $\sim$ 130  $\mu$ m), where automatic testing equipment (ATE) probe boards with

**TABLE 1.** AIB-BoW comparison.

| Laminate/Advanced           Dataplane           Voltage (V)         0.7-0.9         0.75           Bump Pitch (um)         ≤55         ≤150 / ≤55           Clock         1 GHz         1-2.5 GHz           Data Rate         DDR         DDR           Channel Length (mm)         4         10           I/Os         Unidirectional         Unidirectional           BW per bump (Gbps)         2         2-5           Basic unit         Channel         Slice           Bits/unit         20         16+2           Bump Map         Specified         Reference           Chip edge orientation         Perpendicular         Parallel           Substrate         Advanced         Laminate/Advanced           Clocking         Differential         Differential           Clock loopback Rx         Yes         Optional           Ck/Data Phase Adj         Yes (DLL)         Yes           Control plane         Yes         Yes           Power on reset         Yes         Yes           NS_MAC_RDY         Yes         Yes           Sideband control         Yes         Optional           Redundancy         Yes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Parameter             | AIB+           | BoW Basic         |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|-------------------|--|
| Voltage (V)         0.7-0.9         0.75           Bump Pitch (um)         ≤55         ≤150 / ≤55           Clock         1 GHz         1-2.5 GHz           Data Rate         DDR         DDR           Channel Length (mm)         4         10           L/Os         Unidirectional         Unidirectional           BW per bump (Gbps)         2         2-5           Basic unit         Channel         Slice           Bits/unit         20         16+2           Bump Map         Specified         Reference           Chip edge orientation         Perpendicular         Parallel           Substrate         Advanced         Laminate/Advanced           Clocking         Differential         Differential           Clock loopback Rx         Yes         Optional           DCC         Yes         Optional           Ck/Data Phase Adj         Yes (DLL)         Yes           Control plane         Power on reset         Yes         Yes           PS_MAC_RDY         Yes         Yes           Sideband control         Yes         Optional           Redundancy         Yes         No           Config done         Yes         Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |                | Laminate/Advanced |  |
| Voltage (V)         0.7-0.9         0.75           Bump Pitch (um)         ≤55         ≤150 / ≤55           Clock         1 GHz         1-2.5 GHz           Data Rate         DDR         DDR           Channel Length (mm)         4         10           L/Os         Unidirectional         Unidirectional           BW per bump (Gbps)         2         2-5           Basic unit         Channel         Slice           Bits/unit         20         16+2           Bump Map         Specified         Reference           Chip edge orientation         Perpendicular         Parallel           Substrate         Advanced         Laminate/Advanced           Clocking         Differential         Differential           Clock loopback Rx         Yes         Optional           DCC         Yes         Optional           Ck/Data Phase Adj         Yes (DLL)         Yes           Control plane         Power on reset         Yes         Yes           PS_MAC_RDY         Yes         Yes           Sideband control         Yes         Optional           Redundancy         Yes         No           Config done         Yes         Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |                |                   |  |
| Bump Pitch (um)         ≤55         ≤150 / ≤55           Clock         1 GHz         1-2.5 GHz           Data Rate         DDR         DDR           Channel Length (mm)         4         10           L/Os         Unidirectional         Unidirectional           BW per bump (Gbps)         2         2-5           Basic unit         Channel         Slice           Bits/unit         20         16+2           Bump Map         Specified         Reference           Chip edge orientation         Perpendicular         Parallel           Substrate         Advanced         Laminate/Advanced           Clocking         Differential         Differential           Clock loopback Rx         Yes         Optional           DCC         Yes         Optional           Ck/Data Phase Adj         Yes (DLL)         Yes           Control plane         Yes         Yes           Power on reset         Yes         Yes           NS_MAC_RDY         Yes         Yes           Sideband control         Yes         Optional           Redundancy         Yes         No           Config done         Yes         Yes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Dataplane             | 1              | <b>.</b>          |  |
| Clock I GHz I-2.5 GHz  Data Rate DDR DDR  Channel Length (mm) 4 10  L/Os Unidirectional Unidirectional  BW per bump (Gbps) 2 2-5  Basic unit Channel Slice  Bits/unit 20 16+2  Bump Map Specified Reference  Chip edge orientation Perpendicular Parallel  Substrate Advanced Laminate/Advanced  Clocking Differential Differential  Clock loopback Rx Yes Optional  Clock loopback Rx Yes Optional  Ck/Data Phase Adj Yes (DLL) Yes  Control plane  Power on reset Yes Yes  NS_MAC_RDY Yes Yes  Sideband control Yes Optional  Redundancy Yes No  Config done Yes Yes  Link training No TBD  BIST No Yes/Optional  Tx termination No Optional  Tx termination No Yes/Optional  FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Voltage (V)           | 0.7-0.9        | 0.75              |  |
| Data Rate DDR DDR Channel Length (mm) 4 10  L/OS Unidirectional Unidirectional BW per bump (Gbps) 2 2-5  Basic unit Channel Slice Bits/unit 20 16+2  Bump Map Specified Reference Chip edge orientation Perpendicular Parallel Substrate Advanced Laminate/Advanced Clocking Differential Differential Clock loopback Rx Yes Optional Clock loopback Rx Yes Optional Ck/Data Phase Adj Yes (DLL) Yes  Control plane Power on reset Yes Yes NS_MAC_RDY Yes Yes Sideband control Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes/Optional Tx termination No Optional FEC Noo Unidirectional  Parallel Salice Advanced Laminate/Advanced Differential Differential Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Bump Pitch (um)       | ≤55            | ≤150 / ≤55        |  |
| Channel Length (mm) 4 10  I/Os Unidirectional Unidirectional BW per bump (Gbps) 2 2-5  Basic unit Channel Slice Bits/unit 20 16+2  Bump Map Specified Reference Chip edge orientation Perpendicular Parallel Substrate Advanced Laminate/Advanced Clocking Differential Differential Clock loopback Rx Yes Optional Clock loopback Rx Yes Optional Ck/Data Phase Adj Yes (DLL) Yes  Control plane Power on reset Yes Yes NS_MAC_RDY Yes Yes Sideband control Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes/Optional Tx termination No Optional FEC No Optional  Unidirectional  Parallel Salice Advanced Laminate/Advanced Differential Differential Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Clock                 | 1 GHz          | 1-2.5 GHz         |  |
| I/OS Unidirectional Unidirectional BW per bump (Gbps) 2 2-5 Basic unit Channel Slice Bits/unit 20 16+2 Bump Map Specified Reference Chip edge orientation Perpendicular Parallel Substrate Advanced Laminate/Advanced Clocking Differential Differential Clock loopback Rx Yes Optional Clock loopback Rx Yes Optional CC Yes Optional CK/Data Phase Adj Yes (DLL) Yes  Control plane Power on reset Yes Yes NS_MAC_RDY Yes Yes Sideband control Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes/Optional Tx termination No Optional Tx termination No Optional FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Data Rate             | DDR            | DDR               |  |
| BW per bump (Gbps) 2 2-5 Basic unit Channel Slice Bits/unit 20 16+2 Bump Map Specified Reference Chip edge orientation Perpendicular Parallel Substrate Advanced Laminate/Advanced Clocking Differential Differential Clock loopback Rx Yes Optional Clock loopback Rx Yes Optional Ck/Data Phase Adj Yes (DLL) Yes  Control plane Power on reset Yes Yes NS_MAC_RDY Yes Yes Sideband control Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes/Optional Tx termination No Optional FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Channel Length (mm)   | 4              | 10                |  |
| Basic unit  Channel  Bits/unit  20  16+2  Bump Map  Specified  Reference  Chip edge orientation  Perpendicular  Substrate  Advanced  Clocking  Differential  Clock loopback Rx  Yes  Optional  Clock loopback Rx  Yes  Optional  Ck/Data Phase Adj  Yes (DLL)  Yes  Control plane  Power on reset  Yes  NS_MAC_RDY  Yes  Yes  Yes  Yes  Yes  Sideband control  Yes  Yes  No  Config done  Yes  Yes  No  TBD  BIST  No  Yes  No  Optional  Yes/Optional  Tx termination  No  Optional  Yes/Optional  FEC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I/Os                  | Unidirectional | Unidirectional    |  |
| Bits/unit 20 16+2 Bump Map Specified Reference Chip edge orientation Perpendicular Parallel Substrate Advanced Laminate/Advanced Clocking Differential Differential Clock loopback Rx Yes Optional Clock loopback Rx Yes Optional CC Yes Optional Ck/Data Phase Adj Yes (DLL) Yes  Control plane Power on reset Yes Yes NS_MAC_RDY Yes Yes Sideband control Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes/Optional Tx termination No Optional FEC Noo Differential Differential Parallel Redirected Parallel Reference Reference Paralle Reference Reference Reference Reference Reference Reference Reference Reference R | BW per bump (Gbps)    | 2              | 2-5               |  |
| Bump Map Specified Reference Chip edge orientation Perpendicular Parallel Substrate Advanced Laminate/Advanced Clocking Differential Differential Clock loopback Rx Yes Optional DCC Yes Optional Ck/Data Phase Adj Yes (DLL) Yes  Control plane Power on reset Yes Yes NS_MAC_RDY Yes Yes Sideband control Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes/Optional Tx termination No Optional FEC No Optional  Redundancy Yes/Optional FEC  Ravance  Reference Refullel Reference Re | Basic unit            | Channel        | Slice             |  |
| Chip edge orientation Perpendicular Parallel Substrate Advanced Laminate/Advanced Clocking Differential Differential Clock loopback Rx Yes Optional DCC Yes Optional Ck/Data Phase Adj Yes (DLL) Yes  Control plane Power on reset Yes Yes NS_MAC_RDY Yes Yes Sideband control Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes/Optional Tx termination No Optional FEC No Optional  Parallel Paralle Parallel Paralle Parallel Paralle Patale Pata | Bits/unit             | 20             | 16+2              |  |
| Substrate Advanced Laminate/Advanced Clocking Differential Differential Clock loopback Rx Yes Optional DCC Yes Optional Ck/Data Phase Adj Yes (DLL) Yes Control plane Power on reset Yes Yes NS_MAC_RDY Yes Yes FS_MAC_RDY Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes Rx termination No Optional Tx termination No Optional Differential Differential Differential Differential Descriptional Yes Optional Tx termination No Yes/Optional Differential Differential Descriptional Descriptional Differential Descriptional Descriptional Differential Descriptional Descriptional Differential Descriptional Descriptional Descriptional Differential Descriptional Descriptional Differential Descriptional Desc | Витр Мар              | Specified      | Reference         |  |
| Clocking Differential Differential Clock loopback Rx Yes Optional DCC Yes Optional Ck/Data Phase Adj Yes (DLL) Yes  Control plane Power on reset Yes Yes NS_MAC_RDY Yes Yes FS_MAC_RDY Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes Rx termination No Optional Tx termination No Optional FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Chip edge orientation | Perpendicular  | Parallel          |  |
| Clock loopback Rx Yes Optional DCC Yes Optional  DCC Yes Optional  Ck/Data Phase Adj Yes (DLL) Yes  Control plane  Power on reset Yes Yes  NS_MAC_RDY Yes Yes  FS_MAC_RDY Yes Optional  Redundancy Yes No  Config done Yes Yes  Link training No TBD  BIST No Yes  Rx termination No Optional  Tx termination No Optional  FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Substrate             | Advanced       | Laminate/Advanced |  |
| DCC Yes Optional  Ck/Data Phase Adj Yes (DLL) Yes  Control plane  Power on reset Yes Yes  NS_MAC_RDY Yes Yes  FS_MAC_RDY Yes Optional  Redundancy Yes No  Config done Yes Yes  Link training No TBD  BIST No Yes  Rx termination No Optional  Tx termination No Optional  FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Clocking              | Differential   | Differential      |  |
| Ck/Data Phase Adj Yes (DLL) Yes  Control plane  Power on reset Yes Yes  NS_MAC_RDY Yes Yes  FS_MAC_RDY Yes Optional  Redundancy Yes No  Config done Yes Yes  Link training No TBD  BIST No Yes  Rx termination No Optional  Tx termination No Yes/Optional  FEC No ODE OPTIONAL  Yes OPTIO | Clock loopback Rx     | Yes            | Optional          |  |
| Control plane Power on reset Yes Yes NS_MAC_RDY Yes Yes FS_MAC_RDY Yes Yes Sideband control Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes Rx termination No Optional Tx termination No Yes/Optional FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DCC                   | Yes            | Optional          |  |
| Power on reset Yes Yes  NS_MAC_RDY Yes Yes  FS_MAC_RDY Yes Yes  FS_MAC_RDY Yes Optional  Redundancy Yes No  Config done Yes Yes  Link training No TBD  BIST No Yes  Rx termination No Optional  Tx termination No Yes/Optional  FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Ck/Data Phase Adj     | Yes (DLL)      | Yes               |  |
| NS_MAC_RDY Yes Yes  FS_MAC_RDY Yes Yes  FS_MAC_RDY Yes Optional  Redundancy Yes No  Config done Yes Yes  Link training No TBD  BIST No Yes  Rx termination No Optional  Tx termination No Yes/Optional  FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Control plane         |                |                   |  |
| FS_MAC_RDY Yes Yes Sideband control Yes Optional Redundancy Yes No Config done Yes Yes Link training No TBD BIST No Yes Rx termination No Optional Tx termination No Yes/Optional FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Power on reset        | Yes            | Yes               |  |
| Sideband control         Yes         Optional           Redundancy         Yes         No           Config done         Yes         Yes           Link training         No         TBD           BIST         No         Yes           Rx termination         No         Optional           Tx termination         No         Yes/Optional           FEC         No         Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NS_MAC_RDY            | Yes            | Yes               |  |
| Redundancy         Yes         No           Config done         Yes         Yes           Link training         No         TBD           BIST         No         Yes           Rx termination         No         Optional           Tx termination         No         Yes/Optional           FEC         No         Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | FS_MAC_RDY            | Yes            | Yes               |  |
| Config done         Yes         Yes           Link training         No         TBD           BIST         No         Yes           Rx termination         No         Optional           Tx termination         No         Yes/Optional           FEC         No         Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Sideband control      | Yes            | Optional          |  |
| Link training         No         TBD           BIST         No         Yes           Rx termination         No         Optional           Tx termination         No         Yes/Optional           FEC         No         Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Redundancy            | Yes            | No                |  |
| BIST         No         Yes           Rx termination         No         Optional           Tx termination         No         Yes/Optional           FEC         No         Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Config done           | Yes            | Yes               |  |
| Rx termination         No         Optional           Tx termination         No         Yes/Optional           FEC         No         Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Link training         | No             | TBD               |  |
| Tx termination No Yes/Optional FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | BIST                  | No             | Yes               |  |
| FEC No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Rx termination        | No             | Optional          |  |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Tx termination        | No             | Yes/Optional      |  |
| DBI No Optional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | FEC                   | No             | Optional          |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DBI                   | No             | Optional          |  |

matching pin pitches are available. Microbump probes will require additional effort.<sup>9</sup>

Unidirectional links will need open-loop testing. In open-loop testing, a chiplet transmits to (receives from) a golden reference receiver (transmitted) through the ATE load board. With bidirectional links, loopback mode tests can be implemented. In the short loopback mode, data are looped back within the chip. The short loopback can be triggered by the ATE. In the long loopback mode, the PRBS pattern is generated by chiplet-A, sent over the channel and received by chiplet-B. The received pattern will be passed to a bit error rate tester (BERT) to analyze the performance of the link with off-chip data and clock wires.

Both loopback modes can potentially be used for in-field validation bring-up and test.<sup>1</sup> Cooperation across chiplets will be required to execute these tests in the field. Open-loop testing requires the use of a fixed test pattern recognized by both ends and is the only option for unidirectional links. Long loopback



FIGURE 6. Eye-diagram 16 Gb/s (a) 10 mm. (b) 50 mm.

mode can be implemented on interposer or organic laminate for validation/verification purposes.1

# Interoperation With Parallel D2D Interfaces

BoW Basic can potentially interoperate with parallel D2D interfaces such as AIB,10 HBM,11 and Open HBI,3 that use advanced packaging for chiplet-based products. As an example, Table I compares AIB+ and BoW. As can be seen, BoW includes several features to scale across substrates. In the data plane, a BoW slice can be electrically connected with an AIB Channel with up to 18 signal wires.

Chiplets with BoW interfaces can connect to chiplets that support the AIB interface, such as the Stratix FPGA product line from Intel.

#### PERFORMANCE STUDIES

This section discusses design-performance and package-performance tradeoffs with BoW.

## Scaling With Design

BoW Fast performance has been analyzed using a link test structure with a behavioral model of CMOS driver, same as the model used by Ardalan et al. for BoW basic. The source termination and driver capacitive parasitics (e.g., ESD, bump) are modeled as simple R, C elements. The receiver is modeled as  $40-\Omega$  termination to half of the supply voltage, along with capacitive parasitics.

For package traces (in organic substrate), a 2-D field solver is used to extract the RLGC model of a 5-bit bus with typical trace width (25  $\mu$ m) and spacing (25  $\mu$ m) and height (18  $\mu$ m) of above/below reference planes. The nominal impedance for this stripline configuration is  $\sim$ 39  $\Omega$ , using GX92 dielectric material. The model includes crosstalk components for the bus. Each I/O is simultaneously stimulated with an independent PRBS source (n = 27-31): Bit period (UI) -62.5 ps;  $T_{rise}$  and  $T_{fall}$  -25 ps. Eye diagrams for two channel lengths are shown in Figure 6.

The 55-mm trace compares to 10-mm, has  $\sim$ 5-ps eye-width and  $\sim$ 60-mV eye-height degradation. In summary, a simple CMOS driver with source termination and farend termination to half the supply can deliver 16 Gb/s over 50 mm with standard package materials and trace geometries.

## Scaling With Packaging

The tradeoff between bandwidth density and IP complexity enabled

by BoW is evident with further study across package technologies for key data rates (shown in Figure 7). For this comparison, bandwidth density per mm of chip edge and per 0.1 mm<sup>2</sup> of chip area (for better visualization) is evaluated for data rates of 5, 8, and 16 Gb/s. The increasing data rates represent increasing complexity of BoW implementation. Combinations that may require expensive implementation are included in the analysis but are grayed out, including 16 Gb/s/lane implementations at very fine bump pitches. One observation is that nearly equivalent bandwidth density per mm of chip edge is achievable by either implementing a lower data rate BoW (5 Gb/s) at a denser 40- $\mu$ m bump pitch or a higher data rate BoW (16 Gb/s) with a less-dense 130- $\mu$ m bump pitch, with the latter occupying less overall silicon area. BoW is unique as it enables a choice to invest in package technology or higher performance circuit design to achieve compelling bandwidth density metrics.



FIGURE 7. BoW performance comparison.

Bandwidth by Bump Pitch for One Interface

TABLE 2. BoW status summary.

| Parameter         | Original Target                          | Current Status                         |
|-------------------|------------------------------------------|----------------------------------------|
| BoW Basic/Wire    | 4 Gbps, 10 mm<br>Unterminated            | 5 Gbps, 10 mm with source termination  |
| BoW Fast/Wire     | 16 Gbps, 50 mm<br>Destination Term       | 16 Gbps, 10 mm with double termination |
|                   |                                          |                                        |
| Process Nodes     | 28 nm to 5 nm                            | 65 nm to 5 nm                          |
| Packaging         | Basic/Advanced                           | Basic/Advanced                         |
| Physical Spec     | Bump Map                                 | Wire order                             |
| Control/Operation | Mode bit                                 | Virtual wire                           |
| Testing           | Not defined                              | Loopback testing                       |
| Txn protocol      | Standard (e.g.PCIe),<br>Custom protocols | PIPE/LPIF adapter<br>MAC interface     |

THE OPEN INNOVATION MODEL FOR
THE BOW INTERFACE HAS GROWN
ACTIVE PARTICIPATION AND
ENABLED A WIDE RANGE OF USE
CASES TO BE CONSIDERED IN
FURTHER DEVELOPING THE BOW.
THE SHAREABLE COLLATERAL MADE
POSSIBLE BY AN OPEN DEFINITION
AND SCALABILITY OF THE INTERFACE
WILL ENABLE ECONOMIES OF SCALE.

## CONCLUSION

Table II summarizes progress on BoW attributes against targets set in the initial paper or subsequently.

The analyses show that it is possible to meet the objectives of creating a high-performance interface that enables: a) a performance-cost tradeoff; b) heterogeneous integration; c) multivendor integration. The ODSA also has a set of activities to develop collateral to make the interface easier to use including: a) a test chip and a packaging prototype; b) Interface adapters to carry off-package (PCIe, CXL, CCIX) and on-die (AXI, TileLink) protocols on D2D interfaces; c) A proposal to build a test probe card based on the reference bump pattern.

The open innovation model for the BoW interface has grown active participation and enabled a wide range of use cases to be considered in further developing the BoW. The shareable collateral made possible by an open definition and scalability of the interface will enable economies of scale. The performance, scalability, and economics of the BoW interface should make it a strong contender to meet the D2D requirements of a wide range of use cases.

#### REFERENCES

- 1. S. Ardalan et al., "Bunch of wires: An open die-to-die interface," in *Proc. Hot Interconnects*, 2020.
- R. Farjadrad and B. Vinnakota, "A bunch of wires (BoW) interface for inter-chiplet communication," in *Proc. Hot Interconnects*, vol. 1, pp. 27–273, 2019
- 3. ODSA Wiki. [Online]. Available: https://www.opencompute.org/wiki/Server/ODSA
- 4. BoW GitHub report. [Online]. Available: https://github.com/opencomputeproject/ODSA-BoW
- 5. H. Lee et al., "Multi-die integration using advanced packaging technologies," in Proc. IEEE Custom Integr. Circuits Conf., Boston, MA, USA, 2020, pp. 1–7.
- C. Tseng, C. Liu, C. Wu, and D. Yu, "InFO (wafer level integrated fan-out) technology," in *Proc. IEEE 66th Electronic Compon. Technol. Confer*, Las Vegas, NV, USA, 2016, pp. 1–6.
- Intel PCI Express Architecture. [Online]. Available: https://www.intel.com/content/www/us/en/io/pciexpress/pci-express-architecture-devnet-resources. html
- 8. Loke *et al.*, "Loopback architecture for wafer-level atspeed testing of embedded hypertransport processor links," in *Proc. IEEE Custom Integr. Circuits Conf.*, 2020, pp. 605–608.
- 9. M. Hutner *et al.*, "Special Session: Test challenges in a Chiplet marketplace," in *Proc. IEEE 38th VLSI Test Symp.*, 2020, pp. 1–12.
- Intel AIB Bus. [Online]. Available: https://github.com/ intel/aib-phy-hardware
- Standard, JEDEC (2013). High bandwidth memory (HBM) dram. JESD235

SHAHAB ARDALAN has been with Ayar Labs, Santa Clara, CA, USA, since 2017, where he is working on high-speed SerDes link for CMOS monolithic optical I/Os. He was with AMS R&D Group in Gennum Corporation from 2007 to 2010. In 2010, he joined San Jose State University as an Assistant Professor and Director the Center for Analog and Mixed Signal where he was teaching and conducting research on analog and mixed signal integrated circuits. Ardalan has a Ph.D. from the University of Waterloo, Waterloo, ON, Canada. He has published over 70 papers in integrated circuit design. He is the Senior Member of the IEEE and was the IEEE Canada Board member from 2003 to 2012. Contact him at ardalan@ieee.org.

RAMIN FARJADRAD is the CTO & VP of Networking/ Automotive PHYs at Marvell Semiconductor, in charge of developing multi-GHz connectivity solutions for autonomous vehicles, hyperscale data centers, and heterogenous system-inpackage (SiP) Integration. He is also the Chairman of technical committee at Networking for Autonomous Vehicles (NAV) Alliance. He has proposed signaling schemes that were adopted as IEEE Standards for Multi-Gbps Automotive Ethernet (802.3ch) and Enterprise Ethernet (802.3bz), as well as Die-to-Die connectivity scheme at OCP. He is the author of over 100 granted/pending patents. Farjadrad has a M.Sc./Ph.D. from Stanford University. Contact him at rfarjadrad@marvell.com.

MARK KUEMERLE is currently a technical director and integrated systems architect for Marvell Semiconductor. He is very interested in chiplets, multi-chip systems, die to die interfaces and low power architectures. He has published numerous articles on die to die connectivity and multichip systems and holds numerous patents on low power technology and package integration.

**KEN POULTON** graduated in physics and electrical engineering from Stanford University in 1980. He then joined HP Labs (now Keysight Labs) where he has developed data converters in technologies from GaAs to CMOS. He escaped from project management in 2014. He is an IEEE Fellow, and has published papers on eight world's-fastest data converters.

SURESH SUBRAMANIAM joined Apex Semiconductors in 2019, as a Systems and Packaging Engineer. A seasoned technologist with more than two decades of experience, he holds six patents and pending patents in systems design. Currently, he is responsible for developing system design methodologies for advanced packaging. Subramaniam has an M.S.E.E. (VLSI) and a Ph.D. (Neural Sciences) from the University of Southern California, Los Angeles, and an MBA from the Leavey Business School, Santa Clara University. Contact him at suresh@apexsemi.com.

BAPIRAJU VINNAKOTA is currently a System Architect with Broadcom Inc. and is the leader for the Open Domain-Specific Architecture, a chiplet-based open architecture project in the Open Compute Project. He taught at the University of Minnesota, where he received an NSF CAREER Award and three IBM Faculty Development Awards. He joined Intel through an acquisition and was an architect of a VoIP flow processor and worked in networking technology, and incubated a networking SaaS product. At Netronome, he created and ran open-nfp.org, a service for research in networking. He has published over 70 papers in design, testing, fault tolerance, networking, and chiplets. Vinnakota has a Ph.D. from Princeton University. Contact him at bapi.vinnakota@gmail.com.