## ECE-593 Fundamentals of Pre-Silicon Validation Final Project Report Spring 2021



# UVM-Environment based verification of AHB-Lite protocol

By: Sri Harsha Doppalapudi, Shivanand Reddy Gujjula, Hiranmaye Sarpana Chandu

## Under the Esteemed Guidance of

DR. TOM SCHUBERT BA, Ph.D.,
Director of ECE Design Verification and Validation
Graduate Program Track
Portland State University

#### **Table of Contents**

## 1. Protocol Description

- **1.1** About the protocol
- **1.2** Components of protocol
  - 1.2.1 Master
  - 1.2.2 Slave
  - 1.2.3 Decoder
  - 1.2.4 Multiplexor
- **1.3** Operations
- **1.4** Signal Descriptions
  - 1.4.1 Master signals
  - 1.4.2 Slave signals
  - 1.4.3 Decoder signals
  - 1.4.4 Multiplexer signals
  - 1.4.5 Global signals

#### 2. Verification Plan

- **2.1** Introduction
- **2.2** Description of verification levels
- 2.3 Tools Required
- **2.4** Risks and Dependencies
- **2.5** Functions to be verified
- **2.6** Tests and Test Methods
  - 2.6.1 Type of Verification
  - 2.6.2 Verification Strategy
    - 2.6.2.1 Constrained Randomization Tests
    - 2.6.2.2 Deterministic Tests
    - 2.6.2.3 Abstraction Level
    - 2.6.2.4 Checking
- **2.7** Test Environment
- **2.8** Coverage Requirements
- **2.9** Test case Matrix
- 2.10 Resources
- **2.11** Schedule Details

#### 3. UVM Test Environment

- **3.1** AHB\_TBtop
- 3.2 AHB\_test
- **3.3** AHB\_sequence\_item
- **3.4** AHB\_sequences
- **3.5** AHB\_virtual\_sequence
- **3.6** AHB\_environment
  - 3.6.1 AHB\_agent
    - AHB\_sequencer

- AHB\_driver
- AHB\_monitor
- 3.6.2 AHB\_virtual\_sequencer
- 3.6.3 AHB\_scoreboard
- 3.6.4 AHB\_coverage

## 4. Results and Analysis

- **4.1** Waveforms
- **4.2** Test Results
- **4.3** Failed Test Cases
- **4.4** Coverage Results
  - 4.4.1 Functional Coverage
    - 4.4.1.1 Statistics
    - 4.4.1.2 Analysis
  - 4.4.2 Code Coverage
    - 4.4.2.1 Statistics
    - 4.4.2.2 Analysis
- 4.5 Transcript
- **5.** References
- **6.** Attachments

## 1. Protocol Description

#### 1.1 About the Protocol

AMBA AHB-Lite addresses the requirements of high-performance synthesizable designs. It is a bus interface that supports a single bus master and provides high-bandwidth operation. The most common AHB-Lite slaves are internal memory devices, external memory interfaces, and high bandwidth peripherals.

AHB-Lite implements the features required for high-performance, high clock frequency systems including:

- Burst Transfers
- Single-clock edge operation
- Non-tristate implementation
- Wide data bus configurations, 64, 128, 256, 512, and 1024 bits (in this design is implemented only for 32 bit)

Below figure demonstrates a single master AHB-Lite design with one AHB-Lite master and three AHB-Lite slaves. The bus interconnect logic consists of one address decoder and a slave-to-master multiplexor. The decoder monitors the address from the master so that the appropriate slave is selected and the multiplexor routes the corresponding slave output data back to the master.



#### 1.2 Components of protocol

#### **1.2.1 Master**

Master provides address and control information required by slave to initiate read and write transfers.



#### **1.2.2** Slave

AHB\_Lite slave responds to transfers initiated by master in the system. Slave responds only when HSELx signal of respective slave is asserted. Slave responds with three different signals:

- HRESP as OKAY representing successful transfer
- HRESP as ERROR representing failure in transfer
- HREADY is de-asserted representing a wait state to master(not implemented as part of this design taken for this project)



#### 1.2.3 Decoder

This component decodes the address of each transfer and provides HSELx signals for all the slaves in the system with only one of them asserted. It also provides control signal for the multiplexor.

#### 1.2.4 Multiplexor

This component uses the control signal sent by decoder and multiplex the read data bus and response signals from the slaves to master.

#### 1.3 Operations

The master starts a transfer by driving the control signals. All the information about address, direction, width of the transfer is provided by these signals. It Provides information about the transfer type like single transfer or multiple transfers depending upon burst. Transfers can be classified as below:

- Single transfers
- Increment bursts
- Wrap bursts that wrap at particular address boundaries

Every transfers above consists of two phases:

Address Phase: This phase is of one cycle and provides address and control signals

*Data Phase:* This phase can be of one or more cycles, read data from slave and write data from master are provided in this phase.

#### 1.4 Signal Descriptions

#### 1.4.1 Global signals

| Name    | Source           | Description                                       |
|---------|------------------|---------------------------------------------------|
| HCLK    | Clock Source     | All signal timings are related to posedge of HCLK |
| HRESETn | Reset Controller | Active Low signal which resets the system and bus |

#### 1.4.2 Slave signals

| Name         | Destination | Description                                           |
|--------------|-------------|-------------------------------------------------------|
| HRDATA[31:0] | Multiplexor | provides data on the bus during read transfer         |
| HREADYOUT    | Multiplexor | Indicates whether transfer is completed on bus        |
| HRESP        | Multiplexor | indicates the success and failure of current transfer |

## 1.4.3 Master signals

| Name         | Destination       | Description                                                                                        |
|--------------|-------------------|----------------------------------------------------------------------------------------------------|
| HADDR[31:0]  | Slave and Decoder | Address bus                                                                                        |
| HBURST[2:0]  | Slave             | Indicates the burst type(increment/wrap) and number of bursts(4,8,16,undefined length) in transfer |
| HMASTLOCK    | Slave             | specifies whether current transfer is part of locked sequence or not.                              |
| HPORT[3:0]   | Slave             | Provides some additional information about the current transfer like bufferable/cacheable          |
| HSIZE[2:0]   | Slave             | Indicates size of transfer(8,16,32etc.,)                                                           |
| HTRANS[1:0]  | Slave             | Indicates type of trnasfer(IDLE, BUSY, NONSEQ, SEQ)                                                |
| HWDATA[31:0] | slave             | provides data to be written in memory during write transfer                                        |
| HWRITE       | slave             | indicates whether it is read or write transfer.                                                    |

## 1.4.4 Decoder signals

| Name  | Destination | Description                       |
|-------|-------------|-----------------------------------|
| HSELx | Slave       | Indicates which slave to respond. |

## 1.4.5 Multiplexor signals

| Name         | Destination      | Description                                             |
|--------------|------------------|---------------------------------------------------------|
| HRDATA[31:0] | Master           | Multiplexed output of Read data bus                     |
| HREADY       | Master and Slave | Indicates whether previous transfer is complete or not. |
| HRESP        | Master           | Multiplexed output of HRESP from all slaves             |

## 2. Verification Plan

#### 2.1 Introduction

AMBA AHB-Lite is a bus interface that supports a single bus master and provides high bandwidth operation. The most common AHB-Lite slaves are internal memory devices, external memory interfaces, and high bandwidth peripherals.

Source of design: Design source code taken from github Click here

Above design implements the slave behaviour of the AHB-Lite protocol with two slaves. Two slaves are memory devices with both having the same memory controller.

Design consists of a decoder which decodes the address in the address phase of each transfer and assert HSELx signal of respective slave. When HSELx of any slave is asserted respective slave responds as per the control signals by placing HRDATA and HRESP on their respective buses. Here a multiplexor with control signal taken from decoder multiplexes the buses and provides HRDATA and HRESP of selected slave to master.

Design implements various transfer types (IDLE, BUSY, SEQ, NONSEQ), various bursts types (SINGLE, INCR, INCR4, WRAP4, INCR8, WRAP8, INCR16, WRAP16) with a fixed transfer size(HSIZE = WORD). It also supports both read and write transfers.

On any transfer master provides the address and control signals in one address phase and write data in data phase of write transfer whereas during read transfer slave places read data on bus during data phase of read transfer. The protocol works in a pipelined nature as the data phase of current transfer is the address phase of next transfer.

## 2.2 Description of verification levels

As the design consists of only two modules with some simpler components like decoder and multiplexor. Controllability and observability of the inputs and outputs at system level and unit level are almost similar. So, the design will be verified only at the top level.

## 2.3 Tools Required

Simulation Tool: Questasim Version Control Tool: Github Editor Tool: Notepad++

Documentation Tool: MS Office

## 2.4 Risks and Dependencies

Due to time constraint few corner cases may remain unverified but the goal is to verify all corner cases as well.

#### 2.5 Functions to be verified

#### 2.5.1 Basic/Critical

- Write data bus operation from Master to Slave(both)
- Read data bus operation from Slave(both) to Master
- Single-clock edge operation
- Burst transfers
  - Single burst
  - Undefined length incrementing Burst
  - o Incrementing Bursts
  - Wrapping Bursts

#### 2.5.2 Advanced

- Continuous Writes to same address
- Continuous Reads to different addresses
- Continuous Writes to different addresses
- Read-Write to same address
- Write-Read to same address
- Read-Write to different addresses
- Write-Read to different addresses
- Write-Write-Read to same address
- Write-Read-Write to same address
- Read-Write-Read to same address
- Read-Write-Write to same address
- All the above test cases for all BURST types

#### 2.5.3 Generic/Universal

Reset operation

#### 2.5.4 What Will not be verified

- Locked transfer
- Protected transfer

#### 2.6 Tests and Test Methods

#### 2.6.1 Type of Verification

As the specifications describe only about top-level interfaces, no knowledge of design implementation is required. So, black box verification is suitable for this project.

#### 2.6.2 Verification Strategy

Our test environment supports constrained random stimulus generation, so both random and deterministic stimulus are used.

#### Constrained Randomization Tests

The values of address, data, burst size and type are generated within the bus range. As part of the randomization, we would explicitly disable the illegal stimulus. Post-randomization and static values are used to make sure of current randomized stimulus is dependent on previous stimulus (for address

generation). As required some test cases will be generated using inline constraints, soft constraints.

#### Deterministic Tests

For the simplicity of stimulus generation and to get better coverage according to the plan, individual sequences for different burst types are generated.

#### • Abstraction Level

Considering the no. of possible input combinations and tests, transaction level abstraction would be appropriate for this project. These transaction-based stimuli (packets with all address, control and data signals required for the transfer) are converted to pin level and driven via interfaces by the driver and output signals are captured and converted from pin level to transaction level by the monitor. The transactions generated are sent to one component to another via TLM ports.

#### Checking

The pin level input signals driven, and the output signals are captured and converted into transaction packets by the monitor and sent to scoreboard which consists of a output predictor and output comparison functions.

#### 2.7 Test Environment

The entire verification testbench will be developed using system Verilog classes by adopting Universal Verification Methodology (UVM). Test Environment consists of various components like tests, sequence item, sequences, sequences, virtual sequence, sequencer, virtual sequencer, environment, agent, monitor, driver, coverage and scoreboard. In detail description of each components will be discussed in later sections.

## 2.8 Coverage Requirements

Coverage goals for the AHB-Lite Protocol are based on the tests defined in the functions to be verified section. Both structural (code) coverage and functional coverage will be collected and analysed. The following coverage options will be used to ensure the functional coverage.

#### **Cover points for all inputs:**

- HWRITE
  - o Read
  - o Write
- HBURST
  - SINGLE
  - o INCR
  - o WRAP4
  - o INCR4
  - o WRAP8
  - o INCR8
  - o WRAP16

- o INCR16
- HTRANS
  - o NONSEQ
  - o SEQ
  - o BUSY
  - o IDLE
- HSIZE
  - o WORD
- HADDR[10] (selecting both slaves)
- HADDR[9:0]
- HWDATA
- Cross of HTRANS, HBURST, HSIZE, HWRITE, HADDR[10] (while implementing it is written as cross of cross cover points)

#### Cover points for all outputs:

- HRESP
  - o OKAY
  - o ERROR
- HRDATA

#### **Cover points for different sequences:**

- Write-Read same address
- Read-Write same address
- Write-Write same address
- Write-Read different address
- Read-Write different address
- Write-Write different address
- Read-Read different address
- Write-Write-Read same address
- Write-Read-Write same address
- Read-Write-Read same address
- Read-Write-Write same address
- Cross of different sequences and HTRANS
- Cross of different sequences and HBURST
- Cross of different sequences and HSIZE
- Cross of different sequences and HADDR[10]

#### 2.9 Test case Matrix

#### **Simple operations:**

- Write SINGLE burst
- Read SINGLE burst
- Write INCR burst
- Read INCR burst

- Write WRAP4 burst
- Read WRAP4 burst
- Write INCR4 burst
- Read INCR4 burst
- Write WRAP8 burst
- Read WRAP8 burst
- Write INCR8 burst
- Read INCR8 burst
- Write WRAP16 burst
- Read WRAP16 burst
- Write INCR16 burst
- Read WRAP16 burst
- All the above cases for both the slaves

#### **Back-to-Back operations:**

- Write-Read same address
- Read-Write same address
- Write-Write same address
- Write-Read different addresses
- Read-Write different addresses
- Write-Write different addresses
- Read-Read different addresses
- Write-Write-Read same address
- Write-Read-Write same address
- Read-Write-Read same address
- Read-Write-Write same address
- All the above cases with different burst types and for all the slaves.

## 2.10 Resources and Responsibilities

#### Sri Harsha Doppalapudi:

Responsible for developing,

- AHB\_monitor
- AHB\_coverage
- AHB\_scoreboard

#### Shivanand Reddy Gujjula:

Responsible for developing,

- AHB\_pkg,
- AHB\_sequence\_item
- AHB\_sequences
- AHB\_virtual\_sequence
- AHB\_sequencer
- AHB\_virtual\_sequencer
- AHB\_driver
- AHB\_agent

## **Hiranmaye Sarpana Chandu:** Responsible for developing,

- AHB\_packet
- AHB\_environment
- AHB\_test
- AHB\_TBtop
- AHB\_interface

## 2.11 Schedule Details

| Week1 (5/05/2021-11/05/2021)     | Analysis and understanding of AMBA AHB-Lite Protocol from the AMBA AHB-LITE Specification document and preparation of verification plan.                                                                        |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Week2<br>(12/05/2021-18/05/2021) | UVM based object-oriented verification environment development. Debug the test bench bugs. Deterministic Tests run and waveform generation.                                                                     |  |
| Week3<br>(19/05/2021-25/05/2021) | Top level/System level verification followed by bug fixes. Includes Constrained random tests, coverage collection, self – checking with scoreboard. Identify if any missing corner cases / uncovered scenarios. |  |
| Week4<br>(26/05/2021-01/06/2021) | Documentation and logging of results and observations.                                                                                                                                                          |  |

## 3. Description of UVM Test Environment

#### **Introduction to UVM**

The testbench environment is developed using the System Verilog classes and the framework is adopted from the Universal Verification Methodology. The following diagram shows the testbench components and the transaction level communication among the components.



**UVM based Testbench Block Diagram** 

## 3.1 AHB\_TBtop

AHB\_TBtop is the top module in the Testbench hierarchy. Tasks done in AHB\_TBtop are:

- Generate clock
- Create AHB\_interface handle
- Instantiate the DUT and pass the interface handle
- Set the configuration for the virtual interface using config\_db
- Run the test AHB\_test

#### 3.2 AHB test

Tasks done in AHB\_test are:

- Create the AHB\_env, AHB\_virtual\_sequence in the build phase
- Run or start the AHB\_virtual\_sequence in the run phase

#### 3.3 AHB\_sequence\_item

AHB\_sequence\_item is the transaction class which deals with the stimulus generation depending on the constraints defined as per the DUT specification.

The following constraints have been written for this project specification,

- HTRANS
  - HTRANS\_SINGLE For single burst type
  - HTRANS\_OTHER For remaining burst types
- HADDR
  - o AddrHighbits For address bits [31:11]
  - AddrMin For Min address size
  - o Addr For no. of addresses to be generated based on Burst type
  - o ADDR\_ALIGNMENT Based on HSIZE
  - o ADDR\_INCR For increment bursts
  - o ADDR\_WRAP For wrapping bursts
- HSIZE
  - Hsize 32 bits
- BUSY STATE
  - o BUSY\_SIZE Based on burst type and number of busy states
  - o BUSY\_POSITION To indicate when to insert BUSY in the transfer
  - o BUSY\_COUNT Number of BUSY states
  - o NOBUSY\_FIRST No BUSY during initiating new transfer
  - post\_randomize() function is used to insert these BUSY states in the HTRANS[] array.

Note: Please refer to the file "AHB\_sequence\_item.sv" for better understanding

## 3.4 AHB\_sequences

AHB\_sequences class creates the transaction object (AHB\_sequence\_item), randomizes it specific to the burst type, read or write for both slave0 and slave1.Each Burst type has a sequence class which is derived from AHB\_base\_sequence. AHB\_base\_sequence consists of,

- hwrite [] which represents the read write operation pattern
- ADDRESS [] which represents the sequence of addresses for read write pattern

The above two dynamic arrays are used to develop deterministic tests for Read – Write operations to same and different addresses.

And individual sequence classes are derived from AHB\_base\_sequence to develop deterministic stimulus for each burst type. The following are the sequences for burst types,

- sequence\_SINGLE\_burst
- sequence\_INCR\_burst
- sequence\_INCR4\_burst
- sequence\_INCR8\_burst
- sequence\_INCR16\_burst
- sequence\_WRAP4\_burst
- sequence\_WRAP8\_burst
- sequence\_WRAP16\_burst

**Note:** Please refer to the file "AHB sequences.sv" for better understanding.

#### 3.5 AHB\_virtual\_sequence

AHB\_virtual\_sequence is the top-level sequence which is initiated in the AHB\_test class. It is used to initiate multiple sequences sequentially. It doesn't need any transaction object.

Tasks done in AHB\_virtual\_sequence:

- Create all the sequences defined for each burst type in pre\_body().
- Run or start the sequences sequentially on their respective sequencers in the body() task.

#### 3.6 AHB environment

Tasks done in AHB\_environment:

- Create the AHB\_agent, AHB\_scoreboard, AHB\_coverage(uvm\_subscriber), AHB\_virtual\_sequencer in build phase
- In connect phase, connect the TLM analysis ports between
  - o AHB\_monitor in AHB\_agent and AHB\_scoreboard
  - o AHB\_monitor in AHB\_agent and AHB\_coverage
- Assign the AHB\_sequencer in AHB\_agent to the AHB\_sequencer handle in AHB\_virtual\_sequencer.

#### 3.6.1 AHB\_agent

AHB\_agent consists of components responsible for generating stimulus, driving signals to DUT and capturing interface signals related to a particular DUT interface. Tasks done in AHB\_agent:

- Create the components AHB\_sequencer, AHB\_driver and AHB\_monitor in build phase.
- In connect phase, connect TLM ports between AHB\_driver and AHB\_sequencer.

#### • AHB\_sequencer:

AHB\_sequencer is a custom sequencer derived from uvm\_sequencer to execute the AHB\_sequences.

#### • AHB\_driver:

AHB\_driver is responsible for driving signals to DUT via virtual interface. Tasks done in AHB\_driver:

- Get the virtual interface handle suing config\_db set in AHB\_TBtop in build phase
- Wait for the reset phase to complete
- In run phase,
  - Get the transaction object using get\_next\_item()
  - Drive the control signals, address and HWDATA to the DUT depending upon HREADY from DUT.
  - After driving the transaction object to DUT, acknowledge sequencer using item\_done() indicating present transaction is completed and ready to accept next item and repeat until all items have been driven to DUT.

#### • AHB\_monitor:

AHB\_monitor snoops on the interface signals and captures those signals to broadcast to other components. Tasks done in AHB\_monitor:

- Capture the interface signals
- Convert the pin level signals to transaction objects
- Broadcast the transaction objects to AHB\_coverage and AHB\_scoreboard via analysis port

#### 3.6.2 AHB\_virtual\_sequencer

AHB\_virtual\_sequencer is a custom sequencer derived from uvm\_sequencer to execute the AHB\_virtual\_sequence. It doesn't need any transaction object.

#### 3.6.3 AHB\_scoreboard

AHB\_scoreboard is a class extended from uvm\_scoreboard which receives packet of data from AHB\_monitor via analysis port when write() function is called in AHB\_monitor. On receiving packet, it is placed into a TLM FIFO. During the run phase each packet is taken and outputs of next cycle are predicted. Followed by comparison of predicted outputs with actual outputs. In report phase statistics are reported.

#### 3.6.4 AHB\_coverage

AHB\_coverage is a class extended from uvm\_subscriber which receives packet of data from AHB\_monitor via analysis port when write() function is called in AHB\_monitor. Different covergroups are defined as per verification plan. Covergroups are instantiated in new() function and sampled on receiving each packet from AHB\_monitor.

## 4. Results and Analysis

#### 4.1 Waveforms



SINGLE burst transfer



INCR burst transfer



INCR4 burst transfer



INCR8 burst transfer



INCR16 burst transfer



WRAP4 burst transfer



WRAP8 burst transfer



WRAP16 burst transfer

#### 4.2 Test Results

Total Transfer Count = 4404
 Successful Transfer Count = 4079
 Failed Transfer Count = 325

Successful Transfer Percentage = 92.620345 %
 Failed Transfer Percentage = 7.37965 %

#### 4.3 Failed Test cases

- INCR16 Write
- INCR16 Read
- WRAP16 Write
- WRAP16 Read
- All read write sequences defined for INCR16 and WRAP16

#### 4.4 Coverage Results

#### 4.4.1 Functional coverage:

#### **4.4.1.1 Statistics:**

Total Functional Coverage = 88.697 % Coverage For Ahb\_Functional\_Coverage Covergroup = 98.076 % Coverage For Sequence\_Of\_Operations\_Coverage Covergroup = 79.381 %

#### **4.4.1.2 Analysis:**

#### Ahb\_Functional\_Coverage Covergroup:

• Read – Read to different addresses uncovered

#### **Sequence\_Of\_Operations\_Coverage Covergroup:**

- Read Read to different addresses for all burts are uncovered
- Write Read Write to same address for all bursts uncovered
- Read Write Read to same address for all bursts uncovered
- Write Write Read to same address for all bursts uncovered

**Note:** Due to the time constraint, the above cases were uncovered, but can be covered by adding additional tests and updating the cross bins

## **4.4.2** Code coverage:

#### **4.4.2.1 Statistics:**

Total Code Coverage = 88.28 %

#### **AHBSlave:**

| Enabled Coverage | Coverage % |
|------------------|------------|
| Branches         | 90.90      |
| Conditions       | 75.00      |
| Statements       | 87.50      |
| Toggles          | 83.33      |

#### AHBSlaveTop:

| Enabled Coverage | Coverage % |
|------------------|------------|
| Branches         | 100.00     |
| Conditions       | 100.00     |
| Statements       | 100.00     |
| Toggles          | 79.31      |

#### **4.4.2.2** Analysis:

- AHBSlave operates in two different modes, error inject mode and without error mode, it can be operated only in one mode at a time, hence code coverage for (Branches, Conditions, Statements) in a single run is not 100 %
- HADDR [31:11] are zero in this present test suite, hence the toggle coverage for HADDR is not 100 %

## 4.5 Transcript

```
# <<FUNCTIONAL COVERAGE>>
# TOTAL FUNCTIONAL COVERAGE = 88.697552
# COVERAGE FOR AHB functional coverage COVERGROUP = 98.076923
# COVERAGE FOR sequence_of_operations_coverage COVERGROUP = 79.318182
# UVM INFO AHB scoreboard.sv(150) @ 44035: uvm test top.env.scoreboard
[AHB scoreboard]
# TOTAL TRANSFER COUNT = 4404
# TRANSFER SUCCESS COUNT = 4079
# TRANSFER FAILURE COUNT = 325
# TRANSFER PASS PERCENTAGE = 92.620345
# TRANSFER FAIL PERCENTAGE = 7.379655
# --- UVM Report Summary ---
# ** Report counts by severity
# UVM INFO : 331
# UVM WARNING :
# ** Report counts by id
# [AHB_coverage] 1
# [AHB_scoreboard] 326
# [Questa UVM]
# [RNTST]
# [TEST DONE]
                 1
# ** Note: $finish
                     : C:/questasim64 2020.3/win64/../verilog src/uvm-
1.1d/src/base/uvm root.svh(430)
    Time: 44035 ns Iteration: 67 Instance: /AHB TBtop
```

**Note:** Above transcript shows only the reports, detailed file is provided as in attachments.

#### 5. References

#### **5.1** References:

- AMBA AHB-LITE Specification
- Dr. Tom Schubert Lecture Slides
- Comprehensive Functional Verification Bruce Wile, John C. Goss, W Rosner UVM Primer – Ray Salemi
- https://www.chipverify.com/uvm/uvm-tutorial
- https://verificationguide.com/uvm/uvm-tutorial/
- <a href="https://www.accellera.org/images/downloads/standards/uvm/uvm\_users\_guide\_1.2.pdf">https://www.accellera.org/images/downloads/standards/uvm/uvm\_users\_guide\_1.2.pdf</a>
- UVM Rapid Adoption: A Practical Subset of UVM at <a href="https://s3.amazonaws.com/verificationacademy-news/DVCon2015/Papers/dvcon-2015\_UVM-Rapid-Adoption-A-Practical-Subset-of-UVM-Paper.pdf">https://s3.amazonaws.com/verificationacademy-news/DVCon2015/Papers/dvcon-2015\_UVM-Rapid-Adoption-A-Practical-Subset-of-UVM-Paper.pdf</a>
- Incisive coverage Introduction and RAK overview at http://docshare01.docshare.tips/files/31703/317032353.pdf
- OVM/UVM Scoreboards Fundamental Architectures at <a href="http://sunburst-design.com/papers/CummingsSNUG2013SV\_UVM\_Scoreboards.pdf">http://sunburst-design.com/papers/CummingsSNUG2013SV\_UVM\_Scoreboards.pdf</a>

#### 6. Attachments

#### 6.1 RTL

- AHBSlaveTop.sv
- AHBSlave.sv
- · definespkg.sv

The above files can be found in the below link - RTL-Source

#### 6.2 TestBench

- AHB\_interface.sv
- AHB\_pkg.sv
- AHB\_sequence\_item.sv
- AHB\_sequences.sv
- AHB\_sequencer.sv
- AHB\_virtual\_sequence.sv
- AHB\_virtual\_sequencer.sv
- AHB\_driver.sv
- AHB\_monitor.sv
- AHB\_agent.sv
- AHB\_packet.sv
- AHB\_coverage.sv
- AHB\_scoreboard.sv
- AHB\_environment.sv
- AHB\_test.sv
- AHB\_TBtop.sv

The above files can be found in the below link –

<u>Github-Group3-AMBA-AHB-</u> <u>Lite/UVM/TestBench/Portland\_State\_University</u>