## IECLAB (ELP831) TASK 2 REPORT

Date: 16/10/2021

**SRISHTI AGRAWAL (Entry No: 2021EEY7523)** 

GitHub Repository: <a href="https://github.com/srishti-1903/eey217523\_Task2">https://github.com/srishti-1903/eey217523\_Task2</a>

**AIM**: Complete RTL2GDSII Flow on Mod 5 synchronous counter.

TOOLS USED: Vivado, Genus, Innovus

**RESULTS:** 

No Setup violations reported at the end of Post Route stage.

No Hold violations reported at the end of Post Route Stage.

No DRC or connectivity violations reported at the end of Post Route Stage.

Area after Physical Implementation in Innovus = 33.04 sq. um

Area from hand-drawn layout using Cadence Virtuoso = 49.65 sq. um

## **Steps Followed:**

Vivado: Directory = rtl

1. Simulated Mod5 Synchronous counter using verilog. Verilog file uploaded in github.



Figure 1. Mod 5 Counter Simulation Snapshot

**Genus**: Directory = **synthesis** 

- 1. Source synthesis script using command in genus shell: source synthesis.tcl
- 2. All Generated files including timing reports as a result of synthesis are uploaded in GitHub.



Figure 2. Mod 5 Counter Synthesized Netlist

Innovus : Directory = physical\_design

- 1. In Innovus gui -> *Import design* (provide path to generated netlist, LEF file, best and worst case timing libraries, QRC tech file).
- 2. Floorplan -> Specify Floorplan
- 3. After the module is loaded, *Power Planning-> Add Rings and Power Planning-> Add Stripes*. Highest Metal Layers used here (M7 and M8).
- 4. saveFPlan counter.fp







Figure 3. Power Planning Settings and Floorplan obtained snapshot

- 5. Before Routing connect global nets VDD and VSS with power pins of standard pins using golbalNetConnect command:
  - a. globalNetConnect VDD -type pgpin -pin VDD -inst \*
  - b. globalNetConnect VSS -type pgpin -pin VSS -inst \*
  - c. globalNetConnect VDD -type tiehi
  - d. globalNetConnect VSS -type tielo
  - e. globalNetConnect VDD -type tiehi -pin VDD -inst \*
  - f. globalNetConnect VSS -type tielo -pin VSS -inst \*
- 6. Route  $\rightarrow$  Special Route.



Figure 4. Design after Special Route step before place\_opt

- 7. Run placement, generate reports and save place db:
  - a. place\_opt\_design > placeOpt.log
  - b. report\_timing -summary > report\_timing\_placeOpt.rpt
  - c. timeDesign -preCTS > timeDesign\_preCTS.rpt  $\rightarrow$  No Setup violations are reported
  - d.  $timeDesign preCTS hold > timeDesign_hold_preCTS.rpt \rightarrow No Hold violations are reported$
  - e. report\_power > report\_power > report\_power\_preCTS.rpt
  - f. report\_area > report\_area\_preCTS.rpt → Reported Area = 33.48 sq um
  - g. saveDesign placeOptDesign



Figure 5. Design after place\_opt\_design command

- 8. Generating CTS specs:
  - create\_ccopt\_clock\_tree\_spec > create\_ccopt\_clock\_tree\_spec.log
- 9. Running Clock tree synthesis:
  - a. ccopt\_design > ccopt\_design.log
  - b.  $timeDesign postCTS > timeDesign_postCTS.rpt \rightarrow No Setup violations are reported$
  - c.  $timeDesign postCTS hold > timeDesign_hold_postCTS.rpt \rightarrow No Hold violations are reported$
  - d. report\_power > report\_power\_postCTS.rpt
  - e. Report\_area → Reported Area = 33.48 sq um
  - f. saveDesign postCTSDesign
- 10. Route → Nano Route → Route
  - a. saveDesign routeDesign



Figure 6. Final Design after Route step: PostRotue

- 11. Extract RC timing and generate timing reports
  - a. extractRC
  - b. rcOut -spef counter.spef -rc\_corner Default\_rc\_corner
  - c. setAnalysisMode -analysisType onChipVariation
  - d.  $timeDesign postRoute > timeDesign_postRoute.rpt \rightarrow No Setup violations$  are reported
  - e. timeDesign -postRoute -hold > timeDesign\_hold\_postRoute.rpt  $\rightarrow$  No Hold violations are reported
  - f. report\_power > report\_power\_postRoute.rpt
  - g. report\_area > report\_area\_postRoute.rpt  $\rightarrow$  Reported Area = 33.48 sq um
- 12. Verify DRC violations and connectivity violations
  - a. verify\_drc > verify\_drc\_postRoute.rpt → No DRC violations are reported
  - b.  $verifyConnectivity > verifyConnectivity\_postRoute.rpt \rightarrow No connectivity violations are reported$

- 13. Setup Static Power Analysis for worst case and max delay corner.
- 14. Connect global nets
  - a. globalNetConnect VDD -type pgpin -pin VDD -inst \*
  - b. globalNetConnect VSS -type pgpin -pin VSS -inst \*
  - c. globalNetConnect VDD -type tiehi
  - d. globalNetConnect VSS -type tielo
  - e. globalNetConnect VDD -type tiehi -pin VDD -inst \*
  - f. globalNetConnect VSS -type tielo -pin VSS -inst \*
- 15. Run Power Analysis. Power analysis reports uploaded in github in the folder physical\_deisgn/power\_analysis.
  - a. Total Internal Power = 0.001626 mW
  - b. Total Switching Power = 0.00018 mW
  - c. Total Power = 0.001812 mW
  - d. Total Leakage Power = 6.439e-06 mW
- 16. Setup Rail Analysis and run Net based Rail Analysis for power net VDD. Results uploaded in github in folder *physical\_design/rail\_analysis*



Figure 6. Height and Width measurement for area calculation: Height = 8.385 um, Width = 3.940