## FPGA device details:

Product family: Artix-7

Project part: xc7al2tcsg325-3

## A. Resource Utilization

| Resource | Estimation | Available | Utilization % |
|----------|------------|-----------|---------------|
| LUT      | 898        | 8000      | 11.23         |
| FF       | 264        | 16000     | 1.65          |
| BRAM     | 6          | 20        | 30.00         |
| 10       | 394        | 150       | 262.67        |
| BUFG     | 3          | 32        | 9.38          |

- a. LUTs = 898
- b. Slices = 898 (LUTs) + 520 (Registers) = 1,418
- c. Flip-flops = 264
- d. LUT-FF pairs = NA
- e. BRAMs = 6
- f. DSP units = 0
- g. I/O pins = 394

IO Port errors were generated during synthesis cum implementation. These errors seem to arise from incorporation of AES\_Enc package for implementing  $E_k$  block of datapath. Details have been uploaded in attached screenshots. <u>Due to these failures</u>, <u>below 2 steps have not been completed</u>.

Future work would involve decoupling top-level bdi input from input to internal  $E_K$  block to obtain minimum clock period.

- B. Numerical values of the following timing parameters
  - a. Minimum Clock Period
  - b. Maximum Clock Frequency
  - c. Maximum Throughput for processing of a large number of
    - i. associated data blocks
    - ii. plaintext blocks
    - iii. ciphertext blocks
    - v. hash message blocks (only if your algorithm supports hashing)

based on the minimum clock period after placing and routing.

C. Analysis of the obtained results, observations and conclusions.