## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY SECOND SEMESTER M.TECH DEGREE EXAMINATION, APRIL/MAY 2018

## Branch: COMPUTER SCIENCE & ENGINEERING

Stream(s): Computer Science & Engineering

## 01CS6102:PARALLEL COMPUTER ARCHITECTURE

Answer *any two full* questions from *each* part. Limit answers to the required points.

Duration: 3 hours Max. Marks: 60 PART A Determine the number of clock cycles required to process a program with 300 [2] instructions in a five stage pipeline. [4]Explain about the seven dimensions of Instruction Set Architecture. Suppose that we want to enhance the processor used for web processing. The [3] new processor is 15 times faster on computation in the web serving application than the original processor. Assuming that the original processor is busy with computation 40% of the time and is waiting for I/O 60% of the time, what is the overall speed up gained by incorporating the enhancement? Explain about three data hazards with proper examples. [3] [3] b. Illustrate the concept of loop-unrolling. How many bits are there in the (2,2) branch predictor with 8K entries? How [3] many entries are there in a (1,2) predictor with the same number of bits. [4]a. State Amdahl's law and derive an expression for overall speedup. 3. [2] Find the CPU time needed for executing 100K program with a processor of speed 200 MIPS. Write the dependencies existing between the various instructions in the [3] following code. ADD.D F1,F2,F4 MUL.D F6,F1,F8 S.D F6.0(R1)SUB.D F8,F10,F14 MUL.D F14,F1,F10 PART B [3] Explain how the three hazards are avoided in Tomasulo's approach. 4. Write the difference in how stores are handled in a speculative processor [2]

versus in Tomosulo's approach.

What are the different steps involved in instruction execution in a system [4]which supports hardware based speculation. [4]a. Describe the Intel core i7 pipeline structure. 5. Show how the following code sequence lays out in convoys, assuming a single [3] copy of each vector functional unit. How many chimes will this vector sequence take? ;load vector X V1,Rx ;vector-scalar multiply V2,V1,F0 MULVS.D V3,Ry ;add two vectors V4,V2,V3 ADDVV.D ;store the sum V4,Ry SV What do you understand by flexible chaining in vector processing? a. What are the two different approaches used to issue multiple instructions per [3] 6. clock in a dynamically scheduled processor? The largest configuration of a Cray T90 has 32 processors, each capable of [3] generating 4 loads and 2 stores per clock cycle. The processor clock cycle is 2.167 ns, while the cycle time of the SRAMs used in the memory system is 15 ns. Calculate the minimum number of memory banks required to allow all processors to run at full memory bandwidth. [3] c. Explain the C-Access vector memory scheme. PART C a. Explain the concept of multiport memory organization for a multiprocessor system. b. What do you understand by hierarchical bus system? c. Draw an 8x8 Omega network built with 2x2 switches. Check whether the [5] permutation (0,6,4,7,3)(1,5)(2) is blocking or non-blocking. Explain the routing of a message from 111 to 011. a. What is multiprocessor cache coherence? Point out the reasons which cause [6] 8. the cache inconsistencies. b. Assume that words x1 and x2 are in the same cache block, which is in the [6] shared state in the caches of both P1 and P2. Assuming the following sequence of events, identify each miss as a true sharing miss, a false sharing miss, or a hit. Any miss that would occur if the block size were one word is designated a true sharing miss. Time Write x1 Read x2 Write x1 Write x2

Read x2

9. a. Explain the Snooping coherence protocols.

[6]

b. Explain the different types of directory structures used in case of a directory [6] based cache coherence scheme.

