Verification Continuum™

# VC Verification IP AMBA AXI FAQ

Version S-2021.06, June 2021



### **Copyright Notice and Proprietary Information**

© 2021 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

### Third-Party Links

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

## **Contents**

| Preface                                                                                    | .3 |
|--------------------------------------------------------------------------------------------|----|
| About This Guide                                                                           |    |
| Guide Organization                                                                         | .3 |
| Web Resources                                                                              |    |
| Customer Support                                                                           | .3 |
| Synopsys Statement on Inclusivity and Diversity                                            | .4 |
| 1.1 General                                                                                | .5 |
| 1.1.1How do I disable reporting of svt_axi_system_configuration while using                |    |
| AMBA VIP's with UVM? 5                                                                     |    |
| 1.1.2How do I set the virtual interface in AXI VIP?                                        | .5 |
| 1.2 Configuration                                                                          |    |
| 1.2.1How do I configure different data widths for different                                |    |
| AXI STREAM VIP components? 6                                                               |    |
| 1.3 Usage                                                                                  | .6 |
| 1.3.1How do I connect DUT and AXI VIP having different widths?                             | .6 |
| 1.3.2How do I generate data interleave response for read transactions in AXI?              | .6 |
| 1.3.3How do I generate out of order read data from AXI slave VIP?                          | .7 |
| 1.3.4How do I specify user-defined constraints?                                            |    |
| 1.3.5How do I drive channel signals low during idle cycles in AXI VIP?                     |    |
| 1.3.6How do I enable system monitor data integrity check on passive slave?                 | .8 |
| 1.3.7How to send dvm or barrier transactions such that                                     |    |
| the IDs of those                                                                           |    |
| transactions do not overlap with outstanding active non-dvm or non-barrier transactions? 9 |    |
| 1.4 Debug                                                                                  |    |
| 1.4.1How do I resolve error: Response Queue Overflow in UVM?                               |    |
| 1.5 AXI delay control attributes                                                           | 11 |
| 1.5.1Description of address_valid_delay for reference                                      |    |
| event PREV_ADDR_VALID for write address channel 11                                         |    |
| 1.5.2Description of address_valid_delay for                                                |    |
| reference event PREV_ADDR_HANDSHAKE for write address channel 11                           |    |
| 1.5.3Description of address_valid_delay for                                                |    |
| reference event PREV_ADDR_VALID for read address channel 12                                |    |
| 1.5.4Description of address_valid_delay for                                                |    |
| reference event PREV_ADDR_HANDSHAKE for read address channel 12                            |    |

1.6

| • | ٠, |   | ٠. |
|---|----|---|----|
|   | F  | Α | Q  |

| 1.5.5Description of bvalid_delay for reference                                                                  |
|-----------------------------------------------------------------------------------------------------------------|
| event LAST_DATA_HANDSHAKE for write response channel 13                                                         |
| 1.5.6Description of bvalid_delay for                                                                            |
| reference event ADDR_HANDSHAKE for write response channel 13                                                    |
| 1.5.7Description of first rvalid_delay for                                                                      |
| reference event READ_ADDR_VALID for read data channel 14                                                        |
| 1.5.8Description of first rvalid_delay for                                                                      |
| reference event READ_ADDR_HANDSHAKE for read data channel 14                                                    |
| 1.5.9Description of first wvalid_delay for                                                                      |
| reference event WRITE_ADDR_VALID for write data channel 15                                                      |
| 1.5.10Description of first wvalid_delay for                                                                     |
| reference event WRITE_ADDR_HANDSHAKE for write data channel 16                                                  |
| 1.5.11Description of first wvalid_delay for reference event PREV_WRITE_DATA_HANDSHAKE for write data channel 16 |
| 1.5.12Description of rready_delay for                                                                           |
| reference event RVALID for read data channel 17                                                                 |
| 1.5.13Description of wready_delay for reference event WVALID for write data channel                             |
| 1.5.14Description of bready_delay for reference event BVALID for write response channel                         |
| 1.5.15Description of next rvalid_delay for reference event PREV_RVALID for read data channel 18                 |
| 1.5.16Description of next rvalid_delay for reference event PREV_READ_HANDSHAKE                                  |
| for read data channel 19                                                                                        |
| 1.5.17Description of next wvalid_delay for reference event PREV_WVALID for                                      |
| write data channel 19                                                                                           |
| 1.5.18Description of next wvalid_delay for reference                                                            |
| event PREV_WRITE_HANDSHAKE for write data channel 20                                                            |
| 1.5.19Description of addr_ready delay for reference                                                             |
| event ADDR_VALID for write address channel 21                                                                   |
| 1.5.20Description of addr_valid_delay for reference event FIRST_DATA_HANDSHAKE_DATA_BE-                         |
| FORE_ADDR for read address channel 21                                                                           |
| 1.5.21Description of addr_ready_delay for reference                                                             |
| event ADDR_VALID for read address channel 22                                                                    |
| 1.5.22Description of addr_valid_delay for reference event FIRST_WVALID_DATA_BEFORE_ADDR                         |
| for write address channel 23                                                                                    |
| 1.5.23Description of addr_valid_delay for reference event FIRST_DATA_HANDSHAKE_DATA_BE-                         |
| FORE_ADDR                                                                                                       |
| for write address channel 24                                                                                    |
| Related SolvNet Articles                                                                                        |

### **Preface**

### **About This Guide**

This guide contains the frequently asked questions for SystemVerilog UVM users of the VC Verification for AMBA AXI, and is for design or verification engineers who want to verify AXI operation using an UVM testbench written in SystemVerilog. Readers are assumed to be familiar with AXI, Object Oriented Programming (OOP), SystemVerilog, and Universal Verification Methodology (UVM) techniques.

### **Guide Organization**

The chapters of this databook are organized as follows:

- ❖ Chapter 1, "Introduction", introduces the AXI VIP and its features.
- Chapter 2, "Installation and Setup", describes system requirements and provides instructions on how to install, configure, and begin using the AXI VIP.
- Chapter 3, "General Concepts", introduces the AXI VIP within the UVM environment and describes the data objects and components that comprise the VIP.
- Chapter 5, "Verification Features", describes the verification features supported by AXI VIP such as, Verification Planner and Protocol Analyzer.
- Chapter 6, "Verification Topologies", describes the topologies to verify master, slave and interconnect DUT.
- ❖ Chapter 7, "Using AXI Verification IP", shows how to install and run a getting started example.
- Chapter 9, "Troubleshooting", describes the debug port.
- Appendix A, "Reporting Problems", outlines the process for working through and reporting AXI VIP issues.

### **Web Resources**

- Documentation through SolvNet: <a href="https://solvnetplus.synopsys.com">https://solvnetplus.synopsys.com</a> (Synopsys password required)
- Synopsys Common Licensing (SCL): http://www.synopsys.com/keys

### **Customer Support**

To obtain support for your product, choose one of the following:

- Go to https://solvnetplus.synopsys.com and open a case.
   Enter the information according to your environment and your issue.
- Send an e-mail message to support\_center@synopsys.com.

Include the Product name, Sub Product name, and Tool Version in your e-mail so it can be routed correctly.

- 3. Telephone your local support center.
  - North America:
     Call 1-800-245-8005 from 7 AM to 5:30 PM Pacific time, Monday through Friday.
  - ◆ All other countries: https://www.synopsys.com/support/global-support-centers.html

### Synopsys Statement on Inclusivity and Diversity

Synopsys is committed to creating an inclusive environment where every employee, customer, and partner feels welcomed. We are reviewing and removing exclusionary language from our products and supporting customer-facing collateral. Our effort also includes internal initiatives to remove biased language from our engineering and working environment, including terms that are embedded in our software and IPs. At the same time, we are working to ensure that our web content and software applications are usable to people of varying abilities. You may still find examples of non-inclusive language in our software or documentation as our IPs implement industry-standard specifications that are currently under review to remove exclusionary language.

1

## AMBA SVT Frequently Asked Questions (FAQ)

### 1.1 General

## 1.1.1 How do I disable reporting of svt\_axi\_system\_configuration while using AMBA VIP's with UVM?



This printing information is useful for debugging. If you have disabled the printing information in your simulation then enable this before sharing the simulation log with Synopsys support. It is recommended to keep this configuration reporting ON (default).

In order to disable this feature in your simulation :: >>uvm\_test\_top.env.axi\_system\_env [connect\_ph]

\*\*\*\*\*\*\*\*\*\*\*\*\*\*System Configuration\*\*\*\*\*\*\*\*

Use runtime switch

+uvm\_set\_action=uvm\_test\_top.env.\\*,connect\_ph,UVM\_INFO,UVM\_NO\_ACTION

Specifying hierarchical path uvm\_test\_top.env.\\* will switch off all activities in connect\_ph either from VIP(Synopsys) or DUT (Customer).



For specific disabling of reporting, specify the exact path after uvm\_test\_top.env.

### 1.1.2 How do I set the virtual interface in AXI VIP?

You can set the virtual interface in the following ways:

1. Add the following to top.sv:

```
svt_axi_if axi_if();
initial begin
   uvm_config_db#(virtual svt_axi_if)::set(uvm_root::get(),
   "uvm_test_top.env.axi_system_env", "vif", axi_if);
end
```

2. By using the method, set\_if() provided in the axi\_svt\_uvm\_system\_configuration.sv this.set if(test top.axi if);

### 1.2 Configuration

\_\_\_\_\_\_

## 1.2.1 How do I configure different data widths for different AXI STREAM VIP components?

For use case, consider a signal TDATA.

The SVT\_AXI\_MAX\_TDATA\_WIDTH macro defines the \*maximum\* width (maximum footprint) of the tdata signal across the complete system (all masters, slaves). The default value is 128.

In order to change the default value from 128 to 256, create a svt\_axi\_user\_defines.svi file with the following content:

```
`define SVT_AXI_USER_DEFINES_SVI
`define SVT_AXI_MAX_TDATA_WIDTH 256
```

It is also required to pass the define SVT\_AXI\_INCLUDE\_USER\_DEFINES as command-line argument (for example: +define+SVT\_AXI\_INCLUDE\_USER\_DEFINES).

The tdata width of the individual master and slave components can be controlled using the port configuration attribute tdata\_width. The tdata\_width must be less than or equal to SVT\_AXI\_MAX\_TDATA\_WIDTH. The VIP drives only that part of tdata signal specified by tdata\_width.

### 1.3 Usage

### 1.3.1 How do I connect DUT and AXI VIP having different widths?

Consider a scenario where it is required to verify a master DUT having IF width of 32 with slave VIP having IF width of 64.

Connect the master DUT's 32-bit IF to the lower 32-bits of VIP slaveIF only. (Do not connect the upper 32-bits)

### 1.3.2 How do I generate data interleave response for read transactions in AXI?

In order to generate the read interleave transactions for AXI3, follow the following rules:

- Apply the constraints on the slave transaction object in order to enable transaction interleave (enable\_interleave field in the transaction object).
- Send the read transactions with multiple beats.

### **Enable the AXI3 Interleave transactions**

In order to enable interleave transactions, it is required to apply the following constraints in the slave transaction object. In this example, VIP interconnect is used, hence it is required to apply the constraints on the svt\_axi\_ic\_slave\_transaction as per the following description:

```
class cust_svt_axi_ic_slave_transaction extends svt_axi_ic_slave_transaction;
// Declare user-defined constraints over here
constraint slave_ic_constraints
{
    enable_interleave == 1;
    addr_ready_delay == 0; ......
}
......
endclass: cust_svt_axi_ic_slave_transaction
```

### In the test do factory override

```
set_type_override_by_type(svt_axi_ic_slave_transaction::get_type(),cust_axi_ic_slave_tr
ansaction::get_type());
```



The extended class above set the enable\_interleave to 1 in order to enable the read transaction interleaves.

### 1.3.3 How do I generate out of order read data from AXI slave VIP?

Set the following configuration attribute in the customer configuration file extended from the svt\_axi\_system\_configuration file.

### Example:

```
class cust_axi_system_configuration extends svt_axi_system_configuration;
......
this.slave_cfg[0].reordering_algorithm=svt_axi_port_configuration::
RANDOM;
.......
endclass
```



Ensure that the rready is getting delayed for at least one cycle.

### 1.3.4 How do I specify user-defined constraints?

There are two steps to achieve this:

1. Extend the user defined transaction class from the master or slave transaction class.

### Example:

class cust\_axi\_snoop\_transaction extends svt\_axi\_master\_snoop\_transaction;

2. Do the following factory override:

```
set_type_override_by_type(svt_axi_master_snoop_transaction::get_type(),
cust_axi_snoop_transaction::get_type());
```

### 1.3.5 How do I drive channel signals low during idle cycles in AXI VIP?

Set the following configuration attribute in the customer configuration file extended from svt\_axi\_system\_configuration file.

### Example:

```
class cust_axi_system_configuration extends svt_axi_system_configuration;
......
this.slave_cfg[0].read_data_chan_idle_val=svt_axi_port_configuration::
INACTIVE_CHAN_LOW_VAL;
.......
endclass
```



The same can be applied to the remaining channels depending on the usage of master or slave VIP.

### 1.3.6 How do I enable system monitor data integrity check on passive slave?

By default, the system monitor is in passive mode.

Update the content of the shadow memory with the return data from the read transaction. However in order to get the system monitor not to update the shadow memory with the read return data, configure the attribute as:

```
svt_axi_port_configuration::memory_update_for_read_xact_enable = 0
```

Passive slave memory needs to be aware of the backdoor writes to memory. Setting this attribute in configuration allows passive slave memory to be updated according to RDATA seen in the transaction coming from the slave. Note that the passive slave memory is updated when all read data beats have been transmitted by slave and accepted by the master. For an EXCLUSIVE transaction memory is updated only when all beats in a transaction have an EXOKAY response. For a normal transaction, memory is updated only when all the beats in a transaction have an OKAY response.

## 1.3.7 How to send dvm or barrier transactions such that the IDs of those transactions do not overlap with outstanding active non-dvm or non-barrier transactions?

There are two different ways to achieve this. The process is same for both DVM and Barrier. First, ID overlap can be disabled in the port configuration. This way when transactions are randomized both DVM and non-DVM, or barrier and non-barrier will not have overlapped IDs. Each Master can be enabled to have ID overlap for DVM or Barrier in the port configuration. The <code>dvm\_id\_overlap</code> and <code>barrier\_id\_overlap</code> are configuration parameters. Refer AXI Class Reference Documents for further details.

Secondly, if ID overlap is enabled by setting dvm\_id\_overlap = 1 or barrier\_id\_overlap = 1 for DVM and barrier transactions respectively, then method

svt\_axi\_master::get\_ids\_used\_by\_active\_master\_transactions() can be used to gather the list of IDs used by non-DVM or non-barrier transactions and while randomizing the sequence\_items before sending to the driver a single line of constraint can be added to ensure transaction ID does not match any element of the ID list obtained from that function. The following is the example to illustrate the usage. For more details, see svt\_axi\_master section in the AXI Class Reference Documents (

Example: dvm\_id\_overlap and barrier\_id\_overlap both are set to '1' for Master[0]. Now, before sequence\_items are randomized within the body() of the sequence following steps are executed.

```
svt_configuration base_cfg;
    uvm or ovm_component my_component;
    p_sequencer.get_cfg(base_cfg);
    if (!$cast(sys_cfg, base_cfg)) begin
      `svt_xvm_fatal("body", "Unable to $cast the configuration to a
svt_axi_system_configuration class");
    my_component = p_sequencer.get_parent();
    if (!$cast(my_system_env,my_component)) begin
      `svt_xvm_fatal("body", "Expected parent of svt_axi_system_sequencer to be of type
svt_axi_system_env, but it is not");
    end
    while(1) begin
if(my_system_env.master[port_id].driver.get_ids_used_by_active_master_transactions(id_q
, "non dvm", 0)) begin
                 ...... custom logic ....
                <create sequence item>;
                <randomize sequence item with { ....custom constraints...; if(id_q.size())</pre>
> 0) { id inside {id_q}; } }; >
                 ...... custom logic ....
                <send sequence item>;
                 ...... custom logic ....
// dvm transaction sent so break the while() loop
```

```
break;
    end
    else begin
        <save number of outstanding transactions to "var1">;
        <if(var1 > 0) wait until number of outstanding transactions reduces by at least
one i.e. < current value "var1">;
    end // while()
```

In order to get number of outstanding transactions either transactions sent from the sequence can be tracked within the sequence and a queue of outstanding transactions are maintained or VIP built-in method my\_system\_env.master[port\_id].driver. get\_number\_of\_outstanding\_master\_transactions() can be used for this purpose. For more details, see "svt\_axi\_master" section in the AXI Class Reference Documents.

The previous sequence can be referred from "svt\_axi\_ace\_master\_multipart\_dvm\_virtual\_sequence" in AXI Class Reference Document under sequence section.

```
/*Returns the number of outstanding transactions */
function int get_number_of_outstanding_master_transactions(bit silent = 1);
```

#### 1.4 Debug

#### 1.4.1 How do I resolve error: Response Queue Overflow in UVM?

AXI VIP master driver returns the response for every completed transaction (this behavior cannot be changed). All these responses get queued up in the response queue. The default depth of the queue is eight.

This error is displayed when the response overflow occurs and can happen in the following situations:

1. When the master sequence does not retrieve the responses, for example get\_response() is not called in the sequence code for every transaction.

To resolve this error, you can either add get\_response() in the sequence for each transaction, or you can simply turnoff this error.

For example:

```
`uvm_do(req)
get_response(rsp);
```



To turn off this error, use the UVM method set response queue error report disabled() in the constructor of the sequence. For example,

```
set_response_queue_error_report_disabled(1);
```

You may see this error even though get\_response() is called for every transaction, if the number of outstanding transactions is high.

It can happen that more than eight responses can be received by the master at the same point of time, and can cause response queue overflow resulting in the error.

To resolve the error, you need to increase the depth of the response queue using the UVM method set\_response\_queue\_depth() to a large value (as per the outstanding transaction setting).

Call the following method inside the constructor of the sequence.

```
For example, set_response_queue_depth(30);
```

### 1.5 AXI delay control attributes

## 1.5.1 Description of address\_valid\_delay for reference event PREV\_ADDR\_VALID for write address channel

Addr\_valid\_delay defines the number of cycles the AWVALID signal is delayed with respect to the reference event PREV\_ADDR\_VALID. It is applicable only for the ACTIVE MASTER.



### 1.5.2 Description of address\_valid\_delay for reference event PREV\_ADDR\_HANDSHAKE for write address channel

Addr\_valid\_delay defines the number of cycles the AWVALID signal is delayed with respect to the reference event PREV\_ADDR\_HANSHAKE. It is applicable only for the ACTIVE MASTER.



## 1.5.3 Description of address\_valid\_delay for reference event PREV\_ADDR\_VALID for read address channel

Addr\_valid\_delay defines the number of cycles the ARVALID signal is delayed with respect to the reference event PREV\_ADDR\_VALID. It is applicable only for the ACTIVE MASTER.



## 1.5.4 Description of address\_valid\_delay for reference event PREV\_ADDR\_HANDSHAKE for read address channel

Addr\_valid\_delay defines the number of cycles the ARVALID signal is delayed with respect to the reference event PREV\_ADDR\_HANDSHAKE. It is applicable only for the ACTIVE MASTER.



## 1.5.5 Description of bvalid\_delay for reference event LAST\_DATA\_HANDSHAKE for write response channel

Represents delay in terms of clock cycle for bvalid assertion with respect to the reference event LAST\_DATA\_HANDHAKE. It is applicable only for the ACTIVE SLAVE.



## 1.5.6 Description of bvalid\_delay for reference event ADDR\_HANDSHAKE for write response channel

Represents delay in terms of clock cycles for bvalid assertion with respect to the reference event ADDR\_HANDHAKE. It is applicable only for the ACTIVE SLAVE.



## 1.5.7 Description of first rvalid\_delay for reference event READ\_ADDR\_VALID for read data channel

Represents a delay for the first RVALID assertion with respect to the reference event READ\_ADDR\_VALID. It is applicable only for the ACTIVE SLAVE.



## 1.5.8 Description of first rvalid\_delay for reference event READ\_ADDR\_HANDSHAKE for read data channel

Represents a delay for the first RVALID assertion with respect to the reference event READ\_ADDR\_HANDSHAKE.



## 1.5.9 Description of first wvalid\_delay for reference event WRITE\_ADDR\_VALID for write data channel

Represents a delay for the first WVALID assertion with respect to the reference event WRITE\_ADDR\_VALID.



## 1.5.10 Description of first wvalid\_delay for reference event WRITE\_ADDR\_HANDSHAKE for write data channel

Represents a delay for the first WVALID assertion with respect to the reference event WRITE\_ADDR\_HANDSHAKE.



### 1.5.11 Description of first wvalid\_delay for reference event PREV\_WRITE\_DATA\_HANDSHAKE for write data channel

Represents a delay for the first WVALID assertion with respect to the reference event PREV\_WRITE\_DATA\_HANDSHAKE.



## 1.5.12 Description of rready\_delay for reference event RVALID for read data channel

Represents a delay for the first RREADY assertion with respect to the reference event RVALID.



### 1.5.13 Description of wready\_delay for reference event WVALID for write data channel

Represents a delay for the first WREADY assertion with respect to the reference event WVALID.



### 1.5.14 Description of bready\_delay for reference event BVALID for write response channel

If configuration parameter svt\_axi\_port\_configuration :: default\_bready is FALSE, this member defines the BREADY signal delay in number of clock cycles. The reference event for this delay is assertion of bvalid.

If the configuration parameter <code>svt\_axi\_port\_configuration</code> :: <code>default\_bready</code> is TRUE, this member defines the number of clock cycles for which BREADY signal should be deasserted after each handshake, before pulling it up again to its default value.

Represents the bready delay for reference event BVALID for default\_bready is TRUE. It is applicable only for the ACTIVE MASTER.



## 1.5.15 Description of next rvalid\_delay for reference event PREV\_RVALID for read data channel

Represents a delay for the next RVALID assertion with respect to the reference event PREV\_RVALID.



## 1.5.16 Description of next rvalid\_delay for reference event PREV\_READ\_HANDSHAKE for read data channel

Represents a delay for the next RVALID assertion with respect to the reference event PREV\_READ\_HANDSHAKE.



## 1.5.17 Description of next wvalid\_delay for reference event PREV\_WVALID for write data channel

Represents a delay for the next WVALID assertion with respect to the reference event PREV\_WVALID.



## 1.5.18 Description of next wvalid\_delay for reference event PREV\_WRITE\_HANDSHAKE for write data channel

Represents a delay for the next WVALID assertion with respect to the reference event PREV\_WRITE\_HANDSHAKE.



## 1.5.19 Description of addr\_ready delay for reference event ADDR VALID for write address channel

If the configuration parameter svt\_axi\_port\_configuration :: default\_awready is FALSE, this member defines the AWREADY signal delay in number of clock cycles. The reference event used for this delay is addr\_valid.

If the configuration parameter svt\_axi\_port\_configuration :: default\_awready is TRUE, this member defines the number of clock cycles for which AWREADY signal should be deasserted after each handshake, before pulling it up again to its default value. It is applicable only for the ACTIVE SLAVE.



## 1.5.20 Description of addr\_valid\_delay for reference event FIRST DATA HANDSHAKE DATA BEFORE ADDR for read address channel

Addr\_valid\_delay defines the number of cycles the ARVALID signal is delayed with respect to the reference event FIRST\_DATA\_HANDSHAKE\_DATA\_BEFORE\_ADDR. It is applicable only for the ACTIVE MASTER.



## 1.5.21 Description of addr\_ready\_delay for reference event ADDR VALID for read address channel

If the configuration parameter svt\_axi\_port\_configuration :: default\_arready is FALSE, this member defines the ARREADY signal delay in number of clock cycles. The reference event used for this delay is addr\_valid.

If the configuration parameter svt\_axi\_port\_configuration :: default\_arready is TRUE, this member defines the number of clock cycles for which ARREADY signal should be deasserted after each handshake, before pulling it up again to its default value. It is applicable only for the ACTIVE SLAVE.



## 1.5.22 Description of addr\_valid\_delay for reference event FIRST\_WVALID\_DATA\_BEFORE\_ADDR for write address channel

Addr\_valid\_delay defines the number of cycles the AWVALID signal is delayed with respect to the reference event FIRST\_WVALID\_DATA\_BEFORE\_ADDR. It is applicable only for the ACTIVE MASTER.



### 1.5.23 Description of addr\_valid\_delay for reference event FIRST\_DATA\_HANDSHAKE\_DATA\_BEFORE\_ADDR for write address channel

Addr\_valid\_delay defines the number of cycles the AWVALID signal is delayed with respect to the reference event FIRST\_DATA\_HANDSHAKE\_DATA\_BEFORE\_ADDR. It is applicable only for the ACTIVE MASTER.



### 1.6 Related SolvNet Articles

| Doc Id  | Methodology Tool | AXI                                                                                                     |
|---------|------------------|---------------------------------------------------------------------------------------------------------|
| 038043  | ALL              | AXI-SVT: Write Data and Write Strobe Alignment in Transactions                                          |
| 038063  | ALL              | AXI-SVT: How to Disable Default Constraints for Delays as Specified in AXI VIP Master Transaction Class |
| 036238  | ALL              | SVT-VIP: How do I view bus transactions at a high-level                                                 |
| 1492298 | ALL+VCS          | SVT-AXI: How to generate code coverage                                                                  |
| 037044  | General          | AXI-SVT: Why All the WSTRB Bits are Not Set to '1'                                                      |
| 032748  | General          | SVT-AXI: How to enable configuration aware coverage                                                     |
| 019013  | General          | SVT-AXI: How to turn on coverage and report generation using the AXI Monitor                            |
| 037699  | General          | SVT-AXI: How to connect master/slave VIP interface pins with slave/master DUT pins                      |
| 040413  | General + VMM    | AXI-SVT: Leveraging VIP Provided MSSG in axi_system_group to Send Controlled Traffic from AXI Master    |
| 036097  | UVM              | AXI-SVT:C reating a New UVM AXI Sequence With Discovery VIP                                             |
|         |                  |                                                                                                         |

| Doc Id | Methodology Tool | AXI                                                                                                                              |
|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 033528 | UVM              | AXI-SVT: How to Override Slave Sequence Item Type for AXI SVT UVM VIP                                                            |
| 038051 | UVM              | AXI-SVT: Example of Error Injection Scenario                                                                                     |
| 041145 | UVM              | AXI-SVT: Using Transaction id_width of Size Greater Than 8                                                                       |
| 040534 | UVM              | AXI-SVT: Specifying a Zero Delay Between AWVALID and AWREADY While Using the Interconnect VIP                                    |
| 040339 | UVM              | AXI-SVT: Data Before Address Transaction                                                                                         |
| 040341 | UVM              | AXI-SVT: Defining the Initialization Value for AXI VIP Ports                                                                     |
| 040752 | UVM              | AXI-SVT: Specifying a Master Sequence Library to Run on an AXI MasterSequencer and Populate it with User-Defined Master Sequence |
| 040961 | UVM              | AXI-SVT: Why in Some Cases AWREADY is Not Coming From Slave DUT                                                                  |
| 035833 | UVM              | AXI-SVT: Example for Usage of Passive Agents in UVM                                                                              |
| 035976 | UVM              | AXI-SVT: Example for Multiple axi_system_env Usage                                                                               |
| 034476 | UVM              | AXI-SVT: An Example of Multi Master and Multi Slave Connected<br>Through Interconnect and Slave With Memory Preload              |
| 037681 | UVM              | AXI-SVT: How to Use System Monitor Across Interconnect Modifying Address?                                                        |
| 033572 | UVM              | AXI-SVT: How to Override bus_inactivity_timeout Warning Message?                                                                 |
| 037046 | UVM              | AXI-SVT: How to Use Stand-Alone Master and Slave Agents in UVM?                                                                  |
| 037333 | UVM              | AXI-SVT: How to Enable Separate Number of Outstanding Transactions for Read/Write Channels in UVM Env?                           |
| 037612 | UVM              | AXI-SVT: Master Sequencer Error for "Response Queue Overflow, Response was Dropped"                                              |
| 037846 | UVM              | AXI-SVT: How to Initiate Back-to-Back Write Transactions from Master?                                                            |
| 039040 | UVM              | AXI-SVT: How to Use External User-Defined UVM Sequencer?                                                                         |
| 038988 | UVM              | AXI-SVT: Back to Back Transfers                                                                                                  |
| 039289 | UVM              | AXI-SVT: Tracking AXI Transaction for its Protocol Phase Completion                                                              |
| 036978 | UVM              | AXI-SVT: Adding a User-Defined Checker to AXI UVM VIP                                                                            |
| 036640 | UVM              | AXI-SVT: Defining the Coverage Test Name Using Code                                                                              |
| 039243 | UVM              | AXI-SVT: Increasing the bready Delay to a Value Greater than 16                                                                  |
| 039313 | UVM              | AXI-SVT: Specifying delay between two beats for write beats                                                                      |
| 039743 | UVM              | AXI-SVT: Randomization of wready Signal from AXI Slave                                                                           |
| 039204 | UVM              | AXI-SVT: Randomly De-Asserting BREADY Signal in AXI UVM VIP                                                                      |
| 034030 | UVM              | How to Use AXI SVT VIP to Work With DUT Which Supports Only Write Channel?                                                       |
| 035634 | UVM              | AXI-SVT: Handling Delayed Response From Slave VIP Model                                                                          |

| Doc Id  | Methodology Tool | AXI                                                                                                                                       |
|---------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 040575  | UVM              | AXI-SVT: How to Get a Count of Outstanding Transactions With AXI SVT VIPs Slave Component?                                                |
| 1534657 | UVM              | SVT-AXI: port monitor error "register_fail:awsize_data_width_active_check"                                                                |
| 1532540 | UVM              | SVT-AXI: Master Sequencer Error for "Response Queue Overflow, Response was Dropped".                                                      |
| 1512706 | UVM              | SVT-AXI: Accessing FIFO memory for INCR bursts of burst length equal to 1                                                                 |
| 1745602 | UVM              | SVT-AXI: How to get the data of each beat of AXI VIP transaction as it progresses?                                                        |
| 039038  | UVM              | SVT-AXI: How to build ACE tests for system-level with VIP built-in sequences?                                                             |
| 036153  | UVM              | SVT-AXI: How to Access ACE Master VIP Built-In Cache Model in Sequence?                                                                   |
| 036156  | UVM              | SVT-AXI: How to generate user-defined ACE snoop response?                                                                                 |
| 038309  | UVM              | SVT-VIP: How to leverage standalone AXI and AHB system configurations used in axi/ahb_system_env to amba_system_env system configuration? |
| 033253  | UVM              | SVT-AXI: How to disable a particular protocol check?                                                                                      |
| 1734047 | UVM              | SVT-AXI: How to send a transaction object from a callback function to scoreboard?                                                         |
| 1726752 | UVM              | SVT-AXI: How to get a transaction object at the end of write data phase, and before the write response phase for a write transaction?     |
| 1561135 | UVM              | SVT-AXI: How to use master sequence library with virtual sequence and configure the sequence library?                                     |
| 1624755 | UVM              | SVT-AXI: How to generate exclusive access from master?                                                                                    |
| 038809  | UVM              | SVT-AXI: How to specify different delay weights for master or slave transactions?                                                         |
| 1625071 | UVM              | SVT-AXI: How to generate locked access from master VIP?                                                                                   |
| 038040  | UVM              | SVT-AXI: How to override the default delays for meta delays?                                                                              |
| 1811603 | UVM              | SVT-AXI: How to add a user defined covergroup?                                                                                            |
| 1800368 | UVM              | SVT-AXI: How to generate write responses out of order?                                                                                    |
| 035634  | UVM              | SVT-AXI: How to handle delayed response from slave VIP Model?                                                                             |
| 037045  | UVM + RAL        | AXI SVT: How to Initiate Register Read/Write Sequence Alongside AXI Data Sequence?                                                        |
| 2070890 | UVM + RAL        | AXI-SVT: UVM RAL Example                                                                                                                  |
| 040442  | UVM + TLM        | AXI-SVT: Extending AXI SLAVE VIP for TLM Socket                                                                                           |
| 037331  | UVM+TLM          | SVT-AXI: How to add user-defined TLM analysis ports into port monitor callbacks?                                                          |
| 1562967 | UVM+VCS          | SVT-AXI: How to use VIPs with Verdi, creating dump in fsdb format?                                                                        |
| 037915  | VHDL             | AXI-SVT: Working VIP Example with VHDL DUT                                                                                                |

| Doc Id | Methodology Tool | AXI                                                                                                     |
|--------|------------------|---------------------------------------------------------------------------------------------------------|
| 023357 | VMM              | AXI-SVT: White Paper on Using Synopsys AMBA AXI VMM VIP                                                 |
| 034745 | VMM              | Too Many Arguments to Function/Task Call With AXI SVT VMM VIP                                           |
| 036467 | VMM              | AXI-SVT: Example for Standalone Master in VMM                                                           |
| 036479 | VMM              | AXI-SVT: Example of AXI VIP (VMM) in Explicit Environment (vmm_env)                                     |
| 036575 | VMM              | AXI-SVT: How to Use AXI VIP in Explicitly Phased vmm_subenv                                             |
| 037334 | VMM              | AXI-SVT: How to Enable Separate Number of Outstanding Transactions for Read/Write Channels in VMM Env?  |
| 037332 | VMM              | AXI-SVT: How do I add user defined TLM analysis ports into Port Monitor callbacks in a VMM environment? |
| 032111 | VMM              | SVT-AXI: Disable specific covergroup from AXI default coverage class                                    |
| 038507 | VMM              | SVT-AXI: How to track the delivery of transactions captured by AXI monitor to scoreboard?               |