# SYNOPSYS®

**VC VERIFICATION IP** 

**PCIE** TEST SUITE

CONFIGURABLE UNIFIED TESTBENCH FOR PHY, RC AND EP DUT

**USAGE NOTES** 

**VERSION M-2016.12-1** 

# Copyright Notice and Proprietary Information

© 2016 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/Company/Pages/Trademarks.aspx.

All other product or company names may be trademarks of their respective owners.

#### Third-Party Links

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043 www.synopsys.com

# **Contents**

| 1.0 | )   | Introduction                                                        | 5  |
|-----|-----|---------------------------------------------------------------------|----|
| 2.0 | )   | Key Features                                                        | 6  |
|     | 2.1 | Simulator Support: VCS                                              | 6  |
|     | 2.2 | Unified Test Environment                                            | 6  |
|     | 2.3 | Test Features                                                       | 6  |
| 3.0 | )   | Unified Test Bench Architecture                                     | 7  |
|     | 3.1 | Overall Framework                                                   | 7  |
|     | 3.2 | Mechanics of SVT_PCIE_TEST_SUITE_DUT_COMPILE_FILE                   | 8  |
|     | 3.3 | Mechanics of SVT_PCIE_TEST_SUITE_TOPOLOGY_FILE                      | 8  |
|     | 3.4 | Mechanics of SVT_PCIE_TEST_SUITE_PLUSARG_FILE(for PHY-DUT only)     | 8  |
|     | 3.5 | Command line switches                                               | 9  |
| 4.0 | )   | PHY DUT                                                             | 12 |
|     | 4.1 | Summary of Changes                                                  | 12 |
|     | 4.1 | .1Changes in release L-2016.9-03                                    | 12 |
|     | 4.1 | .2Changes in release L-2016.9-02                                    | 12 |
|     | 4.1 | .3Changes in release L-2016.9-01                                    | 12 |
|     | 4.2 | Known Limitations and Issues                                        | 13 |
|     | 4.3 | Simulator Command Usage Summary                                     | 14 |
|     | 4.4 | Multi-Lane PHY as DUT in Unified Test Environment(for PHY-DUT only) | 14 |
|     | 4.5 | Re-use of Existing Single Link Tests in Multi-Link Topologies       | 15 |
|     | 4.6 | Details of plusarg svt_pcie_disable_link_creation                   | 16 |
|     | 4.7 | VIP Dependancy and Test Cases                                       | 16 |
|     | 4.8 | Test Bench Area                                                     | 16 |
|     | 4.9 | Test Cases                                                          | 16 |
|     | 4.1 | 0 PHY DUT Integration Steps                                         | 17 |
|     | 4.1 | 1 Running Test Cases                                                | 18 |
|     | 4.1 | 2 svt_pcie_nfurcation_mux Usage Details                             | 19 |
|     | 4.1 | 3 Assumptions                                                       | 19 |
|     | 4.1 | 4 Configurable Parameters                                           | 19 |
|     | 4.1 | 5 Signal interface                                                  | 20 |
|     | 4.1 | 6 Interfacing the Nfurcation Mux Module to class world              | 20 |
| 5.0 | )   | EP and RC Controller                                                | 22 |
|     | 5.1 | Summary of Changes in M-2016.12-1                                   | 22 |
|     | 5.2 | Summary of Changes in M-2016.12                                     | 22 |
|     | 5.3 | Known Limitations and Issues                                        | 22 |
|     | 5.4 | VIP Dependancy and Test Cases                                       | 23 |
|     | 5.5 | Test Bench Area                                                     | 23 |

| 24 |
|----|
| 25 |
| 25 |
| 26 |
| 27 |
| 27 |
|    |

# 1.0 Introduction

This document provides an overview of key features and usage notes of Unified testbanch. A new testbench area tb\_dut\_pcie is introduced in 2016.09-1 release. This envirionment can be used to run cases with different configurations and attributes in the same TB area with different command line/topology file/compile file options.

This document contains key features and usage notes for PHY-DUT & EP controller testbench.

# 2.0 **Key Features**

The following are the key features in the release of test suite.

# 2.1 Simulator Support: VCS

#### 2.2 Unified Test Environment

A single Unified Test Env ironment "tb\_dut\_pcie" has been created to address the needs of DUT = EP/RC/PHY. In addition, it also supports setting topologies with multiple independent pcie links.

Refer *pcie\_svt\_unified\_single\_port\_device\_usage\_notes* for more information on PCIe Unified VIP version 2016.09-3.

**Note**: M-2016.12-1 release supports EP and RC Controller and PHY DUT. It is recommended to run demo cases only in RC Controller.

#### 2.3 Test Features

PHY DUT: For multi-link topology this release supports to run same or different test on each of the links.

# 3.0 Unified Test Bench Architecture

#### 3.1 Overall Framework

The following figure shows the the general architecture of the Unified test bench.



Fig 3.1: general architecture of the Unified test bench

The arrangement shown here allows users to model different PCIe Device/System Topologies and leverage a common infrastructure.

The key features of the arrangement are as follows:

 Support multiple independent DUT's / DUT topologies in same directory/infrastructure  DUT requirements related to non-pcie interfaces are contained in DUT wrapper files. Only the pcie connectivity is exposed to upper modules through svt pcie if type port.

# 3.2 Mechanics of SVT\_PCIE\_TEST\_SUITE\_DUT\_COMPILE\_FILE

Create a file containing all the compiler directives required to compile the DUT RTL/DUT Wrapper . This file is then passed as an input to simulator through Makefile switch SVT\_PCIE\_TEST\_SUITE\_DUT\_COMPILE\_FILE=<dut\_specific\_compile\_switches.f>

This switch is sticky in nature that is, if for a given run, and if you do not use the switch then the testbench will continue to use the last value passed through this switch, if you have never used the switch since creation of the example then the value (that is, the reset/default) value of the switch is compile dut snps pcie ep vip serdes.f

See the **compile\_dut\_snps\_pcie\_ep\_vip\_serdes.f** for example file content .

#### 3.3 Mechanics of SVT\_PCIE\_TEST\_SUITE\_TOPOLOGY\_FILE

Create a file containing the instance of DUT wrapper module and VIP's along with the interconnect code and list of applicable tests. This file is parsed by simulator at compile time. You can point to any topology file using Makefile switch

```
SVT_PCIE_TEST_SUITE_TOPOLOGY_FILE=<dut_specific_topology.svi>.
```

This switch is sticky in nature that is, if for a given run, and if you do not use the switch then the testbench will continue to use the last value passed through this switch, if you have never used the switch since creation of the example the the value (that is, the reset/default) value of the switch is topology\_dut\_snps\_pcie\_ep\_vip.svi

See the **topology\_dut\_snps\_pcie\_ep\_vip.svi** for example file content.

# 3.4 Mechanics of SVT\_PCIE\_TEST\_SUITE\_PLUSARG\_FILE(for PHY-DUT only)

If you have to supply the run time switches to simulator they can leverage the following gmake switch SVT\_PCIE\_TEST\_SUITE\_PLUSARG\_FILE=<user\_defined\_file\_a>. If specified the Makefile simply invokes the simulator with "-f <user specified file>".

See the **tests/dual\_link\_x2\_x4.scr** for more example file content.

#### 3.5 Command line switches

Please refer the below command line switches:

Some of the command line switches listed below translate into Verilog defines and some into Verilog plusargs .

The defines that are result of the command line switches stored are stored as part of file svt\_pcie\_test\_suite\_cmd\_line\_defines.svi (created at time of launching simulation) and compiled via inclusion in top.sv.

Alternatively users can choose to place these switches as part of the file passed via switch SVT\_PCIE\_TEST\_SUITE\_DUT\_COMPILE\_FILE and avoid inclusion of svt\_pcie\_test\_suite\_cmd\_line\_defines.svi.

| Command Line Option                              | Actual Verilog<br>Define | Actual Verilog Plusarg                                 | prescript | Comments                                |
|--------------------------------------------------|--------------------------|--------------------------------------------------------|-----------|-----------------------------------------|
| SVT_PCIE_SERDES_<br>TB                           | SERDES_TB                | Х                                                      | Supported |                                         |
| SVT_PCIE_AXI_WID TH                              | Х                        | svt_pcie_axi_width                                     | Supported | Applicable for RC and EP IIP modes only |
| SVT_PCIE_DISABLE _EQUALIZATION_SE TUP_IN_APP_BFM | X                        | svt_pcie_disable_equ<br>alization_setup_in_ap<br>p_bfm | Supported | Applicable for RC<br>DUT only           |
| SVT_PCIE_DISABLE<br>_SRIOV                       | Х                        | svt_pcie_disable_srio<br>v                             | Supported |                                         |
| SVT_PCIE_ENABLE_<br>BACKDOOR_CFG_U<br>PDATES     | Х                        | svt_pcie_enable_back<br>door_cfg_updates               | Supported |                                         |
| SVT_PCIE_ENABLE_<br>COVERAGE                     | Х                        | svt_pcie_enable_cove<br>rage                           | Supported |                                         |
| SVT_PCIE_ENABLE_<br>ENUMERATION                  | X                        | svt_pcie_enable_enu<br>meration                        | Supported |                                         |

| SVT_PCIE_ENABLE_<br>EXTERNAL_APP_BF<br>M    | SVT_PCIE_TEST _SUITE_DUT_D RIVER_WITH_E XTERNAL_APP_ BFM | X                                       | Supported |                                                |
|---------------------------------------------|----------------------------------------------------------|-----------------------------------------|-----------|------------------------------------------------|
| SVT_PCIE_ENABLE_<br>LANE_SKEW               | Х                                                        | svt_pcie_enable_lane<br>_to_lane_skew   | Supported |                                                |
| SVT_PCIE_ENABLE_<br>PA                      |                                                          | svt_pcie_enable_pa                      | Supported |                                                |
| SVT_PCIE_ENABLE_<br>POLARITY_INVERSI<br>ON  | Х                                                        | svt_pcie_enable_pola<br>rity_inversion  | Supported | Applicable Only for topologies with serial bus |
| SVT_PCIE_ENABLE_<br>TRANSACTION_LOG<br>GING | Х                                                        | svt_pcie_enable_tran<br>saction_logging | Supported | Applicable Only for topologies with serial bus |
| SVT_PCIE_ENABLE_<br>TRANSACTION_LOG<br>GING | Х                                                        | svt_pcie_enable_tran<br>saction_logging | Supported |                                                |
| SVT_PCIE_LINK_SP<br>EED                     | Х                                                        | svt_pcie_link_speed                     | Supported |                                                |
| SVT_PCIE_MAX_LIN<br>K_WIDTH                 | SVT_PCIE_TEST<br>_SUITE_MAX_L<br>INK_WIDTH               | X                                       | Supported |                                                |
| SVT_PCIE_MAX_PP<br>M                        | Х                                                        | svt_pcie_max_ppm                        | Supported | Applicable for serial interface only .         |
| SVT_PCIE_MIN_PP<br>M                        | X                                                        | svt_pcie_min_ppm                        | Supported | Applicable for serial interface only .         |

| SVT_PCIE_PIPE_WI<br>DTH                                  | Х                                                  | svt_pcie_pipe_width            | Supported |                                                |
|----------------------------------------------------------|----------------------------------------------------|--------------------------------|-----------|------------------------------------------------|
| SVT_PCIE_SSC_MO DE                                       | X                                                  | svt_pcie_ssc_mode              | Supported | Applicable for serial interface only .         |
| SVT_PCIE_TARGET_<br>LINK_WIDTH                           | X                                                  | svt_pcie_target_link_<br>width | Supported |                                                |
| SVT_PCIE_TEST_SUI<br>TE_PIPE_SPEC_VER<br>_4_2_PCLK_INPUT | SVT_PCIE_TEST _SUITE_PIPE_S PEC_VER_4_2 PCLK_INPUT | X                              | Supported | If VIP instances are created via helper macros |
| SVT_PCIE_TEST_SUI<br>TE_PIPE_SPEC_VER<br>_4_3            | SVT_PCIE_TEST<br>_SUITE_PIPE_S<br>PEC_VER_4_3      | X                              | Supported | If VIP instances are created via helper macros |
| SVT_PCIE_TEST_SU<br>ITE_PLUSARG_FILE                     | х                                                  | х                              |           |                                                |
| SVT_PCIE_TEST_SU<br>ITE_TOPOLOGY_FIL<br>E                | X                                                  | X                              | Supported |                                                |
| SVT_PCIE_TEST_TI<br>MEOUT                                | Х                                                  | UVM_TIMEOUT                    | Supported |                                                |

Table: 3.5: command line and switches

# 4.0 **PHY DUT**

### 4.1 Summary of Changes

#### 4.1.1 Changes in release L-2016.9-03

Added Gen4 speed support. You can use SVT\_PCIE\_LINK\_SPEED=GEN4, for more details, see Known Limitations and Issues.

### 4.1.2 Changes in release L-2016.9-02

• Compile file for PHY as DUT in tests directory 'compile\_dut\_snps\_pcie\_phy\_vip.f' is removed to avoid any confusion. There are other 2 pre-existing compile files which describes a proper configuration namely

```
compile_dut_snps_pcie_phy_vip_ep_on_pipe.f compile_dut_snps_pcie_phy_vip_rc_on_pipe.f
```

A new file added in tb\_dut\_pcie directory `cust\_pre\_tb\_top.svi' which is included in `top.sv`. Using this file Customer can add `define or `include directives that may be conditional in nature (based on defines in listed compile file)

```
Testcases related to RC are enabled in 'pcie_rc_dut_testlist.svi'. Affected tests: ts.tl_no_link_retry_with_ep_bit_set-rc.sv
```

```
ts.tl_random_driver_exceptions-rc.sv
```

ts.tl\_random\_target\_exceptions-rc.sv

• compile\_dut\_snps\_pcie\_bifurcated\_phy\_vip.f is updated with :

```
// Phy DUT testsuite relies on the presence of Macro SVT_PCIE_TEST_SUITE_EP_IS_DUT
```

```
> +define+SVT_PCIE_TEST_SUITE_EP_IS_DUT
```

# 4.1.3 Changes in release L-2016.9-01

- Name changes to all the testcases with respect to PHY, EP, RC TB Areas. With suffix -phy, -ep, -rc respectively.
- Equivalent name changes in env/pcie\_phy\_dut\_testlist.svi.
- Added rest of the testcases including Gen4.
  - Number of new Gen4 cases: 69
- In the current release, it is recommended to run EP Controller testcases only (with suffix -ep). Other cases are part of the release but not advised to run.

The L-2016.09-1 release provides configurable PHY DUT test bench environment, which supports verification of single port (single PCIE link) and multi-port (multiple PCIE links) topologies for PHY DUT.

A single Unified Test Env ironment "tb\_dut\_pcie" has been created to address the needs of DUT = EP/ RC/ PHY. In addition, it also supports setting topologies with multiple independent pcie links.

To address the need of run time configurable signal connections between DUT and PCIe VIP the Unified Test Environment makes use of a new sub-block N-Furcation mux. With this feature added the user can compile a single max-link topology (that is, a topology supporting maximum number of PCIe links) but alter the signal connections at runtime (i.e. without recompile) and in effect choose a runtime topology with number of operational PCIe links less than or equal to maximum links.

The above mentioned features are implemented using unified SVT PCIE VIP model (that is, "svt\_pcie\_single\_port\_device"). Each VIP instance can support unique compile time options as we do not need to use `defines to configure them.

Refer *pcie\_svt\_unified\_single\_port\_device\_usage\_notes* for more information on PCIe Unified VIP.

#### 4.2 Known Limitations and Issues

- 1. Re-use of existing tests (tests developed as part of single link DUT test suite) in multi link env relies on.
  - o Absence of test code doing hierarchical access to VIP internal nodes.
  - Test suite configuration flag "enable\_integration\_in\_user\_environment" set to 0.
  - o Demotion of error messages due to duplicate call back registrations.
- 2. The following test cases are applicable:

| Test cases                        | Applicable Speed | Remarks                                                        |
|-----------------------------------|------------------|----------------------------------------------------------------|
| Common test cases t1_*/p1_*/d1_*  | Gen1/Gen2/Gen3*  | Final link-up will be based on their corresponding speed only. |
| Gen1 test cases (gen1_pl)         | Gen1/Gen2/Gen3*  | Final link-up will be on Gen1 speed only.                      |
| Gen2 test cases (gen1_p1/gen2_d1) | Gen2/Gen3*       | Final link-up will be on Gen2 speed only.                      |
| Gen3 test cases (gen3_pl)         | Gen3*            | Final link-up will be on Gen3 speed only.                      |
| Gen4 test cases (gen4_pl)         | Gen4**           | Final link-up will be on Gen4 speed only.                      |

3. The following five tests are failing in Unified TB area due to VIP PHY model limitation, These tests

are applicable after 4.0 PIPE specification (New in 4.2 or 4.3): The tests are successfully validated in EP and RC DUT area.
- gen3\_pl\_recovery\_equalization\_legal\_preset\_request\_dynamic\_phy-phy

<sup>\*</sup> Test cases common/Gen1/Gen2/Gen3 as of now not applicable for Gen4 speed.

<sup>\*\*</sup>All Gen4 test cases are applicable only for Gen4 speed.

- gen3\_pl\_recovery\_equalization\_link\_eval\_direction\_change-phy
- gen3\_pl\_recovery\_equalization\_link\_eval\_fom\_change-phy
- gen3\_pl\_recovery\_equalization\_phase2\_coefficient\_eqeval\_abort\_error-phy
- gen3\_pl\_skip\_err\_check\_rxstatus\_error-phy
- 4. The following tests are failing in PHY DUT TB area with SVT\_PCIE\_TEST\_SUITE\_RC\_ON\_PIPE switch due to VIP PHY model limitation (VIP PHY model does not support signals meant for equalization evaluation procedure):
  - gen4\_pl\_recovery\_equalization\_coefficient\_setting\_error
  - gen4\_pl\_recovery\_equalization\_preset\_setting\_error

### 4.3 Simulator Command Usage Summary

```
gmake USE_SIMULATOR=<vcsvlog> \
    <testname: class to be instantiated using UVM_TESTNAME> \
    SVT_PCIE_TEST_SUITE_DUT_COMPILE_FILE=<dut_specific_compile_switches.f
    > \
    SVT_PCIE_TEST_SUITE_TOPOLOGY_FILE=<dut_specific_topology.svi>
    SVT_PCIE_TEST_SUITE_PLUSARG_FILE=<tests/dual_link_x2_x4.scr> \
```

**Note**: As part of legacy test suite a lot of command line switches were added to Makefile to alter the default test behavior. These makefile switches resulted in addition of +defines or plusargs which were global in nature (that is they affect all link operations and all VIP instances). Unified Test bench approach does not support these independent Makefile switches and recommends use of above listed files to achieve the same result.

# 4.4 Multi-Lane PHY as DUT in Unified Test Environment(for PHY-DUT only)

This section describes the general architecture of the PHY DUT test bench. The following figure provides the top level diagram of usage model for PHY DUT verification.



svt pcie if: Interface capable of handling any type of interconnect (PMA,Serdes,PIPE), Used to form a multiple lane link. Connects VIP signals and N-Furcation Mux

svt\_pcie\_x1\_if: Interface capable of handling any type of interconnect (PMA,SERDES,PIPE), Used to form a single lane link. Connects DUT signals and N-Furcation Mux

The RC, EP, and N-Furcation Mux VIP module instances are part of the top module scope in the environment.

The maximum number of physical lanes used by each VIP instance is configurable through compile time parameter. The actual link width of PCIe link is configurable using run time settings.

Based on PHY design requirements it is possible to use the N-Furcation Mux and share PHY DUT lanes across multiple VIP instances.

For example, With 16 lanes at PIPE / Serdes interface the following topologies can be supported.

- 1 link with 16 lanes (x1,x1..)
- 2 links with 8 lanes (x8,x8)
- 4 links with 4 lanes (x4, x4, x4, x4)
- 8 links with 2 lanes (x2, x2...)

More details on usage of N-Furcation mux are listed in section 7.0

# 4.5 Re-use of Existing Single Link Tests in Multi-Link Topologies

The UVM Methodology permits use of a single top level test class instance whose type is determined using run time switch UVM TESTNAME.

Considering the fact that each existing single link test is self-sufficient to operate independently on a single link (collection of environment instance, config object instance and some error demotion logic), the requirement to re-use the existing test in multi link topology could be best addressed by creating separate/multiple instances of these test classes.

To meet the technical requirement stated above without violating the constarints laid down by UVM\_METHODOLOGY a new class pcie\_unified\_base\_test has been introduced and test component arrangement is as per the following figure.



Fig 4.3: tb\_dut\_pcie class heirarchy

When run\_test is invoked by initial block in top.sv, the first (primary) instance of uvm\_test component is created (type is determined by UVM\_TESTNAME), during it's build phase execution this test instance does the following things

- Executes factory override (set\_type\_override\_by\_name) for pcie unified base test with type requested by UVM\_TESTNAME.
- 2. Retrieves hex plusarg svt pcie disable link creation.(See 4.6)
- 3. Retrieves compile time topology from uvm\_config\_db (that is,. highest link num, handles to svt pcie unified interfaces).
- 4. If required (based on information from 2 and 3) it invokes create calls for one or more instances of pcie\_unified\_test and populates the array secondary\_tests[\*] with handles of these newly created child (secondary) test instances.
- 5. Flips the value of primary\_test flag in any of the newly created secondary test instances (this prevents recursive creation of test instances)
- 6. Executes the legacy flow of setting up the configuration object and the environment instance.

**Note**: By default, any code that is part of test class is going to be independently executed for each of the test instances, if the code needs to be executed only once then it should be guarded with if (primary\_test) begin ..... end.

#### 4.6 Details of plusarg svt\_pcie\_disable\_link\_creation

Need for "svt\_pcie\_disable\_link\_creation". The compile time topology may consist of N links but this can be changed at run time. This plusarg informs the build\_phase of uvm\_test\_top which links from compile time configuration are actually active.

The default setting of uvm\_test. disable\_link\_creation variable is 32'hFFFF\_FFFE that means use create only one test instance and assign it to link 0 from compile time topology.

- For operating with 2 links, this pluarg value must me 32'hFFFF\_FFFC.
- For operating with 3 links, this pluarg value must me 32'hFFFF\_FFF8.Not supported by example topology but supported by the base test.
- For operating with 32 links, this pluarg value must me 32'h0. Not supported by example topology but supported by the base test.

# 4.7 VIP Dependancy and Test Cases

The L-2016.06-T0715 version of test suite deliverable is qualified with L-2016.06-2 release of VIP. The supported simulator version is VCS 2016.06.

#### 4.8 Test Bench Area

This release includes only unified test bench area. The TB area name is tb\_dut\_pcie.

#### 4.9 Test Cases

The following tests were included as part of the previous release, these tests are used to exercise the N-Furcation mux functionality.

• ts.demo gen3 pl all supported speed change test-phy.sv

- ts.demo pl gen1 linkup test-phy.sv
- ts.demo pl gen1 to gen2 speed change test-phy.sv
- ts.demo pl gen1 to gen3 speed change test-phy.sv
- ts.demo tl gen1 linkup followed by tlps-phy.sv
- ts.demo\_tl\_gen2\_speed\_change\_followed\_by\_tlps-phy.sv
- ts.demo tl gen3 speed change followed by tlps-phy.sv
- ts.tl directed traffic-phy.sv

In addition to the above tests this release has 234 phy test files (tb\_dut\_pcie/tests/ts.\*-phy.sv).

tb\_dut\_pcie/env/pcie\_phy\_dut\_testlist.svi has the complete list of tests available in this release.

All these tests have been originally developed using the Synopsys PCIe single link Phy VIP model as DUT as part of the legacy test suite. These tests have now been ported to the unified test suite area.

Most of these tests are also exercised with Synopsys PCIe Bifurcated Phy VIP model as DUT operating in single link mode. For multi link Phy DUT few tests have been excluded due to backwawrd compatibility issues with legacy test suite. These exclusions will be addressed in future release. For more details about the excluded tests refer tb\_dut\_pcie/compile\_dut\_snps\_pcie\_bifurcated\_phy\_vip.f with lines +define+SVT\_PCIE\_TEST\_SUITE\_GUARD\_<TESTNAME>

# 4.10 PHY DUT Integration Steps

**Step 1**: Create a DUT wrapper file similar to env/svt\_pcie\_bifurcated\_phy\_model.sv.

To simplify connection in topology file we ensure the DUT wrapper port(s) are of type  $svt\_pcie\_x1\_if$ . Any other interconnect requirement can be handled within the DUT wrapper file .

**Step 2**: Create custom compile time topology files with user defined name to meet the needs for PHY DUT verification.

Reference: topology\_dut\_snps\_pcie\_bifurcated\_phy\_vip.svi. This file shows 4 instances of VIP forming 2 links using a 8 lane Phy as DUT. The model svt\_pcie\_bifurcated\_phy\_model.sv is a scaled down version of real Phy DUT. It can only support 1 link or 2 links operation and the second link must use lane 4.

**Step 3**: Create custom defined compile file with user defined name and include your DUT wrapper specific compile directives example `defines,+incdir and so on.

Reference: compile\_dut\_snps\_pcie\_bifurcated\_phy\_vip.f

Step 4: DUT initialization sequence.

As the test sequences are started during the main\_phase (sub phase of run\_phase) any DUT specific initialization sequence must be placed in sub phases of run\_phase preceeding the main\_phase.

**Step 5**: Overriding compile time topology using Run time switches Plusargs.

You can distribute the Phy Lanes across different VIP instances by modifying their targeted link width settings. The hook to do this is by loading plusargs through file supplied as input using SVT PCIE TEST SUITE PLUSARG FILE option.

```
Reference: tests/dual_link_x2_x4.scr
// Following plusarg does width over ride for link 0
+cfg[0]=ep_cfg.pcie_cfg.pl_cfg.link_width:2,rc_cfg.pcie_cfg.pl_cfg.li
nk_width:2
```

// Following plusarg does width over ride for link 1

```
+cfg[1]=ep_cfg.pcie_cfg.pl_cfg.link_width:4,rc_cfg.pcie_cfg.pl_cfg.li
nk_width:4
```

// Following plusarg setting does instance override of test type, thus facilitating running different tests on different links

```
+uvm_set_inst_override=pcie_unified_base_test,demo_pl_gen1_linkup_tes
t,uvm test top.secondary tests[1]
```

# 4.11 Running Test Cases

Compile and Run (Default setting)

```
gmake\ tl\_directed\_traffic\ USE\_SIMULATOR=vcsvlog
```

Results in traffic on single link:

Rate Gen 3 and Width = 8 (Max Width Supported by the DUT model)

To run same test sequence on 2 links (run without recompiling)

```
gmake tl_directed_traffic USE_SIMULATOR=vcsvlog \
SVT_PCIE_TEST_SUITE_PLUSARG_FILE=tests/dual_link_x4_x4.scr NOBUILD=1
Results in traffic on 2 links:
```

Link 0: Rate Gen 3 and Width= 4

Link 1: Rate = Gen 3 and Width = 4

Link 1: Rate = Gen 1 and Width = 4

To run different test sequence on 2 links (run without recompiling)

```
gmake tl_directed_traffic USE_SIMULATOR=vcsvlog \
SVT_PCIE_TEST_SUITE_PLUSARG_FILE=tests/dual_link_x2_x4.scr NOBUILD=1
Results in traffic on 2 links
Link 0 : Rate Gen 3 and Width= 2
```

**Note**: All dual\_link\_x2\*.scr files demonstrate running a different test sequences on link 1 and link 0 because these files include extra plusarg

+uvm set inst override=pcie unified base test.

The Sample Message content from Link 0 related uvm\_components:

UVM\_INFO ./vip/src/sverilog/vcs/pciesvc\_ltssm.sv(8614) @ 88601549.10 ps: uvm\_test\_top.env.rc\_env.rc\_agent.port0.pl0 [report\_message] LTSSM: Link training completed. The link is READY! Speed is 8Gb/s. Link width is 1. Link number is 0. Scrambling is ENABLED.

The Sample Message content from Link 1 related uvm\_components:

UVM\_INFO ./vip/src/sverilog/vcs/pciesvc\_ltssm.sv(8614) @ 82211111.50 ps: uvm\_test\_top.secondary\_tests[1].env.rc\_env.rc\_agent.port0.pl0 [report\_message] LTSSM: Link training completed. The link is READY! Speed is 2\_5Gb/s. Link width is 4. Link number is 0. Scrambling is ENABLED.

# 4.12 svt\_pcie\_nfurcation\_mux Usage Details

# 4.13 Assumptions

- Connections to Physical Lane 0 of each VIP instance (active at Run time) will be used to connect shared signals of VIP.
- If a certain DUT lane is not used due to run time topology settings then the signals corresponding to it will be left in unkown state (that is, x).

# 4.14 Configurable Parameters

| Parameter Name                           | Default Value | Description                                                                                             |
|------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------|
| SVT_PCIE_NMUX_MAX_NUM_VIP_IFS            | 2             | Indicates the number of VIP instances that share the DUT interface  Valid values 1 to 31                |
| SVT_PCIE_NMUX_MAX_NUM_X1_LANES           | 4             | Indicates the maximum number of lanes that the shared DUT supports.                                     |
| SVT_PCIE_NMUX_UVM_CFG_DB_RELATIVE_SCO PE | uvm_test_top  | String indicating which uvm_component(s) can access the API class instance through uvm_config_db calls. |
| SVT_PCIE_NMUX_UVM_CFG_DB_VAR_NAME        | numx_api      | String indicating what value should be used by uvm_component(s) to                                      |

|  | access the API through |
|--|------------------------|
|  | uvm_config_db calls.   |
|  |                        |

### 4.15 Signal interface

| vip_ifs[SVT_PCIE_NMUX_MAX_NUM_VIP_IFS]                | An array of interface of type svt_pcie_if to connect to VIP instances                                                                                                                                                                                                                        |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>vip_x1_ifs[SVT_PCIE_NMUX_MAX_NUM_X1_LANES]</pre> | An array of interface of type svt_pcie_x1_if to connect to DUT lanes                                                                                                                                                                                                                         |
| reset_to_unused_vip                                   | Output signal with width =  SVT_PCIE_NMUX_MAX_NUM_VIP_IFS.  Each bit corresponds to a VIP instance.  The logic to generate reset to the VIP instance should use this. It ensures if any of the VIP instances are unused due to run time configuration then we should hold it in reset state. |

# 4.16 Interfacing the Nfurcation Mux Module to class world

Each svt\_pcie\_nfurcation\_mux instance is connected to uvm\_test instance through the following class pair:

- virtual class svt pcie nfurcation mux api
- concrete class svt\_pcie\_nfurcation\_mux\_api\_impl extends svt\_pcie\_nfurcation\_mux\_api impelmented within module svt\_pcie\_nfurcation\_mux.

An initial begin end block within svt\_pcie\_nfurcation\_mux creates an instance of svt\_pcie\_nfurcation\_mux\_api\_impl and deposits its handle in uvm\_config\_db.

pcie\_unified\_base\_test instance (only with primary\_test == 1) retrieves this handle during connect\_phase and using the methods provided by the above class pair configures the mux with required run time configuration

The method used from the above class pair:

- function int set\_curr\_link\_width (int vip\_number, int link\_width , int max\_link\_width);
- function int apply link widths();
- function bit get on off status for vip if (int vip\_number);

Expected Use Model using the above listed methods:

• Feed run time topology to mux instance using set\_curr\_link\_width calls

```
set_curr_link_width(rc_0_if_index, rc_0_run_time_width,
rc_0_compile_time_width);
set_curr_link_width(ep_0_if_index, ep_0_run_time_width,
ep_0_compile_time_width);
```

 Take action of information fed by preceding set\_curr\_link\_width calls apply\_link\_widths();

Retrieve status of individual VIP interfaces to determine what should be done
with uvm\_components corresponding to these VIP during remaining phases
(on each VIP instance basis)

```
rc_0_off = get_on_off_status_for_vip_if(rc_0_if_index);
ep 0 off = get on off status for vip if(ep 0 if index);
```

# 5.0 EP and RC Controller

# 5.1 Summary of Changes in M-2016.12-1

Added support for Gen4 RC.

# 5.2 Summary of Changes in M-2016.12

Star 9001093030: Remove XMR from the test cases of PHY DUT.

Updated the following cases to handle XMR issues for multi-link runs(bifurcated\_phy):

- ts.gen2 pl 8b 10b err with skp removed-phy.sv
- ts.gen2 pl\_tx\_skp\_length\_1-phy.sv
- ts.pl\_fifo\_overflow\_in\_all\_speeds\_error-phy.sv
- ts.pl fifo underflow in all speeds error-phy.sv

The following tests will fail, if run in multi-link(bifurcated\_phy). Because the signals accessed are not part of the configuration yet.

- ts.gen2\_pl\_recovery\_low\_swing\_with\_no\_deemphasis.sv
- ts.gen3\_pl\_recovery\_equalization\_phase2\_coefficient\_eqeva l\_abort\_error.sv
- ts.gen3\_pl\_skip\_err\_check\_rxstatus\_error.sv
- ts.pl\_recovery\_lock\_txmargin\_check\_l0.sv

#### 5.3 Known Limitations and Issues

Following are the limitations and known issues:

1. The following test cases are applicable:

| Test cases                        | Applicable Speed | Remarks                                                        |
|-----------------------------------|------------------|----------------------------------------------------------------|
| Common test cases  tl_*/pl_*/dl_* | Gen1/Gen2/Gen3*  | Final link-up will be based on their corresponding speed only. |
| Gen1 test cases (gen1_pl)         | Gen1/Gen2/Gen3*  | Final link-up will be on Gen1 speed only.                      |
| Gen2 test cases (gen1_pl/gen2_dl) | Gen2/Gen3*       | Final link-up will be on Gen2 speed only.                      |
| Gen3 test cases (gen3_pl)         | Gen3*            | Final link-up will be on Gen3 speed only.                      |
| Gen4 test cases (gen4_pl)         | Gen4**           | Final link-up will be on Gen4 speed only.                      |

- \* Test cases common/Gen1/Gen2/Gen3 as of now not applicable for Gen4 speed.
- \*\*All Gen4 test cases are applicable only for Gen4 speed.
- 2. You can use RC controller cases only for demo cases. Although other RC controller cases could be run but may result is unpredictable results because these cases are not thoroughly validated yet.
- 3. The present set-up of unified testbench is VIP-VIP set-up and do not claim IIP support.
- 4. EP and RC controller verification environment has not been tested for multilink operation.

Tese case "gen3\_pl\_skip\_err\_check\_rxstatus\_error-phy" is expected to fail with signature "Cannot create a component of type gen3\_pl\_skip\_err\_check\_rxstatus\_error' because it is not registered with the factory". This case is having XMR issue and it is excluded. A STAR 9001093030 is filed to track the issue.

### 5.4 VIP Dependancy and Test Cases

The M-2016.12-1 version of test suite deliverable is qualified with M-2016.12-1 release of VIP. The supported simulator version is VCS 2016.06-SP1.

#### 5.5 Test Bench Area

This release includes only unified test bench area. The TB area name is tb\_dut\_pcie.

#### **Environment Class Structure for EP DUT Testing**



Figure 1 : Introduction of New Pcie\_Unified\_Base\_Test as a Common Layer From Which EP/RC is Extended



Figure 2: Further Class Structure



# 5.6 EP and RC DUT Integration Steps

**Step 1**: Create custom compile time topology files with user defined name to meet the needs for EP controller verification.

#### Reference:

- EP: topology\_dut\_snps\_pcie\_ep\_vip.svi
- RC: topology\_dut\_snps\_pcie\_rc\_vip.svi

**Step 2**: Create custom defined compile file with user defined name and include your DUT wrapper specific compile directives example `defines,+incdir and so on.

#### Reference:

• EP: compile\_dut\_snps\_pcie\_ep\_vip\_serdes.f

• RC: compile\_dut\_snps\_pcie\_rc\_vip\_serdes.f

Step 3: DUT initialization sequence.

As the test sequences are started during the main\_phase (sub phase of run\_phase) any DUT specific initialization sequence must be placed in sub phases of run\_phase preceeding the main\_phase.

Refer to env/snps\_pcie\_test\_env.sv fo rany DUT specific initialization phase.

Provision given in env/pcie\_ep\_dut\_cust\_base\_test.sv & env/pcie\_rc\_dut\_cust\_base\_test.sv for DUT implementation-specific customization in the base test. Every test extends from macro `SVT\_PCIE\_TEST\_SUITE\_EP\_DUT\_TEST which points to pcie\_ep\_dut\_cust\_base\_test for EP controller. macro `SVT\_PCIE\_TEST\_SUITE\_RC\_DUT\_TEST which points to pcie\_rc\_dut\_cust\_base\_test for RC controller

# 5.7 Installation and Setup

When unpacked from their self-installer (.run file) packages, the PCIe VIP Test Suite products are installed into the user-specified DESIGNWARE\_HOME directory, under the vip sub-tree. Since they are related/dependent products the pcie\_svt, mphy\_svt, and amba\_svt VIP products are also included in the self-installer for the Test Suite product (along with other supporting items such as common and svt). However, the IIP DWC\_pcie Core is not included in the PCIe VIP Test Suite product delivery: Users of that Core acquire it using a separate license and delivery.

The basic structure of a user's DESIGNWARE\_HOME tree that includes the PCIe IIP Core (purchased and installed separately), and the PCIe VIP Test Suite product is shown in Figure .

#### Structure of a DESIGNWARE\_HOME tree that includes the PCIe IIP Core



Synopsys tools such as coreConsultant and dw\_vip\_setup are used to set up a workspace that may include a configured core and an example testbench as a starting point.

# 5.8 Example Testbench Setup

The VIP product setup script is **\$DESIGNWARE\_HOME/bin/dw\_vip\_setup**. It is used to set up the example testbench in a specified directory. For example:

```
$DESIGNWARE_HOME/bin/dw_vip_setup -p design-dir -svlog
pcie_test_suite_svt/tb_dut_pcie
```

The directory structure produced by **dw\_vip\_setup** for setting up a tb\_dut\_pcie (Unified) Test Suite testbench, starting at the *design-directory*, is shown below



Fig 5.3.1 Directory Structure Produced by dw\_vip\_setup

# 5.9 Testbench directory structure

The initial directory structure within the testbench will be as below



Fig 5.5 : Test bench directory structure.

The general usage of the structure is as follows:

• tb\_dut\_pcie : Top level of testbench. Includes top level Verilog module definition, Makefile, and scripts supporting the execution of the testbench.

#### **Testcase Naming convention:**

Unified testbanch runs the same testcases in different configuration. E.g endpoint as DUT, root as DUT or PHY as DUT. As the same testcases could be used for all different configurations, so a trailing - suffix used to differentiate the testcases. The class name inside the testcase does not have this suffix. It is used to get pass the compilation. Below is the conventions used.

1. PHY: ts.<testcase name>-phy.sv

2. EP (ep as dut): ts.<testcase name>-ep.sv

3. RC (rc as dut): ts.<testcase name>-rc.sv

### 5.10 Simulator Command Usage Summary

```
gmake USE_SIMULATOR=<vcsvlog> \
    <testname: class to be instantiated using UVM_TESTNAME> \
    SVT_PCIE_TEST_SUITE_DUT_COMPILE_FILE=<dut_specific_compile_switches.f
    > \
    SVT_PCIE_TEST_SUITE_TOPOLOGY_FILE=<dut_specific_topology.svi>
```

#### Example:

#### EP:

gmake SVT\_PCIE\_LINK\_SPEED=GEN4 demo\_dl\_link\_up\_test-ep
SVT\_PCIE\_TEST\_SUITE\_TOPOLOGY\_FILE=topology\_dut\_snps\_pcie\_ep\_vip.svi
SVT\_PCIE\_TEST\_SUITE\_DUT\_COMPILE\_FILE=compile\_dut\_snps\_pcie\_ep\_vip\_ser
des.f

#### RC:

gmake SVT\_PCIE\_LINK\_SPEED=GEN4 demo\_dl\_link\_up\_test-rc
SVT\_PCIE\_TEST\_SUITE\_TOPOLOGY\_FILE=topology\_dut\_snps\_pcie\_rc\_vip.svi
SVT\_PCIE\_TEST\_SUITE\_DUT\_COMPILE\_FILE=compile\_dut\_snps\_pcie\_rc\_vip\_ser
des.f

### 5.11 Running Test Cases

#### · Compile and Run (Default setting)

```
gmake SVT_PCIE_TEST_SUITE_TOPOLOGY_FILE=topology_dut_snps_pcie_ep_vip.svi
SVT_PCIE_TEST_SUITE_DUT_COMPILE_FILE=compile_dut_snps_pcie_ep_vip_serdes.
f   USE_SIMULATOR=vcsvlog   VERBOSITY=debug
SVT_PCIE_ENABLE_TRANSACTION_LOGGING=1   demo_dl_link_up_test-ep
```

Table 1: Complie and Topology File Combination for PIPE and SERDES

| Configuration | Complile File                         | Topology File                     |
|---------------|---------------------------------------|-----------------------------------|
| EP PIPE       | compile_dut_snps_pcie_ep_vip.f        | topology_dut_snps_pcie_ep_vip.svi |
| RC PIPE       | compile_dut_snps_pcie_rc_vip.f        | topology_dut_snps_pcie_rc_vip.svi |
| EP SERDES     | compile_dut_snps_pcie_ep_vip_serdes.f | topology_dut_snps_pcie_ep_vip.svi |
| RC SERDES     | compile_dut_snps_pcie_rc_vip_serdes.f | topology_dut_snps_pcie_rc_vip.svi |

Results in traffic on single link:

Rate Gen 3 and Width = 32 (Max Width Supported by the DUT model)

For the command line options used dere please refer to section 3.5

The above run command generates the following log files:

demo dl link up test [0] ep.sym log

- demo\_dl\_link\_up\_test\_[0]\_ep.xact\_log
- demo\_dl\_link\_up\_test\_[0]\_rc.sym\_log
- demo\_dl\_link\_up\_test\_[0]\_rc.xact\_log

the test\_[0] convention in the symbol and xact log signifies which link this log belongs to. [0] signifies that it belongs to link 0.