Verification Continuum™

# VC Verification IP PCIe Test Suite EP/RC DUT Integration Guide

Version S-2021.06, June 2021



### **Copyright Notice and Proprietary Information**

© 2021 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

# **Contents**

| Preface                                                        | 5  |
|----------------------------------------------------------------|----|
| Chapter 1 RC/EP DUT Integration                                | 6  |
| 1.1 Integrating the Test Suite Testbench Components with a DUT |    |
| 1.2 Validating the Integration                                 | 25 |

## **Preface**

#### **About This Document**

This guide provides you the information on how to integrate a RC/EP DUT in PIPE or Serial mode for VC VIP PCIe Test Suite.

#### **Web Resources**

- Documentation through SolvNetPlus: https://solvnetplus.synopsys.com (Synopsys password required)
- Synopsys Common Licensing (SCL): http://www.synopsys.com/keys

#### **Customer Support**

To obtain support for your product, choose one of the following:

- Go to https://solvnetplus.synopsys.com and open a case.
   Enter the information according to your environment and your issue.
- Send an e-mail message to support\_center@synopsys.com
  - ◆ Include the Product name, Sub Product name, and Product version for which you want to register the problem.
- Telephone your local support center.
  - North America:
     Call 1-800-245-8005 from 7 AM to 5:30 PM Pacific time, Monday through Friday.
  - ◆ All other countries: https://www.synopsys.com/support/global-support-centers.html

#### **Synopsys Statement on Inclusivity and Diversity**

Synopsys is committed to creating an inclusive environment where every employee, customer, and partner feels welcomed. We are reviewing and removing exclusionary language from our products and supporting customer-facing collateral. Our effort also includes internal initiatives to remove biased language from our engineering and working environment, including terms that are embedded in our software and IPs. At the same time, we are working to ensure that our web content and software applications are usable to people of varying abilities. You may still find examples of non-inclusive language in our software or documentation as our IPs implement industry-standard specifications that are currently under review to remove exclusionary language.

# **1** RC/EP DUT Integration

This guide describes the steps to integrate a RC/EP DUT in PIPE or Serial mode to achieve the following objectives:

- ❖ To connect the DUT and VIP using macro and interface based approach.
- ♦ Configure VIP and get the link up by running sanity test demo\_pl\_gen1\_linkup\_test- ep/rc.

This chapter discusses the following topics:

- Integrating the Test Suite Testbench Components with a DUT
- Validating the Integration

#### 1.1 Integrating the Test Suite Testbench Components with a DUT

Perform the following steps to integrate a DUT with VIP:

- Step 1: Top Module
- Step 2: Create Custom Topology Files (Used for VIP-DUT Connection)
- Step 3: Basic Application BFM Integration
- Step 4: Create a DUT ENV Wrapper
- Step 5: Create a Base Test by Extending from pcie\_unified\_base\_test
- Step 6: Create a DUT Compile File List

#### **Step 1: Top Module**

This step is applicable for all the following cases:

- Case 1: User *top* module instantiated in the test suite *top* module.
- Case 2: Test suite *top* module instantiated in the user *top* module.
- Case 3: Directly using the test suite *top* module for integrating the DUT.

The following snippet from the *top.sv* file lists the necessary major hooks. However, the entire test\_top module is required.

```
`include "cust_pre_tb_top.svi"
   `include "snps_pcie_test_suite.pkg"
   // This file further include "cust_pcie_test_suite_pkg_files.svi"
   module test_top();
   import snps_pcie_test_suite_pkg::*;
   `include "svt_pcie_test_suite_topology_file.svi"
   endmodule
```



Any filename that starts with "cust\_\*" will remain unchanged in the future releases. You must save a local copy of such files and make sure that your file is selected in the compile flow so that your changes are not overridden when the *tb* directory is upgraded with the new version of the test suite.

- Update the following files for Case 1 and Case 3.
  - cust\_pre\_tb\_top.svi: This file is provided as a hook so that this can be populated to add DUT-specific defines or definitions of the modules to be used (DUT itself/other VIPs and so on).
     These files can be modified by the users.

Few possible inclusions are:

- ♦ DUT-related files, macros, constants, and so on
- ♦ Clock reset module
- ♦ Application interface (axi.if, apb.if, and so on)
- ♦ Application VIP packages (axi.uvm.pkg, appl.vip.uvm.pkg, and so on)

If you have done all the required inclusions in your *top* testbench, then this file does not require any changes. Existing test suite class packages will then be imported via the *snps\_pcie\_test\_suite.pkg* hook. If the elements of user-defined packages are used in the *top*, then you must add import calls in the topology file.

- cust\_pcie\_test\_suite\_pkg\_files.svi: This file is provided as a hook so that you can populate this file to
  - ♦ Import the existing packages in user setup to this file (optional).
  - Add third-party DUT-specific classes as part of package snps\_pcie\_test\_suite.
  - ♦ Include extended user env and base test files.
    - If you have done all the required inclusions in your *top* testbench, then this file does not require any changes.
- ◆ svt\_pcie\_test\_suite\_topology\_file: This file includes VIP instantiation and connection to the DUT. If you have already done the connection in your connection file, then you can create a symbolic link of your DUT connection file with the name svt\_pcie\_test\_suite\_topology\_file.svi, otherwise create a topology (connection) file as described in Step 2.

For Case 2, you can either instantiate the test suite test\_top module in your existing *top* module (*tb\_top.sv*) or create your *top* file and/or copy all the contents of the test suite *top.sv* file to your *top* file.

Override SNPS test\_top module.

This step is applicable when the test suite *top* module is directly instantiated in the user *top* module instead of copying its necessary contents.

- ◆ Rename SNPS test\_top module: You can override SNPS test\_top module with any name by overriding macro SVT\_PCIE\_TEST\_SUITE\_SNPS\_TEST\_TOP. By default, the value of this macro is test\_top.
- ◆ To invoke SNPS test\_top as a child module in your test\_top, you can invoke run\_phase from SNPS top module with the SVT\_PCIE\_TEST\_SUITE\_INVOKE\_RUN\_PHASE parameter. The default value of parameter is 1, which implies that the run\_phase is invoked from SNPS top module.

#### Step 2: Create Custom Topology Files (Used for VIP-DUT Connection)

Reference: *topology\_dut\_cust\_controller.svi* 



The *topology\_dut\_cust\_controller.svi* file is an example which shows the steps for connections and integrations. You can use this file if you do not want to use macros to make the connections. If you want to use the macros method for the connections, then you can start with the *topology\_dut\_snps\_pcie\_ep\_rc\_vip.svi* file.

This file includes the following:

- ◆ SVT PCIe Unified VIP (module and interface) instances
- ◆ DUT instance (may or may not be part of the topology file)
- ◆ PCIe signal connections between VIP and DUT instance
- With gmake/run\_dut\_pcie option

The <code>svt\_pcie\_test\_suite\_topology\_file.svi</code> file is created at runtime and is not part of the installation example. When you invoke the simulation using <code>gmake</code> command, <code>tb\_dut\_pcie/Makefile</code> creates a symbolic link named <code>svt\_pcie\_test\_suite\_topology\_file.svi</code> pointing to the filename passed via switch <code>SVT\_PCIE\_TEST\_SUITE\_TOPOLOGY\_FILE</code>.

#### Usage:

```
gmake USE_SIMULATOR=<vcsvlog> \
    <testname: class to be instantiated using UVM_TESTNAME> \
    SVT_PCIE_TEST_SUITE_DUT_COMPILE_FILE=<dut_specific_compile_file.f> \
    SVT_PCIE_TEST_SUITE_TOPOLOGY_FILE=<dut_specific_topology.svi> \
    SVT_PCIE_TEST_SUITE_PLUSARG_FILE=<tests/*.scr>
```

#### Example:

```
gmake USE_SIMULATOR=vcsvlog demo_pl_gen1_linkup_test-ep/rc\
SVT_PCIE_TEST_SUITE_DUT_COMPILE_FILE=<dut_specific_compile_file.f> \
SVT_PCIE_TEST_SUITE_TOPOLOGY_FILE=<dut_specific_topology.svi>
```

Without gmake/run\_dut\_pcie option

You must create this file in your local directory and create a link (symbolic link) with *svt\_pcie\_test\_suite\_topology\_file.svi* file.

#### VIP Instantiation and DUT Connections in a Topology File

The reference topology file *topology\_dut\_cust\_controller.svi* shows the recommended approach for connecting the VIP and DUT. The VIP instantiation and connection to DUT can be made by customizing helper macros or by directly instantiating the VIP. In the reference file, creating instances of PCIe VIP HDL agent and its associated interface and forming the link using two instances of interface is done directly in the file without the use of helper macros, whereas the cross-connecting signals of one interface instance to another interface instance is done using the helper macro SVT\_PCIE\_ICM\_SER\_SER\_LINK for serial interface and SVT\_PCIE\_ICM\_PIPE\_PIPE\_LINK for PIPE interface.

- Connections in a topology file
  - ♦ Instantiate two instances of dual mode VIP supporting various PCIe signal interconnects.

```
// This is the interface of VIP acting as EP/RC for RC/EP DUT

svt_pcie_if port_if_0(clkreq_n[0], wake_n);
svt_pcie_single_port_device_agent_hdl dm_vip_as_vip(port_if_0);

// This is second VIP instance, will act as Application VIP

svt_pcie_if port_if_1(clkreq_n[0], wake_n);
svt_pcie_single_port_device_agent_hdl dm_vip_as_dut(port_if_1);
```

Figure 1-1 VIP and Interface Instantiation





◆ Compile-time settings of first VIP instance.

```
defparam dm vip as vip.SVT PCIE UI DISPLAY NAME = "dm vip as vip.";
defparam dm_vip_as_vip.SVT_PCIE_UI_ENABLE_CFG_BLOCK= 0;
defparam dm_vip_as_vip.SVT_PCIE_UI_PCIE_SPEC_VER =
`SVT_PCIE_UI_PCIE_SPEC_VER_4_0;
defparam dm_vip_as_vip.SVT_PCIE_UI_PIPE_SPEC_VER =
`SVT_PCIE_UI_PIPE_SPEC_VER_4_2;
defparam dm vip as vip.SVT PCIE UI NUM PHYSICAL LANES= 1;
defparam dm_vip_as_vip.SVT_PCIE_UI_HIERARCHY_NUMBER= 0;
defparam dm_vip_as_vip.SVT_PCIE_UI_MPIPE= 0;
`ifdef SERDES TB
defparam dm_vip_as_vip.SVT_PCIE_UI_PHY_INTERFACE_TYPE=
`SVT PCIE UI PHY INTERFACE TYPE SERDES;
defparam dm_vip_as_vip.SVT_PCIE_UI_PHY_INTERFACE_TYPE=
`SVT_PCIE_UI_PHY_INTERFACE_TYPE_PIPE;
`endif
`ifdef SVT_PCIE_TEST_SUITE_EP_IS_DUT
defparam dm_vip_as_vip.SVT_PCIE_UI_DEVICE_IS_ROOT= 1; // for EP DUT, VIP is acts as a root
defparam dm vip as vip.SVT PCIE UI DEVICE IS ROOT= 0; // for RC DUT, VIP is Endpoint
endif
defparam dm_vip_as_vip.SVT_PCIE_UI_ENABLE_SHADOW_MEMORY_CHECKING= 0;
defparam dm_vip_as_vip.SVT_PCIE_UI_CONNECT_ACTIVE_VIP= 1;
defparam dm_vip_as_vip.SVT_PCIE_UI_PIPE_CLK_FROM_MAC= 0;
defparam dm_vip_as_vip.SVT_PCIE_UI_CONNECT_UPSTREAM_PORT_MONITOR = 0;
defparam dm_vip_as_vip.SVT_PCIE_UI_CONNECT_DOWNSTREAM_PORT_MONITOR = 0;
```

Figure 1-2 VIP#1 Settings





Compile-time settings of second VIP Instance.

```
defparam dm vip as dut.SVT PCIE UI DISPLAY NAME = "dm vip as dut.";
defparam dm vip as dut.SVT PCIE UI ENABLE CFG BLOCK= 0;
defparam dm_vip_as_dut.SVT_PCIE_UI_PCIE_SPEC_VER =
`SVT_PCIE_UI_PCIE_SPEC_VER_4_0;
defparam dm_vip_as_dut.SVT_PCIE_UI_PIPE_SPEC_VER =
`SVT_PCIE_UI_PIPE_SPEC_VER_4_2;
defparam dm_vip_as_dut.SVT_PCIE_UI_NUM_PHYSICAL_LANES= 1;
defparam dm_vip_as_dut.SVT_PCIE_UI_HIERARCHY_NUMBER= 0;
defparam dm_vip_as_dut.SVT_PCIE_UI_MPIPE= 1;
ifdef SERDES_TB
defparam dm_vip_as_dut.SVT_PCIE_UI_PHY_INTERFACE_TYPE=
`SVT_PCIE_UI_PHY_INTERFACE_TYPE_SERDES;
defparam dm_vip_as_dut.SVT_PCIE_UI_PHY_INTERFACE_TYPE=
`SVT_PCIE_UI_PHY_INTERFACE_TYPE_PIPE;
`endif
`ifdef SVT PCIE TEST SUITE EP IS DUT
defparam dm_vip_as_dut.SVT_PCIE_UI_DEVICE_IS_ROOT = 0;
defparam dm vip as dut.SVT PCIE UI DEVICE IS ROOT = 1;
endif
defparam dm_vip_as_dut.SVT_PCIE_UI_ENABLE_SHADOW_MEMORY_CHECKING= 0;
defparam dm_vip_as_dut.SVT_PCIE_UI_CONNECT_ACTIVE_VIP= 1;
defparam dm vip as dut.SVT PCIE UI PIPE CLK FROM MAC= 0;
defparam dm vip as dut.SVT PCIE UI CONNECT UPSTREAM PORT MONITOR = 0;
defparam dm_vip_as_dut.SVT_PCIE_UI_CONNECT_DOWNSTREAM_PORT_MONITOR = 0;
```

Figure 1-3 RC and EP VIP Settings





◆ Map the parameter values to interface variables by invoking update\_if\_variables(...) for each VIP instance.

```
initial begin

dm_vip_as_vip.update_if_variables(4'h0, //port_id

4'h0, //link_id

"uvm_test_top" // UVM class instance to which the Active VIP

Interface will be targeted

,"" // UVM class instance to which the Passive VIP Interface will be

targeted. Not used for now

,1 // Bit to enable whether link_id value should be used in

construction of string used to store the ACTIVE VIP virtual interface handle in uvm_config_db

,0 // Bit to enable whether link_id value should be used in construction

of string used to store the Passive VIP virtual interface handle in uvm_config_db

);

dm_vip_as_dut.update_if_variables(4'h1, //port_id

4'h0, //link_id

"uvm_test_top" // UVM class instance to which the Active VIP

Interface will be targeted

,"" // UVM class instance to which the Passive VIP Interface will be

targeted. Not used for now

,1 // Bit to enable whether link_id value should be used in

construction of string used to store the ACTIVE VIP virtual interface handle in uvm_config_db

,0 // Bit to enable whether link_id value should be used in

construction of string used to store the Passive VIP virtual interface handle in uvm_config_db

);

end
```

Figure 1-4 VIP Settings Mapped to Interface Variables





◆ Cross-connect signals of one interface instance to another interface instance using macro.

```
`ifdef SVT_PCIE_TEST_SUITE_SERDES_TB.

//connect PCle Serial interfaces of VIP instances to form PCle Serial link.

//Macro assumes the arguments as link_number, a serial vip instance, another serial vip instance

`SVT_PCIE_ICM_SER_SER_LINK(0,dm_vip_as_vip,dm_vip_as_dut)

`else

//cross connect PCle SERIAL interfaces of VIP instances to form PCle PIPE link

// Macro assumes the arguments as link_number, vip instance representing phy side i.e. MPIPE=0, vip instance representing Controller (MPIPE=1)

`SVT_PCIE_ICM_PIPE_PIPE_LINK(0,dm_vip_as_vip,dm_vip_as_dut)

`endif
```

Figure 1-5 RC and EP VIP Interface Cross Connected



◆ Deactivate the TL, DL and PL stack of EP/RC VIP#2 (VIP acting as a DUT) instance by setting the interface type to `SVT\_PCIE\_UI\_PHY\_INTERFACE\_TYPE\_APP.

```
// Application VIP connection and configuration and DUT connection
defparam dm_vip_as_dut.phy_interface_type = `SVT_PCIE_UI_PHY_INTERFACE_TYPE_APP;
```

Figure 1-6 VIP#2 Converted to Application VIP



- ♦ This setting will disable the TL, DL and PL stack of the VIP#2 that is acting as a DUT (dm\_vip\_as\_dut).
- ♦ With this change, the VIP#2 now becomes an Application VIP which is connected to the DUT through application interface app\_if. The Application interface contains clock and reset only.
- Supply clock and reset to Application VIP.

```
// Supply clock and reset to the VIP whose application layer is active but TL,DL and PL stack is INACTIVE
always @(*)dm_vip_as_dut.vip_port_if.app_if.reset =
    `CUSTOMER_DUT_INSTANCE.app_or_tl_reset; // input to VIP instance to reset the app layer which is driving the DUT TL,DL,PL stack
always @(*) dm_vip_as_dut.app_if.appl_clk =
    `CUSTOMER_DUT_INSTANCE.free_running_or_gated_clock; // input to VIP instance for app layer which is driving the DUT TL,DL,PL stack.
```

♦ The RC/EP VIP#1 interface (ser/pipe\_if) is connected to VIP#2 Interface (ser/pipe\_if) which in turn gets connected to DUT as shown in the code below. This makes the VIP#2 interface connection just a pass through (see Figure 1-7).

#### **J** Note

The above connection is equivalent to EP/RC DUT directly connected to RC/EP VIP.

- ♦ This connection practice ensures proper connection between RC and EP interface which are defined in macros provided in hdl\_interconnect.macros.sv file.
- Additionally, you can run any test in demo (VIP-VIP) mode without modifying the connection.

#### **∡** Note

The Tx signals of VIP#2 interface (dm\_vip\_as\_dut.vip\_port\_if) must be connected to Tx signals of the DUT. Similarly, Rx of VIP#2 interface (dm\_vip\_as\_dut.vip\_port\_if) to Rx signals of the DUT. The Tx-Rx cross-connection is already done in the macro (SVT\_PCIE\_ICM\_SER\_SER\_LINK/SVT\_PCIE\_ICM\_PIPE\_PIPE\_LINK) used to connect the two interfaces.

◆ Connect the EP/RC DUT to RC/EP VIP through dm\_vip\_as\_dut instance of VIP.

```
`ifdef SERDES_TB
always @(*) `CUSTOMER_DUT_INSTANCE.rx_datap_0 =
dm_vip_as_dut.vip_port_if.ser_if.rx_datap_0 ;
always @(*) `CUSTOMER_DUT_INSTANCE.rx_datan_0 =
dm_vip_as_dut.vip_port_if.ser_if.rx_datan_0 ;
always @(*)dm_vip_as_dut.vip_port_if.ser_if.tx_datap_0 =
`CUSTOMER_DUT_INSTANCE.tx_datap_0;
   always @(*)dm_vip_as_dut.vip_port_if.ser_if.tx_datan_0 =
   `CUSTOMER_DUT_INSTANCE.tx_datan_0;
`else
always @(*) `CUSTOMER_DUT_INSTANCE.pclk =dm_vip_as_dut.vip_port_if.pipe_if.pclk;
always @(*) `CUSTOMER_DUT_INSTANCE.max_pclk =
dm_vip_as_dut.vip_port_if.pipe_if.max_pclk;
always @(*) `CUSTOMER_DUT_INSTANCE.reset = common_pwr_on_reset;
always @(*)dm_vip_as_dut.vip_port_if.pipe_if.rate= `CUSTOMER_DUT_INSTANCE.rate;
always @(*)dm_vip_as_dut.vip_port_if.pipe_if.pclk_rate=
`CUSTOMER_DUT_INSTANCE.pclk_rate;
always @(*) `CUSTOMER_DUT_INSTANCE.rx_data_0 =
dm_vip_as_dut.vip_port_if.pipe_if.rx_data_0 ;
always @(*)`CUSTOMER_DUT_INSTANCE.rx_data_k_0 =
dm_vip_as_dut.vip_port_if.pipe_if.rx_data_k_0 ;
always @(*) `CUSTOMER_DUT_INSTANCE.rx_status_0 =
dm_vip_as_dut.vip_port_if.pipe_if.rx_status_0 ;
always @(*)`CUSTOMER_DUT_INSTANCE.rx_valid_0 =
dm_vip_as_dut.vip_port_if.pipe_if.rx_valid_0 ;
. . . . . .
```

Figure 1-7 VIP-DUT Connection



Step 3: Basic Application BFM Integration



The Application BFM provided with the testbench is only a reference model. If the DUT Application interface is AXI, then you can take this as a reference and implement/enhance it as per your DUT requirement. The user should own this component and maintain it. Synopsys does not provide reference Application BFM for any other interface.

Figure 1-8 DUT Controller ENV with Basic Application BFM Instantiation



In the initial phase, Application BFM is used to communicate the DUT status to the sequences and test cases. A basic Application BFM basic\_pcie\_dut\_external\_app\_bfm.sv is available in env/reference\_app\_bfm directory of

the tb\_dut\_pcie testbench. In the absence of your custom Application BFM, you can use this basic external Application BFM with few updates and connections.

This basic Application BFM will not compile as-is in your testbench environment. The update\_ltssm\_state method contains the example code for mapping of DUT LTSSM state to svt\_pcie\_status object of the VIP. Similarly, you must map your DUT LTSSM states to the ltssm\_state object of svt\_pcie\_pl\_status class of the VIP. The test suite sequences and test cases rely on this status object to make progress.

The Application BFM connects to the DUT via the dut\_specific\_if interface. A basic DUT-specific interface is also part of this testbench in *env/reference\_app\_bfm* directory. It includes the basic signals like DL and PL link up and DUT LTSSM states that are required to communicate the DUT status to tests/sequences.

To check the initial link up, you must run PL layer tests, these tests depend on DUT status to complete the sequence.



With the basic Application BFM, you can only run PL layer tests. For DL and TL layers, you must implement the complete Application BFM.

To instantiate and connect the Application BFM to the DUT interface signal, perform the following steps:

1. Copy the <code>basic\_pcie\_dut\_external\_app\_bfm.sv</code> to any other location, rename it and implement the <code>update\_ltssm\_state</code> method to map the DUT LTSSM states with VIP LTSSM states. Include this file in <code>cust\_pcie\_test\_suite\_pkg\_files.svi</code> for compilation.

2. Review the contents of the file *tb\_dut\_pcie/env/reference\_app\_bfm/dut\_specific\_interface.svi*. Copy this file into any other directory, include this interface file and define the macro SVT\_PCIE\_TEST\_SUITE\_DUT\_SPECIFIC\_IF in *cust\_pre\_tb\_top.svi*.

```
`define SVT_PCIE_TEST_SUITE_DUT_SPECIFIC_IF dut_specific_interface
`include "dut_specific_interface.svi"
```

3. Instantiate the DUT-specific interface file in your topology file and pass the interface to the external\_app\_bfm instance of env through uvm\_config\_db#()::set utility.

```
/** DUT specific signals */
dut_specific_interface dut_specific_if();
initial
    uvm_config_db#(virtual dut_specific_interface)::set(uvm_root::get(),
"uvm_test_top.env. external_app_bfm ", "dut_specific_if", dut_specific_if);
```

4. Connect the interface signals to appropriate signals of the DUT in the topology file.

For example,

```
assign dut_specific_if.core_clk = dut_core_clk;
assign dut_specific_if.pl_link_up = dut_pl_link_status[3];
assign dut_specific_if.dut_ltssm_state = dut_ltssm_info[5:0];
assign dut_specific_if.dl_link_up = dut_dl_link_up;
```

- 5. Instantiate the basic Application BFM in env class as described in Step 4.
- 6. Create the external\_app\_bfm instance in the build\_phase of env class extended class from snps\_pcie\_dm\_dut\_env as shown in Example 1-1.

#### Step 4: Create a DUT ENV Wrapper

The instructions given in this step are mandatory even though you have your own env (uvm\_env).

- \* Create a DUT env file extending from snps\_pcie\_dm\_dut\_env. During initial integration phase, this class is required to instantiate Application BFM.
- ♦ Other DUT application specific components like application specific interface, application VIP agents, application VIP configuration instance, RAL Model and so on can also be directly instantiated in this env or user env class. Alternatively, user testbench env can be instantiated in user base test from which all the test suite tests will be extended. For more details, see Step 5.

# Example 1-1 Create DUT ENV Extended from snps\_pcie\_dm\_dut\_env and Instantiate Basic Application BFM in it

```
class dut_controller_env extends snps_pcie_dm_dut_env;
    `uvm_component_utils(dut_controller_env)
.....
/** Instantiating Application BFM*/
    pcie_dut_external_app_bfm external_app_bfm;
function void dut_controller_env::build_phase(uvm_phase phase);
.....
external_app_bfm =
    pcie_dut_external_app_bfm::type_id::create("external_app_bfm",this);
endfunction
endclass
```

The DUT env file can be included in <code>cust\_pcie\_test\_suite\_pkg\_files.svi</code> for maintaining the correct compilation order. You must override the <code>snps\_pcie\_device\_env</code> instance (instantiated in <code>snps\_pcie\_link\_env</code> as <code>rc\_env/ep\_env</code>) by this class in the <code>set\_env\_overrides</code> method of extended base test as described in Step 5.

Figure 1-9 shows the env class hierarchy.

Figure 1-9 ENV Class Hierarchy



The snps\_pcie\_link\_env class contains an object of snps\_pcie\_device env for rc\_env and ep\_env. You can create your DUT env class extending from snps\_pcie\_dm\_dut\_env which is extended from snps\_pcie\_device\_env.

The snps\_pcie\_link\_env is instantiated in the pcie\_unified\_base test which you must extend to create user\_base\_test and override the ep\_dut/rc\_dut instance in link\_env with the user-extended env in the set\_env\_override method of the extended base\_test.

#### Step 5: Create a Base Test by Extending from pcie\_unified\_base\_test

Re-implement pcie\_unified\_base\_test::set\_env\_override method in your extended base test. This method is invoked in pcie\_unified\_base\_test at the appropriate point during the build\_phase.

• Override the default env for ep/rc\_env present in snps\_pcie\_link\_env with the env class name that was created in Step 4.

```
virtual function void set env overrides (`SVT PCIE TEST SUITE CONFIGURATION TYPE
link_cfg);
    set_inst_override_by_type({link_cfg.path_to_pcie_test_suite_env, ".ep_env" },
                               snps_pcie_device_env::get_type(),
                   `ifdef VIP AS EP DUT
                              snps_pcie_dm_vip_env::get_type());
                    `else
                               dut controller env::get type());
                    `endif
    set inst override by type({ link cfg.path to pcie test suite env, ".rc env"
},
                              snps_pcie_device_env::get_type(),
                    `ifdef VIP AS RC DUT
                              snps pcie dm vip env::get type());
                     `else
                               dut controller env::get type());
                     `endif
  endfunction
```

All VIP configuration settings as per the DUT configuration can be done in this file or using *src/txt* file approach. For example, clock tolerance setting in case of SERDES interface, LTSSM state timeout settings, speed, link width, specification version and so on.



If your env has an instance of VIP agent, then it needs to be removed as the required VIP instance is already present in the TS env (snps\_pcie\_link\_env). Retaining additional instances of VIP agent will lead to the uvm\_fatal—could not register err\_check or Display name does not match.

If you already have settings in your base test which is also instantiating user env, then the recommended use model is as follows:

Figure 1-10 Base Test Hierarchy



- ◆ Extend the pcie\_unified\_base\_test from user\_base\_test.

  This can be done by setting the macro SVT\_PCIE\_TEST\_SUITE\_USER\_BASE\_TEST to user base test name. By default, the unified\_base\_test is extended from uvm\_test.
- ◆ As the extended base test will now be extended from unified base test, it includes both user env instance and extended DUT env instance that was created in Step 3.
- ◆ All test suite tests will be extended from this extended base test as shown in Figure 1-11.

Figure 1-11 Extended Base Test



You can make/add implementation-specific customizations in this base test class by referring to file pcie\_e/rcp\_dut\_cust\_base\_test.sv. It is recommended that, in this file, you can add/modify only those

configurations that are generic, applicable to all test and are not dynamic. For all test-specific configurations, follow the *src/txt* file approach.



All the mandatory code is present only in <code>pcie\_unified\_base\_test</code>, therefore you must extend your base test from <code>pcie\_unified\_base\_test</code> depending on the requirement even for meeting multi-DUT requirement in a single test. The <code>pcie\_ep/rc\_dut\_cust\_base\_test</code> class must be used as a reference. It is recommended not to extend this class, use it only as a reference.

All test suite tests are extended from pcie\_unified\_base\_test. To replace the test suite base test with your extended base test, you must add the following macros in the compile file discussed in Step 6.

```
+define+SVT_PCIE_TEST_SUITE_EP/RC_DUT_TEST=<extended_base_test_name>
```

For example,

```
+define+SVT_PCIE_TEST_SUITE_EP/RC_DUT_TEST=pcie_ep_dut_controller_base_test
```

Use of scoreboard during initial integration: Before enabling scoreboard, make sure that the inbound/outbound flow is correct to avoid unnecessary errors from the scoreboard. It is recommended to disable scoreboard by setting the enable\_scoreboard attribute of pcie\_test\_suite\_configuration\_svt class to 0 during the initial integration of DUT and initial phase of Application BFM development, until the inbound/outbound flow and port connections are verified.

cfg.enable\_scoreboard = 1'b0;

#### Step 6: Create a DUT Compile File List

You can use your compile setup to make the test suite inclusions and settings.

#### Reference

- **♦** compile\_dut\_cust\_controller.f
- ★ compile\_dut\_snps\_pcie\_ep\_pue\_iip\_pipe.f
- compile\_dut\_snps\_pcie\_ep\_pue\_iip\_serial.f
- ★ compile\_dut\_snps\_pcie\_rc\_pue\_iip\_pipe.f
- ◆ compile\_dut\_snps\_pcie\_rc\_pue\_iip\_serial.f
- ◆ The compile file includes compiler directives (+incdir, -y +libext+ and so on) required to compile the DUT files.
- ◆ If you run the test inside tb\_dut\_pcie directory, then you must create a compile file.
  - ♦ If you run the test outside tb\_dut\_pcie directory, then you can skip creating this file.
- With gmake option

The DUT compile file list can be specified either via make option SVT\_PCIE\_TEST\_SUITE\_DUT\_COMPILE\_FILE or without it. The svt\_pcie\_test\_suite\_dut\_compile\_file.f file is created at runtime and is not part of the installation example. When you invoke the simulation using gmake command, tb\_dut\_pcie/Makefile creates a symbolic link named

svt\_pcie\_test\_suite\_dut\_compile\_file.f pointing to the filename passed via gmake switch SVT\_PCIE\_TEST\_SUITE\_DUT\_COMPILE\_FILE.

#### Usage:

```
gmake USE_SIMULATOR=<vcsvlog> \
    <testname: class to be instantiated using UVM_TESTNAME> \
    SVT_PCIE_TEST_SUITE_DUT_COMPILE_FILE=<dut_specific_compile_file.f> \
    SVT_PCIE_TEST_SUITE_TOPOLOGY_FILE=<dut_specific_topology.svi>
    SVT_PCIE_TEST_SUITE_PLUSARG_FILE=<tests/*.scr> \
```

#### Without gmake option

You must create this file in your local directory and create a link (symbolic link) with *svt\_pcie\_test\_suite\_dut\_compile\_file.f* file.



You must modify the VIP configuration attributes as per the DUT requirement to get the link up to the desired speed of operation—that is, Gen1/Gen2/Gen3/Gen4.

#### 1.2 Validating the Integration

Table 1-1 lists the tests required for validating the integration.

Table 1-1 Test Cases for Validating the Integration

| Layer | Speed       | Test Case                                                | Description                                                                                                                                                                                               |
|-------|-------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PL    | GEN-1       | demo_pl_gen1_linkup_test-<br>ep/rc                       | This test case will check the LTSSM flow up to L0 in Gen1 speed.                                                                                                                                          |
| PL    | GEN-2       | <pre>demo_pl_gen1_to_gen2_speed _change_test-ep/rc</pre> | This test case will change the speed to Gen2 and check the LTSSM flow up to L0 in Gen2 speed.                                                                                                             |
| PL    | GEN-3       | <pre>demo_pl_gen1_to_gen3_speed _change_test-ep/rc</pre> | This test case will change the speed to Gen3 and check the LTSSM flow up to L0 in Gen3 speed.                                                                                                             |
| PL    | GEN-<br>2/3 | demo_gen3_pl_all_supported<br>_speed_change_test-ep/rc   | This test case validates multiple speed changes and verifies if the LTSSM is successfully achieving all speed changes. The flow is as follows:  Gen1 -> Gen-2 -> Gen-3 ->  Gen-2 -> Gen1 ->  Gen3 -> Gen1 |



By following the instructions (6 steps) for initial phase of integration, you should be able to get at least the link up at Gen1.