# NIMA POST-PROCESS BANNER TO BE REMOVED AFTER FINAL ACCEPTANCE

# Recent developments in the CBC3, a CMS micro-strip readout ASIC for track-trigger modules at the HL-LHC

F. Author1<sup>a,b,</sup>, J. Author2<sup>c</sup>, M. Author3<sup>d</sup>

#### **Abstract**

The CMS Binary Chip (CBC) is the front-end readout ASIC planned for the outermost layers of the CMS Phase 2 silicon outer tracker. Results from an extensive irradiation campaign carried out on the CBC3, the first version of the ASIC to include the full trigger logic circuitry, have demonstrated that the chip is capable of withstanding the levels of radiation expected at the HL-LHC, with only a slight (< 1%) increase in power consumption. Results from the irradiation campaign, and details of the novel damage model developed to describe the measurements and extrapolate to the final operating conditions, will be presented. Additionally results from the Fermilab test beam facility will be shown that demonstrate the full functionality of the stub-finding logic.

*Keywords:* Tracking detectors, Radiation Effects, Total Ionizing Dose, ASICs *PACS*: 29.40.Cs, 29.40.Gx

#### 1. Introduction

The Phase-2 CMS silicon tracker upgrade [1] will have to provide high-quality physics data while operating at the extreme beam intensities and particle collision rates foreseen at the high-luminosity upgrade of the Large Hadron Collider (HL-LHC). The outer tracker (OT) will be built from double-layered modules, each consisting of two strip (2S), or one pixel and one strip (PS) silicon sensors.



Figure 1: An OT 2S module with two front-end hybrids containing sixteen CBC3s for read out the full module. A service hybrid will provide power and data connectivity.

A single module can identify high transverse momentum tracks by looking for a pair of coincident hits (a stub) in nearby channels in the two closely separated sensors. Stubs from different layers can then be combined into tracks in off-detector electronics. The CMS Binary Chip (CBC) is a 254-channel front-end ASIC manufactured in 130 nm CMOS technology for the readout of the 2S modules (shown in fig. 1). The CBC3 [2] is the final prototype of the ASIC and the first to include the full logic circuitry required for stub finding.



Figure 2: A schematic of the CBC3 analogue front-end.

Total ionizing dose (TID) tests performed on the previous prototype [3] of the CBC showed a large, but temporary, increase in digital current and a pipeline sensitivity to occupancy. Both effects were attributed to radiation-induced leakage in the SRAM elements of the pipeline which motivated the decision to modify the SRAM block in the CBC3.

In this report the results of an X-ray irradiation campaign measuring the radiation-tolerance of the CBC3 are reported. A radiation damage model, developed to extrapolate the results to

Preprint submitted to Elsevier July 13, 2018

<sup>&</sup>lt;sup>a</sup>Institute 1, City, Country

<sup>&</sup>lt;sup>b</sup>Institute 2, City, Country

<sup>&</sup>lt;sup>c</sup>Institute 3, City, Country

<sup>&</sup>lt;sup>d</sup>Institute 6, City, Country

HL-LHC operating conditions, will also be described.

## 2. Experimental Procedure

Nine CBC3 chips were irradiated, using the CERN Seifert RP149 X-ray machine, at a variety of dose rates  $(0.11\pm0.02~kGy/h$  to  $23.0\pm4.6~kGy/h$ ) and temperatures  $(-20~^{\circ}\text{C}$  to 5  $^{\circ}\text{C}$ ). The temperature of the chips were controlled and monitored throughout the irradiation, and the dose rates were measured, with an uncertainty of 20%, using a calibrated PIN diode.

To replicate realistic operating conditions, a prototype DAQ system was used to provide the 320 MHz system clock, slow-control I2C commands, and clock-synchronous fast commands such as triggers and resets. The chips were wire-bonded to carrier boards plugged into an interface card, which provided the low voltage (1.25V) and level translation to interface to the DAQ. The interface card also provided monitoring of the digital and analogue currents, and the on-chip analogue bias signals.

#### 3. Results

#### 3.1. Current Consumption

The current consumption of the digital and analogue circuits recorded during the irradiation of a CBC3 at 23 kGy/h is shown in Figure 3.



Figure 3: Measured CBC3 digital (left axis) and analogue (right axis) currents during exposure to X-rays at the CERN X-ray irradiation facility. The color of the marker indicates the state of the X-ray machine during the measurement.

As with the previous version of the chip, a radiation-induced leakage current is observed for the CBC3. The current consumed begins to increase after a few kGy of dose and continues to increase up to a dose of approximately 15 kGy beyond which it decreases exponentially towards the initial value.

The initial irradiation was performed at a dose rate 10<sup>4</sup> times higher than that expected for the 2S modules closest to the interaction point, with chips 47 °C warmer than expected in the Phase-2 OT. Determining the magnitude of the current increase under realistic HL-LHC operating conditions therefore requires an understanding of the effect of temperature and dose rate on

the radiation induced leakage current. This motivated the undertaking of a series of measurements at different temperatures and dose rates summarized in Figure 4.



Figure 4: The (maximum) measured current consumption on the CBC3 digital rail as a function of dose rate. The color of the markers indicates the temperature at which the irradiation took place. All measurements used a bias voltage of 1.25 V.

The measured radiation induced increase in current rises for decreasing temperatures and increasing dose rates. The temperature of the CBCs when deployed in the Phase-2 OT will range from  $-17~^{\circ}\mathrm{C}$  to  $-9~^{\circ}\mathrm{C}$ ; and the expected dose rate, indicated by a dashed line in Figure 4, is approximately 2% of the lowest dose rate reached in the X-ray irradiations.

#### 3.2. Analogue Front-End Performance

To verify robustness of the CBC3 analogue front-end against damage from ionizing radiation all parameters critical to its operation were monitored throughout. This included checking the behavior of analogue bias registers, verification of on-chip pipeline by measuring the response to the internal test pulse, and continuous monitoring of the pedestal and the noise.

The two most important analogue biases are: the output of the band-gap reference  $(V_{BG})$  circuit and the comparator threshold voltage  $(V_{cth})$ .  $V_{BG}$  is the reference for all on-chip analogue biases, and  $V_{cth}$  determines the global comparator threshold (shown in Figure 2). The resolution of  $V_{th}$ , provided by a 10 bit digital to analogue converter (DAC) with reference voltages provided by the analogue supply rail  $(V_{DDA})$  and the on-chip ground (GND), is given by

$$V_{cth} \left[ \frac{\text{mV}}{\text{DAC units}} \right] = \frac{V_{DDA} - GND}{1024} = \frac{2V_{BG} - GND}{1024},$$
 (1)

where  $V_{DDA}$  is twice  $V_{BG}$ .

The evolution of the band-gap reference voltage during irradiation, and the corresponding change in  $V_{cth}$ , for a chip irradiated at 2.3 kGy/h and a temperature of -5 °C is shown in Figure 5. The measured 10 mV increase (O(2%)) in the band-gap reference voltage of the chip is within the expected range ( $\pm 12$  mV) for the circuit used in the CBC3 [4]; and the increase in threshold voltage is as expected from Equation (1).

The noise and pedestal in a binary system such as the CBC3 must be inferred from an S-curve which shows the fraction of events in which a hit is detected as a function of the comparator



Figure 5:  $V_{BG}$  and  $V_{cth}$  during irradiation; the comparator threshold corresponds to the output of the bias DAC at the nominal threshold setting of ≈580 DAC units.



Figure 6: S-curves measured during the irradiation period: (left) using the onchip test pulse to inject charge equivalent to 1 MIP, and (right) with no charge injected. The color of the markers indicates the dose received at the time of measurement, and the dashed lines the result of the fit using Equation (2).

threshold  $V_{cth}$ . Examples of S-curves collected during an irradiation are shown in Figure 6. Fitting the S-curve with a sigmoid of the form:

$$f(x,\mu,\sigma) = \frac{1}{2} [1 + \operatorname{erf}(\frac{x-\mu}{\sqrt{2}\sigma})], \tag{2}$$

returns the pedestal ( $\mu$ ) and noise ( $\sigma$ ). S-curves were also used to test the response of the CBC3 to the internal test pulse, by using the on-chip test pulse to inject charge into all 254 input channels on the CBC3. As Figure 6 shows, the CBC3 remains responsive to the test pulse in the presence of a large leakage current ( $\approx 200 \text{ mA}$ ). This indicates that enclosed pipeline transistors in the CBC3 mitigated effects observed in the previous version. The noise and pedestals measured for different dose rates are shown in Figure 7. It shows that the increase in noise observed during irradiation at high dose rate is correlated with the radiation induced leakage current; no change in noise is observed as long as the increase in current remains below 10 mA.

#### 4. Radiation Damage Model

The data collected with the CERN X-ray source (Figure 4) was used to develop a model to predict an upper limit for the expected current increase in a 2S module under HL-LHC operating conditions. The model extends that proposed by Backhaus et al [5], where the leakage current is attributed to the creation



Figure 7: Noise and pedestal as a function of dose(left), and correlation between noise and increase in digital current (right). The color of the markers indicates the dose rate at which the irradiation took place.

of leakage paths between source and drain via the inversion layer. The leakage paths are described as parasitic transistors, each with a transfer characteristic given by

$$I_D \approx 0 : N_{\text{eff}} < N_{\text{thr}}$$
 (3)

$$I_D \approx 0 \quad : N_{\text{eff}} < N_{\text{thr}}$$

$$I_D \approx K_0 \left( N_{\text{eff}} - N_{\text{thr}} \right)^2 \quad : N_{\text{eff}} \ge N_{\text{thr}},$$

$$\tag{4}$$

where  $N_{\rm eff}$  is the effective number of charges located in the inversion layer created by the build-up of positive charge in the oxide,  $N_{thr}$  is the threshold number of charges required to activate the transistor, and  $K_0$  is a proportionality constant.



Figure 8: The size of reconstructed clusters in strips (635  $\mu$ m strip pitch) for both readout coordinates of the central detector.

The effective number of charges in the transistor can be expressed as

$$N_{\rm eff} = N_{\rm OT} - N_{\rm IT}. \tag{5}$$

where  $N_{\rm OT}$  and  $N_{\rm IT}$  are the positive trapped charge and interface traps created [6] when electron-hole pairs (ehps) generated by ionization interact with existing defects and impurities in the oxide. Holes that survive initial prompt recombination may be trapped by deep traps as they move throughout the oxide; while those not trapped by defect sites are free to interact with hydrogen-containing defects (D'H) introduced in the oxide during its growth. The simplest of these interactions releases a proton  $(H^+)$  from the defect site. Interface traps are created when a proton produced by such a reaction reaches the

 $Si-SiO_2$  interface and removes a hydrogen molecule  $(H_2)$  from a dangling bond (SiH); creating an interface trap.

The rate of creation of trapped positive charge in the oxide can therefore be given by

$$\dot{N}_{\text{OT}} = f_{\text{OT}} k_0 \, \dot{D} \left( N_{\text{OT,max}} - N_{\text{OT}} \right) - r_{\text{OT}} \, N_{\text{OT}},$$
 (6)

where  $f_{\text{OT}}$  is a deep trap's hole trapping probability,  $k_0$  is a constant proportional to the introduction rate of holes in the oxide,  $r_{\rm OT}$  is the de-trapping rate of holes,  $N_{\rm OT,max}$  is the maximum number of deep trapping sites in the oxide, and  $\dot{D}$  is the dose rate. In addition, the rate of proton release can expressed as

$$\dot{p} = f_p (k_0 \, \dot{D} - \dot{N}_{\text{OT}}) (N_p - p), \tag{7}$$

where  $f_p$  is a hydrogen-containing defect's proton trapping a hole,  $(k_0 \, \dot{D} - \dot{N}_{\rm OT})$  describes the number of holes available to participate in this process, and  $N_p$  is the maximum number of available hydrogen-containing defects in the oxide. Finally, the rate of interface trap creation can be modeled by

$$\dot{N}_{\rm IT} = f_I \left( N_{\rm SiH} - N_{\rm IT} \right) \dot{p},\tag{8}$$

where  $f_I$  is the probability that an available dangling bond captures the free proton, and  $N_{\rm SiH}$  is the number of hydrogenpassivated dangling bonds present in the un-irradiated oxide. An analytical description for the number of fixed positive charges  $N_{\text{oT}}$  and interface traps  $N_{\text{IT}}$  created during an irradiation can be found by solving the system of coupled differential equations described by Equations (6) to (8). The solution for the case where the irradiation starts at t = 0 is given by

$$N_{\rm IT} = N_{\rm SiH} \left[ 1 - e^{-p(t)} \right] \tag{9}$$

$$N_{\rm IT} = N_{\rm SiH} \left[ 1 - e^{-p(t)} \right]$$
 (9)  
$$N_{\rm OT} = N_{\rm OT,max} \frac{f_{\rm OT} k_0 \dot{D}}{f_{\rm OT} k_0 \dot{D} + r_{\rm OT}} \left[ 1 - e^{-(f_{\rm OT} k_0 \dot{D} + r_{\rm OT})t} \right]$$
 (10)

$$p(t) = f_I N_p [1 - e^{-f_p k_0 \dot{D} t + f_p N_{\text{OT}}(t)}].$$
 (11)

A simultaneous fit of the parametrized damage model to the data collected for each set of four chips irradiated at -19 °C and 5 °C was used to extract the dose-rate dependence of the model parameters. The predicted current increase at the expected HL-LHC dose rate and -19 °C, shown in Figure 8, is believed to be a conservative upper limit on the current increase expected in 2S modules due to radiation induced leakage in the CBC3s.

# 5. Stub Finding in the CBC3

The CBC3 is the first version of the 2S module read-out ASIC to include the full logic circuitry required for stub finding. A 2S module prototype, constructed with two sensors separated by 1.8 mm and a double-sided rigid hybrid with two bumpbonded CBC3 chips, was used to test the logic using the 120 GeV proton beam at the Fermilab Test Beam Facility. Figure 9 shows the stub-finding efficiency for different correlation windows: a programmable on-chip register which defines the maximum distance (in strips) between clusters on a valid stub. The measurement shows that the stub is high (> 95%) and that the cut-off is in agreement with that expected for the given sensor strip pitch and spacing.



Figure 9: Stub detection efficiency as a function of emulated transverse momemtum  $p_T$ ; the expected  $p_T$  cut-off estimated from the strip pitch (90  $\mu$ m) and the sensor spacing 1.8 mm is also shown. The prototype was rotated with respect to the beam-axis to mimic the effect of charged particles bending in a magnetic field at a radius R of 71.5 cm.

#### 6. Conclusion

An extensive irradiation campaign at CERN and a test beam at the Fermilab test beam facility have verified the functionality of the CBC3, the final prototype ASIC for the CMS OT 2S modules. The measurements have shown the CBC3 to be capable of withstanding HL-LHC radiation levels, and have demonstrated the CBC3's ability to identify high  $p_T$  tracks with high efficiency.

A radiation damage model has been developed, using data collected during the irradiations, to predict the expected increase in power consumption for HL-LHC operation. The maximum expected current increase in the CBCs would increase power consumption of a 2S module by approximately 20 mW (there are ×16 CBCs per 2S module ) which corresponds to a less than 1% increase in the total power consumption of a module.

## References

- [1] CMS Collaboration, ""CMS Technical Design Report for the Phase 2 Upgrade of the CMS Tracker"," CERN, Geneva, Tech. Rep. CERN-LHCC-2017-xxx. CMS-TDR-17, Sep 2017. [Online]. Available: https://cds.cern.ch/record
- [2] M. L. Prydderch, "CBC3: a CMS microstrip readout ASIC with logic for track-trigger modules at HL-LHC," CERN, Geneva, Tech. Rep. CMS-CR-2017-383, Oct 2017.
- [3] G. Hall, "CBC2: A CMS microstrip readout ASIC with logic for tracktrigger modules at HL-LHC," Nuclear Instruments and Methods in Physics Research Section A, vol. 765, pp. 214 – 218, 2014.
- [4] V. Gromov, "Performance of the Bandgap Reference Circuit, designed in a commercial 0.13um CMOS Technology," 2005. [Online]. Available: https://cds.cern.ch/record/922710
- M. Backhaus, "Parametrization of the radiation induced leakage current increase of NMOS transistors," Journal of Instrumentation, vol. 12, no. 01, p. P01011, 2017.
- [6] H. J. Barnaby, "Total-Ionizing-Dose Effects in Modern CMOS Technologies," IEEE Transactions on Nuclear Science, vol. 53, no. 6, pp. 3103-3121, Dec 2006.