# **DSD HW1 Report**

## 林軒霆 B11901132

### 1. ALU

For the test bench in both ALU designs, I hand-crafted two to three test cases with correct answers for each function with manual calculation.

### (a.) Assign

Signed addition & signed subtraction in decimal (note that the first case of addition produces overflow)



### Bitwise and & bitwise or

| = G1         |   |           |           |           |           |           |         |
|--------------|---|-----------|-----------|-----------|-----------|-----------|---------|
| @ ctr1[3:0]  | 0 |           | 2         |           | 3         |           |         |
| Ver Ø ×[7:0] | 0 | 1010_1101 | 1111_0100 | 11_1110   | 1010_1101 | 1000_0100 | 11_1110 |
| √ar Ø y[7:0] | 0 | 101_1010  | 1010_1110 | 1110_0010 | 101_1010  | 1010_1110 | 10_0010 |
| Ver MI carry | 0 |           |           |           |           |           |         |
| ™ out[7:0]   | 0 | 1000      | 1010_0100 | 10_0010   | 1111_1111 | 1010_1110 | 11_1110 |

Bitwise not (y set to 8'b0) & bitwise xor

| = G1         |   |           |           |           |           |           |         |  |
|--------------|---|-----------|-----------|-----------|-----------|-----------|---------|--|
| @ ctr1[3:0]  | 0 |           | 4         |           | 5         |           |         |  |
| Wer Ø ×[7:0] | 0 | 1010_1101 | 1000_0100 | 11_1110   | 1010_1101 | 1000_0100 | 11_1110 |  |
| @r Ø g[7:0]  | 0 | 0         |           |           | 101_1010  | 1010_1110 | 10_0010 |  |
| lor □ carry  | 0 |           |           |           |           |           |         |  |
| ■ out[7:0]   | 0 | 101_0010  | 111_1011  | 1100_0001 | 1111_0111 | 10_1010   | 1_1100  |  |

Bitwise nor & shift left logical variable



Shift right logical variable & shift right arithmetic (y set to 8'b0)



Rotate left (y set to 8'b0) & rotate right (y set to 8'b0)



Equal & NOP

| 12        | 13        |
|-----------|-----------|
|           | 1010_1001 |
| 1010_1001 | X         |
|           |           |
| 1         | X         |
|           |           |

# (b.) Always

Signed addition & signed subtraction in decimal (note that the first case of addition produces overflow)



### Bitwise and & bitwise or



Bitwise not (y set to 8'b0) & bitwise xor



# Bitwise nor & shift left logical variable



Shift right logical variable & shift right arithmetic (y set to 8'b0)



Rotate left (y set to 8'b0) & rotate right (y set to 8'b0)



## Equal & NOP



## 2. Register File

The testbench contains several operations the register file may need to handle (such as writing, reading, overwriting, writing with WEN = 0 etc.), and I manually calculate the correct output to check correctness of implementation.



#### 3. What I Found

### (a.) Naming

While checking the simple calculator's functionality, there was a bug that made the outputs erroneous. After checking the individual modules again and a decent amount of time debugging, it turns out there was one letter in a wire of the calculator that was wrongly capitalized. This shows that proper naming and consistent naming style is important for efficiency and also code readability.

### (b.) Latches

The first version of my ALU always block code contained latches. After Week 4 of the DSD class, I reviewed my code again and added default values in the combinational circuit to remove the latches. The original version worked and passed the testbench I wrote, but neither the testbench nor the compiler could detect the presence of latches. We need to develop good coding habits and pay special attention to the occurrence of latches.

#### (c.) Testbench

Manually calculating cases for the testbench is time-consuming while also prone to human errors, there should be better ways to create a testbench that can test all combination of inputs while keeping the code clean and correct. Using code like Python to create testbenches could be a promising method, all we have to do is to make sure the code that produces test cases are correct.

However, I have already finished writing the testbench after painstaking hours before coming up with this idea, I would try using other ways to produce testbenches in the future.