## **Exercise**

1. Setup EDA Environment

```
% setdt vcs // set vcs for simulation
% setdt syn // set design compiler for logic synthesis
```

- 2. Simulate your design and generate switching activity information file.
- a) Copy and Extract the file /js1/songch/DA\_VLSI/DA\_VLSI\_Lab5.tgz to your home directory.

Select one from the designs in verilog/ and go on the following exercise.

b) Modify the testbench module to generate **.SAIF** file.

The following example shows the use of system tasks, in test bench module, to generate SAIF file for YOUR MODULE.

```
module your_module_test;
            your_module #(16) your_module_imp( ···
         initial begin
              .....
              $set_gate_level_monitoring("rtl_on");
              $set_toggle_region(your_module_test.your_module_imp);
                  // module instance name: testbench_name.module_instance_name
              $toggle_start();
          end
          always @ (posedge clk) begin
                if(done==0) begin
                      $toggle_stop();
                      $toggle_report("your_module.saif",1.0e-10,"your_module_test.yo
                  ur_module_imp");
                       $finish();
                end
c) Build a simulator and watch waveforms.
    i. Type the compile command of vcs tool
```

% vcs -full64 -PP +lint=all +v2k -debug -line verilog/your\_module.v

ii. Type the simulate command of vcs tool

./simv

%

Learn Tcl script syntax from Reference: Using Tcl With Synopsys Tools. Link: http://202.38.80.152/dc\_doc/tclug.pdf a) Look through the following files: rm\_setup/common.tcl, rm\_setup/dc\_setup.tcl, rm\_setup/ dc\_setup\_filenames.tcl rm\_dc\_scripts/dc.tcl If you don't know the meaning of the commands, pls. refer to DC document "Synthesis Tool Command" http://202.38.80.152/dc\_doc/syn2.pdf b) Modify related Tcl script. (Refer the following Tutorial) In common\_setup.tcl: DESIGN\_NAME top module name of your design => # The name of the top-level design TARGET\_LIBRARY\_FILES => "saed32rvt\_tt1p05v125c.db" Target technology logical libraries, we use Synopsys 32 nm standard cell library **DESIGN INSTANCE** # Your instance name, which you can find it in your\_module.saif. E.g. your\_module\_test/your\_module\_imp In dc\_setup.tcl: RTL SOURCE FILES # Enter the list of source RTL files if reading from RTL In your\_module.constraints.tcl: clock signal name of your design my\_clock\_pin => # Clock Pin Name in your module my\_clk\_freq\_MHz => Target performance (frequency) Work Frequency for your module input\_delay Input Delay for synthesis

=>

Output Delay for synthesis

3. Use Tcl-scripts to synthesis your design.

output\_delay

Example for a timing constraints script:

### In dc.tcl:

```
Line 157: set_leakage_optimization true
Line 158: set_dynamic_optimization true

# Power constraints for your design
```

c) Execute the script for synthesis.

```
DA_VLSI_Lab5> dc_shell-t -f rm_dc_scripts/dc.tcl | tee dc.log
```

Tips: Make sure **your\_module.saif** and **your\_module.constraints.tcl** exists in your Lab directory.

d) Check the "results" and "reports", and dc.log for what happened, and "warning" and "errors".

Tips: Enter "reports" folder, and write down relative information such as **Cells, Slack, Area** and **Power.** 

- 4. Modify Tcl-scripts to check the impact of key options on the synthesis, e.g., -flatten -no\_autoungroup, -gate\_clock, etc.
- a) View the manual information for the command "compile\_ultra", modify Tcl-scripts In **dc.tcl**:

```
-Line 378: compile_ultra # Change the compile options for synthesis as you like
```

b) Pls. refer to Exercise 2, re-synthesis your module, and compare the synthesized results.

5. Add the option `-topographical` for the dc\_shell.

Pls. make yourself understand what will happen if you use "-topographical".

Pls refer to the Design compiler user guide chapter 10, http://202.38.80.152/dc\_doc/dcug.pdf

DA\_VLSI\_Lab5> dc\_shell-t -topographical\_mode -f rm\_dc\_scripts/dc.tcl | tee dc.log

6. Increase the clock frequency from 200, 500, 1000 Mhz, check your synthesized results.

#### Supplemental Exercise: Learn to use DesignWare Building Block IPs (Optional)

The following is an example for use of the IP blocks in Synopsys Designware

```
module pipelined_multiplier(in1, in2, control, clk, product);
    parameter wordlength1 = 8, wordlength2 = 8;
    input [wordlength1-1:0] in1;
    input [wordlength2-1:0] in2;
    input control;
    input clk;
    output [wordlength1+wordlength2-1:0] product;
    // instance DW02_mult_5_stage
    DW02_mult_5_stage #(wordlength1, wordlength2) U1(in1, in2, control, clk, product);
endmodule
```

Copy the files for the instantiation and test of a pipelined multiplier in the following directory:

Build a simulator and check the simulation results

Note: you have to add the following options when building a simulator.

-y/soft1/synopsys/synthesis/H-2013.03-SP2/dw/sim\_ver +libext+.v+

Synthesize the pipelined simulator.

For more building block IPs, please refer to the following documents in the course website http://staff.ustc.edu.cn/~songch/dc\_doc.htm

DesignWare Building Block IP Quick Reference

DesignWare Building Block IP User Guide

DesignWare Building Block IP Application Notes

Tips:

Use "man command\_name", in dc\_shell promote, to view more information about the commands

Please refer to http://staff.ustc.edu.cn/~songch/da-ug.htm for the following resources

- 1. Verilog-basics for the Verilog HDL.
- 2. the Linux tutorial and simple vi manual, respectively, for the simple Linux command and use of **vi/emacs/gedit(recommended)** editor.

Please read the **error** information carefully if any.

# Tutorial on Synthesis using Synopsys Reference design flow

# DC Reference Methodology



# DC-RM Script flow



### Execution of the DC-RM

1. Modify the setup files to set library files, input data

2. Customize the script for your design

$$rm\_dc\_scripts/dc.tcl$$

3. Execute the customized script

Confirm the synthesized results

