## Validation Report

for

# **Application Protocol 210:**

## Electronic assembly, interconnect and packaging design

ISO/IS 10303-210:2009

ISO TC/184 SC/4 WG/3 N 2606 Supersedes ISO TC/184 SC/4 WG/3 N 1892

Prepared by PDES, Inc. EMPilot Team Thomas R. Thurman

March 31, 1994 -- ISO CD Release
June 3, 2005 – Update for ISO CD/NWI Release of 2<sup>nd</sup> Edition
July 17, 2009 – Update for ISO/IS Release of 2<sup>nd</sup> Edition

# **Table of Contents**

| 1.0   | VALIDATION PLAN                                                    | 1        |
|-------|--------------------------------------------------------------------|----------|
| 1.1   | Prologue                                                           | 1        |
| 1.2   | Validation Approaches                                              | 1        |
| 1.3   | Validation Categories                                              | 2        |
| 2.0   | SCOPE AND REQUIREMENTS EVALUATION (AAM & DPM)                      | 3        |
| 2.1   | In-Process Validation of AAM                                       | 3        |
| 2.2   | Application Expert Workshops (AEW)                                 | 3        |
| 2.3   | Validation of DPM                                                  | 4        |
| 3.0   | ARM VALIDATION                                                     | 5        |
|       | In-Process Collaboration with Other Standards                      | 5        |
|       | Review with Other Parties                                          | 6        |
|       | B Data Population                                                  | 11       |
| 3.4   | Issues Log and Resolutions                                         | 11       |
| 4.0   |                                                                    | 12       |
|       | Integrated Resources in Use                                        | 12       |
|       | Interpretation Workshops                                           | 12       |
|       | Application Integrated Constructs (AIC)                            | 12       |
|       | AIM VALIDATION                                                     | 13       |
| 6.0   | CONFORMANCE REQUIREMENTS & TEST GUIDANCE EVALUATION                | 13       |
|       | Conformance Requirements and Options                               | 13       |
|       | Product definitional views                                         | 13       |
|       | Product document views                                             | 18       |
|       | Product occurrence views                                           | 18       |
|       | Product requirement views                                          | 25       |
|       | Levels of Detail                                                   | 26       |
|       | Test Cases                                                         | 26       |
|       | Recommended Practices                                              | 27       |
|       | AP 210 E2 Validation Project                                       | 27       |
|       | 3 AP 203 E2 Validation Report – ISO TC184/SC4/WG3 N2380            | 28       |
| 7.0   |                                                                    | 28       |
|       | Demonstration Plan                                                 | 28       |
|       | 2 Data Exchange between AP 210 and AP 220                          | 29       |
|       | Joint Demonstration by CFI/PIEE/PreAmp/RAMP                        | 29       |
|       | 4 1994 Vendors Participation                                       | 30       |
|       | 5 1997 TIGER Program                                               | 30       |
|       | 5 1999 ProAm project                                               | 32       |
|       | 2 2000-2009 DFXpert: SFM Technology, Inc. (http://www.sfmtech.com) | 34       |
|       | 3 2005 Vendors Participation                                       | 35       |
|       | 2007-2009 Prometheus Computing, LLC                                | 35       |
|       | 0 2000-2009 LKSoft CADIF -> AP 210 converters                      | 41       |
|       | 1 2009 Vendors Production Participation                            | 48       |
|       | ENDIX A                                                            | 49       |
|       | -TO-AAM MAPPING TABLE                                              | 49       |
|       | ENDIX B<br>CASES & DATA POPULATION PHYSICAL FILES                  | 49<br>49 |
| 1 4.2 | LASES W DATA PUPULATION PRIMILAL PILES                             | 49       |

#### 1.0 VALIDATION PLAN

## 1.1 Prologue

The objective of the STandard for the Exchange of Product model data (STEP) is to provide a complete, unambiguous, computer-interpretable definition of the physical and functional characteristics of a product throughout its life cycle. The STEP standard is a collection of Parts grouped into several classes which include Integrated Resources (IRs) and Application Protocols (APs). An AP provides a scope and a context for the general-purpose constructs defined in the IRs.

The entire set of STEP standards is called ISO 10303 Industrial Automation Systems: STEP. It is a draft international standard under the development of the International Organization for Standardization (ISO) technical committee 184 (TC184) sub-committee 4 (SC4). Specifically, the STEP Application Protocol 210 (**AP 210**) **Electronic assembly, interconnect and packaging design**, ISO 10303-210, specifies the requirements for the exchange of electrical printed circuit assembly (PCA) design information. It is developed by the **PDES, Inc. PIEE** project team. Recently the PIEE project was renamed the EMPilot project but in the context of this document references to PIEE will not be replaced.

## 1.2 Validation Approaches

AP 210 has been subjected to validation testing in each development phase to ensure that the scope and requirements are sufficiently covered within the AP. The AP 210 validation uses the following approaches:

- 1. <u>In-process validation.</u> Validation goes hand in hand with the model development process. It therefore serves as a built-in check to the model under development.
- 2. <u>Validation with related parties.</u> Periodic status updates, model walk-through's, workshops, and demonstrations are made for PIEE member companies, International Organization for Standardization (ISO) which sponsors the STEP standard, International Electrotechnical Commission (IEC), and IGES/PDES Organization (IPO) which coordinates Initial Graphics Exchange Specification (IGES) and Product Data Exchange using STEP (PDES) standard-making activities.
- 3. <u>Validation with external parties.</u> Existing EE-standard organizations and EE/computer-aided-design (CAD) vendors are encouraged to provide input to AP 210 during its development. Examples are American National Standards Institute (ANSI) Harmonization Workshops, Electronics Industries Association (EIA), etc.
- 4. <u>Validation through production implementation.</u> The protocol has been implemented in industrial organizations, including The Boeing Company, Rockwell Collins, Georgia

Institute of Technology, University of Illinois at Urbana-Champaign, NASA Goddard Space Flight Center, LKSoft Gmbh, SFM Technology, Prometheus Computing, and Theorem Solutions.

## 1.3 Validation Categories

The validation activities and results are documented following their completion. At this writing, the first two AP validation categories are substantially complete while others are partially done:

- 1. <u>Scope and requirements evaluation.</u> The purpose is to determine the proper context, scope, and information requirements by validating the **Application Activity Model (AAM)** and **Data Planning Model (DPM)**.
- 2. <u>Application Reference Model (ARM) validation.</u> The purpose is to determine the completeness and correctness of the information requirements of the ARM which should correspond to the scope defined in AAM and DPM.
- 3. <u>Integrated Resources (IR) interpretation.</u> The purpose is to determine how existing Integrated Resources among STEP APs are applied to meet specific information requirements of AP 210.
- 4. <u>Application Interpreted Model (AIM) validation.</u> The purpose is to verify that each information requirement in the ARM is correlated and represented in the AIM.
- 5. <u>Conformance requirements & test guidance evaluation</u>. The purpose is to verify that each substantial requirement defined in the ARM has at least one abstract test suite developed against it and that valid data can meet conformance requirements and classes within specified constraints. Abstract test suites were replaced with test cases and EXPRESS model based validation
- 6. <u>AP validation with prototype implementation.</u> The prototype is used to demonstrate how printed circuit assembly (PCA) design information can actually be exchanged through AP 210 among electronic computer-aided design (ECAD) systems for design and manufacturing purposes. The standard has been used to demonstrate integrating ECAD and mechanical computer-aided design (MCAD) systems for design and manufacturing.
- 7. **AP validation through production implementation**. The production software implementation is used for design and manufacturing purposes. Results from the production environment are fed back to the standards development community in the form of issues and enhancement requests.

## 2.0 SCOPE AND REQUIREMENTS EVALUATION (AAM & DPM)

The first phase of AP 210 includes the development of the **Application Activity Model (AAM)** followed by the **Data Planning Model (DPM)**. The AAM is used to document the printed circuit assembly (PCA) process to identify which activities and associated input, control, output and mechanism (ICOMs) should be within the scope of AP 210. A DPM is then formed by grouping these ICOMs into major categories according to domain information requirements and by denoting their correlation to each other.

#### 2.1 In-Process Validation of AAM

In the AAM the entire process of functional decomposition, printed circuit physical design, and printed circuit assembly (PCA) manufacturing was synthesized into a perspective of information and activity flow. The portion of the process that falls within the scope of AP 210 was further decomposed and analyzed. The ICOMs required for each level of activities were identified and defined. To gain early industry participation and acceptance the validation process frequently occurred in parallel with the development process as follows:

- 1. <u>Adoption of Institute for Interconnecting and Packaging Electronics Circuits (IPC) Terminology.</u> Instead of redefining those terms that are widely used in the industry, whenever possible AP 210 adopts comparable terms and definitions from IPC-T-50E Terms and Definitions for Interconnecting and Packaging Electronic Circuits, which is published by the (IPC) and already has industry-wide acceptance. This was done with full knowledge and support of the IPC technical director.
- 2. <u>Liaison with PDES Application Protocol for Electronics (PAP-E) project.</u> The AAM was presented to the PAP-E project team. The design process described in the AAM was deemed to be compatible with theirs. Periodic joint meetings were held to share information on each other's development.
- 3. <u>Collaboration with the PreAmp project.</u> AP 210 focuses on the exchange of PCA design data between engineering and manufacturing. AP 220 focuses on the exchange of process planning information between manufacturing and production. The goal of the PreAmp project team is to generate PCA process planning and manufacturing information from AP 210 and AP 220. AP 210 and AP 220 are validated by PreAmp's successful prototype implementation in an actual PCA manufacturing environment.

## 2.2 Application Expert Workshops (AEW)

A series of AEWs were held at the following PIEE member companies for AAM validation:

| Hughes Aircraft Co.    | Fullerton, CA    | 910427 |
|------------------------|------------------|--------|
| Rockwell International | Anaheim, CA      | 920428 |
|                        | Cedar Rapids, IA | 920818 |

| Naval Air Warfare Center | Indianapolis, IN | 920715 |
|--------------------------|------------------|--------|
| Digital Equipment Corp.  | Marlboro, MA     | 920428 |
| Sandia National Lab.     | Albuquerque, NM  | 920511 |
| Boeing                   | Seattle, WA      | 920519 |
| Hewlett-Packard          | Palo Alto, CA    | 920520 |

In-depth discussions of the Electrical Engineering (EE) design and manufacturing process were conducted in these workshops. PCA design, the scope of AP 210, was targeted, decomposed, and examined in detail. The ICOMs were studied and suggestions were incorporated into the AAM.

#### 2.3 Validation of DPM

The ICOMs were identified and grouped through the AAM. From them, the scope, major information categories, and their correlations were derived and expressed in terms of the **Data Planning Model (DPM)**. The development and validation of the DPM was an iterative process. As the subsequent ARM was developed based on the DPM and the AAM-to-ARM mapping table (see Appendix), the DPM was further reviewed and refined to correspond with the **units of functionality (UoF)** of the ARM. The DPM was validated by the synchronization of the AAM and ARM.

The DPM and the units of functionality in the ARM were used to present a high level view of AP 210 to outside parties interested in developing vendor-specific ECAD-to-AP 210 translators for standardized PCA data exchange. Specific examples are:

- 1. Meeting with Application Specific Electronics Module Computer Aided (ASEM CAx) Alliance in Austin, Texas on December 16-17, 1993. The ASEM CAx Alliance is a program funded by the DoD Advanced Research Projects Agency (ARPA). It is led by Microelectronics & Computer Technology Corporation (MCC). Organizations participating include U.S. Air Force, Texas Instruments, Harris Corporation (owner of Scicards), Racal-Redac Systems Ltd., Cadence, IBM Corporation, and Motorola.
- 2. Meeting with two representatives from Cadence and sixteen representatives from Digital Equipment in Marlboro, Massachusetts on February 18, 1994.
- 3. Meeting with IBM, a PDES, Inc. member, in Austin, TX on 17 March 1994.

In all cases, the DPM was used to represent the kind of information that would be incorporated in the AP 210 ARM. Detailed questions were discussed and answered. Suggestions were incorporated into the model development. All of these served as a check that the information categories included will satisfy the initial expectations of the potential users.

- 4. Meetings with IPC Representatives during 1994 and 1995. Further detailed technical reviews were held during the 1994 and 1995 time frame with Dieter Bergman, Chief Technology Officer of the IPC to address specifically issues related to reliability determination of high density interconnect. Several significant model changes were incorporated to address these issues, resulting in a robust model suitable for analysis of high density interconnect.
- 5. Requirements refinement from industry continued to occur as production implementations were rolled out. Interactions with German FED consortium led to the stackup model creation for the use case of PWB fabricators to OEM design teams.

#### 3.0 ARM VALIDATION

#### 3.1 In-Process Collaboration with Other Standards

The PIEE team has incorporated input and feedback from various standards-making organizations during the development phase of AP 210. The information collected from external sources has validated the development of AP 210. This includes the following:

- 1. Reference to Electronic Design Interchange Format (EDIF) standard. EDIF is a design data exchange standard used extensively in the electronic design automation (EDA) industry for the exchange of data between computer aided engineering and design systems (CAE/CAD). It is a product of international joint development between the EDA industry and universities under the sponsorship of the Electronic Industries Association (EIA). The goal is to combine the extensive descriptive capabilities of EDIF in electronic design data and STEP in product life-cycle data.
- a. <u>Reference to EDIF Conceptual Model of a PCB (EDIF PCB) version 9.</u> In the beginning of ARM development the EDIF PCB model was used as a reference to articulate requirements for two units of functionality, namely printed circuit board and printed circuit assembly. They were evolved to the present form through other deliberations.
- b. <u>EDIF-PIEE Joint Agreement.</u> During the Design Automation Conference (DAC) held in June 1992 in Anaheim, California, USA, PIEE and EDIF announced a joint agreement to work together on PCA design and manufacturing standards based on the EDIF Information Models.
- c. <u>Critique from EDIF.</u> Key EDIF personnel are on the distribution list for major AP 210 releases for their critique. On 7-8 October 1993 members of IEC/TC93/WG1 who were also representatives from EDIF, PAP-E, and PIEE convened at University of Manchester, England which is the major EDIF development centre. Suggestions from this meeting were incorporated into AP 210 models.

- 2. <u>Adoption of IPC terminology.</u> From the beginning of ARM development IPC terms were used whenever possible. The intention is to adopt those terms and associated concepts that have wide industry acceptance and unambiguous meanings. An IPC technical representative has frequently participated in the ARM development sessions during the development stage.
- 3. <u>Reference to Cal-Poly Layered Electrical Product (LEP).</u> The LEP model has some degree of acceptance among the IGES community and meets the MIL-D-28000 Class III (electrical) standard. Two members of the ARM development team were members of the Cal-Poly LEP team. Some LEP concepts such as stratum were used in the draft ARM.
- 4. <u>Critique from Racal-Redac Systems Ltd.</u> A technical representative from Racal-Redac Systems, Ltd. who has in-depth knowledge of Racal-Redac Systems Ltd's and EDIF's information models frequently participates in the AP 210 model development sessions and provided critique.
- 5. <u>Co-development with Pre-competitive Advanced manufacturing program (PreAmp).</u> The PreAmp project focuses on the PCA product information to be shared between process planning and manufacturing operations. The product data passed to PreAmp originates from an ECAD system which translates to AP 210 and then to AP 220. PreAmp serves as a check and validation of the AP 210 ARM.
- 6. Cooperation with PAP-E (AP 211).
- 7. Cooperation with AP 212 (Electrotechnical plants).
- 8. Cooperation with Cad Framework Initiative Component Information Representation project (CFI CIR).
- 9. Cooperation with IEC TC3 & ISO TC184/SC4/WG2.

#### 3.2 Review with Other Parties

1. <u>Model walk-through with ISO.</u> PIEE representatives have been attending the International Standard Organization (ISO) quarterly meetings to provide updated ARM model walk-through's to international EE domain experts. These include:

| ISO Location  | Torino, Italy                                                 |
|---------------|---------------------------------------------------------------|
| Period        | 17/Feb/1993-26/Feb/1993                                       |
| Audience      | ISO TC184/SC4 JWG9, WG2                                       |
| Organizations | * Institute for Machine Tools & Mfg, Swiss Fed Inst of        |
| represented   | Technology, Zurich                                            |
|               | * ATG of EDS, MI, USA                                         |
|               | * Institut für Maschinenwesen der Technischen Univerität      |
|               | Clausthal, Clausthal-Zellerfeld, Germany                      |
|               | * Nippon Computer Graphics Asso., Japan                       |
|               | * Pentel, Soka city, Japan                                    |
|               | * Newport News Shipbuilding, USA                              |
|               | * Ecole Nationale Superieure de Mecanique et d'Aerotechnique, |
|               | Poiters, France                                               |
|               | * VW-GEDAS, Berlin, Germany                                   |
|               | * Aerospatiale, Paris, France                                 |
|               | * Tanatsugu Co., Osaka, Japan                                 |
|               | * Tokyo Inst. of Tech., Yokohama, Japan                       |

| ISO Location  | Oslo, Norway                                                    |
|---------------|-----------------------------------------------------------------|
| Period        | 1/Jan/1992-8/Feb/1992                                           |
| Audience      | ISO/TC184/SC4/WG4/JWG9                                          |
| Organizations | * Microelectronics & Computer Technology Corporation, Texas,    |
| represented   | USA                                                             |
|               | * Norwegian Electric Power Research Inst.                       |
|               | * Siemens, Erlangen, Germany                                    |
|               | * NIST, Maryland, USA                                           |
|               | * Fraunhofer Institut fur Graphische Datenverarbeitung,         |
|               | Darmstadt, Germany                                              |
|               | * Normenausschuss Maschinenbau, im DIN, Frankfurt,              |
|               | Germany                                                         |
|               | * Institutet for Verkstadsteknisk Forskning, Gothenburg, Sweden |
|               | * Kyushu Institute of Technology, Fukuoka, Japan                |
|               | * Institut de Recherche en Productique et Logistique, Arcueil,  |
|               | France                                                          |
|               | * U. of Manchester, Comp. Sci. Dept, UK                         |
|               | * Westinghouse, Maryland, USA                                   |
|               | * AT&T Network Systems, Hilversum, the Netherlands              |
|               | * GOSET, Nanterre, France                                       |

2. <u>Model walk-through with IPO.</u> Through the invitation of the IPO Electrical Application Committee (EAC), PIEE representatives have been attending the IPO quarterly meetings since 1991 to provide updated ARM model walk-through's to EE domain experts in the EAC sessions. The latest meetings include:

| IPO Location  | Mesa, Arizona, USA                                              |
|---------------|-----------------------------------------------------------------|
| Period        | January 1994                                                    |
| Audience      | IPO EAC attendees                                               |
| Organizations | * Siemens AG, Erlangen, Germany                                 |
| represented   | * Logic Modeling, CA, USA                                       |
|               | * Raytheon, MA, USA                                             |
|               | * Allied-Signal Aerospace Co., MO, USA                          |
|               | * Intermetrics, VA, USA                                         |
|               | * IBM Corporation, NY, USA                                      |
|               | * International TechneGroup Inc., OH, USA                       |
|               | * Sandia National Lab., NM, USA                                 |
|               | * National Research Council, Ontario, Canada                    |
|               | * National Semiconductor, ME, USA                               |
|               | * INFO Enterprises, Inc., AZ, USA                               |
|               | * Fraunhofer, Darmstadt, Germany                                |
|               | * Institute of Machine Tools and Manufacturing, Swiss Institute |
|               | of Technology, Eth Zurich, Switzerland                          |
|               | * Grumman Data Systems, SC, USA                                 |
|               | * Daimler Benz, Ulm, Germany                                    |
|               | * NASA, MD, USA                                                 |
|               | * Raytheon, MA, USA                                             |
|               | * South Carolina Research Authority, USA                        |

| IPO Location              | Novi, Michigan, USA                                                                                                                               |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Period                    | September 1993                                                                                                                                    |
| Audience                  | IPO EAC attendees                                                                                                                                 |
| Organizations represented | * South Carolina Research Authority, SC, USA  * NIST, MD, USA  * Sandia National Lab., NM, USA  * CALS, Air Force, USA  * JEH Consulting, CO, USA |

| IPO Location  | Atlanta, Georgia, USA                               |
|---------------|-----------------------------------------------------|
| Period        | June 1993                                           |
| Audience      | IPO EAC attendees                                   |
| Organizations | * Intermetrics, VA, USA                             |
| represented   | * Grumman Data Systems, USA                         |
|               | * Institute of Electrical and Electronics Engineers |
|               | * NIST, MD, USA                                     |
|               | * National Research Council, Ontario, Canada        |
|               | * South Carolina Research Authority, SC, USA        |
|               | * Sandia National Lab., NM, USA                     |

| IPO Location  | Nashville, Tennessee, USA                 |
|---------------|-------------------------------------------|
| Period        | April 1993                                |
| Audience      | IPO EAC attendees                         |
| Organizations | * JEH Consulting, Inc.                    |
| represented   | * Naval Air Warfare Center, CA, USA       |
|               | * South Carolina Research Authority, USA  |
|               | * NIST, MD, USA                           |
|               | * NASA, MD, USA                           |
|               | * Sandia National Lab., NM, USA           |
|               | * CALS, Air Force, USA                    |
|               | * IBM Corporation, NY, USA                |
|               | * International TechneGroup Inc., OH, USA |
|               | * General Dynamics, CN, USA               |
|               | * IPC, IL, USA                            |

| IPO Location  | Costa Mesa, California, USA              |
|---------------|------------------------------------------|
| Period        | January 1993                             |
| Audience      | IPO EAC attendees                        |
| Organizations | * South Carolina Research Authority, USA |
| represented   | * Sandia National Lab., NM, USA          |
|               | * International TechneGroup Inc., OH USA |
|               | * Raytheon, MA, USA                      |
|               | * NASA, MD, USA                          |
|               | * Air Force, USA                         |

Earlier IPO meetings with PIEE's participation included the following: October 1992 at Dallas/Fort Worth, TX; July 1992 at Providence, RI; April 1992 at Seattle, WA; January 1992 at Salt Lake City, UT; October 1991 at Houston, TX; and July 1991 at Pittsburgh, PA.

- 3. <u>American National Standards Institute (ANSI) Harmonization Workshops.</u> The purpose of the workshops was to encourage those organizations responsible for making EE standards to:
- o discuss their data models,
- o map terms of one standard to others, and
- o trace the origins and evolution of terms.
- AP 210 ARM was presented in the workshops in different stages of development. Suggestions received were incorporated into AP 210 ARM. Suspected areas of overlap with and among the four ANSI standards being harmonized were based on an evaluation report entitled **Harmonizing CALS Product Data Description Standards** published by the Electronic Industries Association (EIA) Ad Hoc CALS Study Group in February 1989. The four ANSI standards involved are EDIF, IPC, IGES, and Very High Speed Integrated Circuit (VHSIC) Hardware Description Language (VHDL). In 1993, the workshop became the International Electrotechnical Commission (IEC) Technical Committee 93 (TC93) Working Group 1 (WG1).

Some of the dates and locations of the previous workshops were: 10-13-DEC-91 Albuquerque, NM, USA 13-15-MAY-92 Albuquerque, NM, USA 04-06-AUG-92 Tukwila, WA, USA 11-13-AUG-93 Albuquerque, NM, USA

4. <u>Product Data Information Technology, Inc. (PDIT) Consulting.</u> A STEP modeling consultant from PDIT, Inc. who is also the convener of ISO TC184/SC4/WG4, provided periodic reviews of the domain requirements from a modeling perspective in preparation of the ARM's interpretation and mapping to the STEP Integrated Resources. These meetings have included the following:

November 1992 at Hewlett-Packard in Palo Alto, CA; February 1993 at SCRA, North Charleston, SC; and September 1993 at PDES, Inc. off-site meeting in Tucson, AZ.

- 5. <u>External Communications.</u> Suggestions from the following activities were also incorporated into AP 210:
- a. <u>ProSTEP Workshop in Berlin, Germany.</u> The AP 210 ARM was presented to the German STEP specialists in February 1993.
- b. Workshop at Microelectronics and Computer Technology Corporation (MCC) in Austin, TX. A detail model walk-through and training on the ARM was presented to MCC domain experts by a PIEE representative on January 27-28, 1994.
- c. <u>ASEM CAx Alliance Meeting.</u> On 18 February 1994 the units of functionality and associated key concepts were presented to ASEM members by an MCC expert in Marina Del Rey, CA. A preliminary mapping of the ASEM requirements to AP 210 and EDIF PCB was attempted. ASEM is a DoD ARPA-funded program. Acceptance by ASEM could mean the endorsement of AP 210 as a viable standard.
- d. Detailed ARM walk-through given to Cadence and Digital Equipment Corporation representatives in Marlboro, MA on 25 February 1994.
  - 6. During the period of 1994-2004 several additional undocumented walkthroughs and training sessions were held at ISO TC184/SC4 meetings, at PDES Inc offsite conferences, and at university venues such as Georgia Institute of Technology(GIT) and at NIST.

### 3.3 Data Population

The standard has proven to be a robust model. Production implementations have exercised approximately 60% of the model to date. More than 2000 ECAD models have been converted using the model.

## 3.4 Issues Log and Resolutions

AP 210 is supported with an internal bug tracking system at

http://locke.dcnicn.com/bugzilla/iso10303/. Interested parties may access the issues upon request of the ISO TC 184/SC 4 Secretariat: http://www.tc184-sc4.org. Note that many issues are internal and not of general interest because they relate to internal working drafts. The issues log supporting the 2<sup>nd</sup> edition DIS to IS transition is ISO TC 184/SC 4/WG 3 N 2607, available at http://www.tc184-sc4.org.

### 4.0 INTEGRATED RESOURCES INTERPRETATION

## 4.1 Integrated Resources in Use

The following standards form the **Integrated Resources (IR)** from which information are interpreted to meet the specific information requirements of AP 210 ARM:

- 1. ISO 10303-41 Industrial automation systems and integration -- Product data representation and exchange -- Part 41: Integrated resources: Fundamentals of product description and support.
- 2. ISO 10303-42 Industrial automation systems and integration -- Product data representation and exchange -- Part 42: Integrated resources: Geometric and topological representation.
- 3. ISO 10303-43 Industrial automation systems and integration -- Product data representation and exchange -- Part 43: Integrated resources: Representation structures.
- 4. ISO 10303-44 Industrial automation systems and integration -- Product data representation and exchange -- Part 44: Integrated resources: Product structure configuration.
- 5. ISO 10303-45 Industrial automation systems and integration -- Product data representation and exchange -- Part 45: Integrated resources: Material.
- 6. ISO 10303-46 Industrial automation systems and integration -- Product data representation and exchange -- Part 46: Integrated resources: Visual presentation.
- 7. ISO 10303-47 Industrial automation systems and integration -- Product data representation and exchange -- Part 47: Integrated resources: Shape variation tolerances.

#### 4.2 Interpretation Workshops

One STEP-modeling consultant from PDIT, Inc. and one from Grumman Data Systems Inc. assisted PIEE in constructing the ARM-to-AIM mapping tables with reference to the Integrated Resources. The workshops for this purpose were held in:

November 1993 at South Carolina Research Authority (SCRA) in N. Charleston, SC;

December 1993 at PDIT, Inc. in Long Beach, CA; and

February 1993 at PDIT, Inc. in Long Beach, CA.

The team assumed responsibility for interpretation after 1993.

### 4.3 Application Integrated Constructs (AIC)

AP 210 AIC's have been developed in conjunction with WG12.

#### 5.0 AIM VALIDATION

AP 210 AIM validation was included in implementations at The Boeing Company and at Rockwell Collins in 1994-2008 of the CD, DIS, IS version of the first and second editions of the standard. AIM validations were accomplished through round robin testing at LKSoft GmbH. The IDF->210 converter and the PDES Inc. Board Viewer are AIM based implementations. The AP 210 project has developed a public domain Eclipse (<a href="www.eclipse.org">www.eclipse.org</a>) based validator (<a href="http://www.jsdai.net">http://www.jsdai.net</a>) as part of JSDAI V 4 and above. InterCAX (<a href="www.intercax.com">www.intercax.com</a>) has performed extensive independent validation using JSDAI. JSDAI converts the AIM files to XIM files, which are based on an EXPRESS schema that is an implementable extension of the ARM and thus includes the ARM rules. The converted files are ISO 10303-21 compliant and may be checked with any model checker. The project uses the following validators:

- JSDAI (<a href="http://www.jsdai.net">http://www.jsdai.net</a>)
- Express Engine (<a href="http://sourceforge.net/projects/exp-engine">http://sourceforge.net/projects/exp-engine</a>)
- ECCO (<a href="http://www.pdtec.de">http://www.pdtec.de</a>)
- EDMS model checker (http://www.epmtech.jotne.com/)

## 6.0 CONFORMANCE REQUIREMENTS & TEST GUIDANCE EVALUATION

## **6.1 Conformance Requirements and Options**

Conformance Classes that have been tested extensively include CC1, CC8, CC9, and more recently CC40. For edition 2 of the standard, the project has started migrating to a more granular approach and introduced the concept of Conformance Options. The intent is to enable an implementer to more easily match the capability of their application with a subset of the standard for certification purposes. This methodology has proven useful in a number of cases but is still not ideal. Implementers need to decide which AP 210 product definitions and relationships are essential to their application and work with the project to determine course of action for successful implementation. Practical implementations currently focus on the specific views that are to be exchanged and any associated management and requirements data is dependent on the enterprise engineering computing environment.

There are currently over 180 conformance options with more work to go to distinguish levels of detail in the layout model to support the widely variant levels of complexity from the Eagle<sup>TM</sup> free EDA tool to e.g., Zuken CR5000<sup>TM</sup> tool suite.

Views in AP 210 are classified as definitional, document related, occurrence related, or requirement related views. Occurrence related views help to compose definitional related views and are usually instances of a definitional view. The view hierarchical relationship is represented by indenting one name from it's supertype.

#### 6.2 Product definitional views

Product definitional views that may be supported include:

- product view definition
- substance view definition

- information definition
- functional unit definition
- functional unit usage view
- functional unit network definition
- electrical network definition
- thermal network definition
- functional specification definition
- analytical model definition
- software definition
- rule software definition
- rule definition
- back chaining rule
- forward chaining rule
- rule set
- rule\_set\_group
- evaluation view definition
- design constraint definition
- part view definition
- collection definition
- stock material
- anisotropic material
- braided assembly
- discontinuous fiber assembly
- filament assembly
- isotropic\_material
- stock core
- woven assembly
- physical unit interconnect definition
- assembly definition
- sequential laminate stackup definition
- effectivity controlled assembly definition
- interconnect module design view
- layered interconnect module design view
- layout macro definition
- layered interconnect panel design view
- assembly module design\_view
- layered\_assembly\_panel\_design\_view
- layered\_assembly\_module\_design\_view
- part design view
- interconnect module design view
- layered interconnect module design view
- layout macro definition

- layered interconnect\_panel\_design\_view
- assembly module design view
- layered\_assembly\_panel\_design\_view
- layered assembly module design view
- physical unit network definition
- part usage view
- cable usage view
- package
- altered\_package
- packaged part
- altered packaged part
- minimally defined connector
- packaged\_connector
- assembly module usage view
- layered assembly module usage view
- bare die
- interconnect module usage view
- layered interconnect module usage view
- breakdown element definition
- physical element definition
- functional element definition
- mating connector usage
- functional unit network node definition
- thermal functional unit network node definition
- equivalent stackup model definition
- equivalent sub stack definition
- externally defined view definition
- library view definition
- template definition
- non conductive\_cross\_section\_template
- printed part template
- layout\_macro\_floor\_plan\_template
- basic multi stratum printed part template
- printed\_connector\_template
- printed part cross section template
- structured printed part template
- multi stratum printed part template
- printed tiebar template
- single stratum printed part template
- parametric template
- fill area template
- hatch area template

- tile\_area\_templateteardrop\_templatesnowball template
- teardrop\_by\_angle\_template
- teardrop by length template
- trace template
- default trace template
- part string template
- part text template
- single\_stratum\_template
- single stratum continuous template
- material removal feature template
- electrical isolation removal template
- dependent electrical isolation removal template
- stratum feature template
- land physical template
- default attachment size based land physical template
- default passage based land physical template
- default plated passage based land physical template
- default unsupported passage based land physical template
- teardrop template
- snowball template
- teardrop\_by\_angle\_template
- teardrop\_by\_length\_template
- single stratum structured template
- single stratum printed part template
- material removal structured template
- thermal isolation removal template
- dependent thermal isolation removal template
- single stratum special symbol template
- special symbol template
- multi stratum special symbol template
- single stratum special symbol template
- stratum stack model
- library stack model
- design stack model
- stratum sub stack
- local linear stack
- passage technology allocation to stack model
- geometric template
- continuous template
- component termination passage template

single stratum continuous template material removal feature template electrical isolation removal template dependent electrical isolation removal template stratum feature template land physical template default attachment size based land physical template default passage based land physical template default plated passage based land physical template default unsupported passage based land physical template unsupported passage template blind\_passage template counterbore passage template countersunk passage template via template inter stratum feature template component termination passage template inter stratum feature edge segment template inter stratum feature edge segment template with cross section inter stratum feature edge template unsupported passage template blind passage template counterbore passage template countersunk passage template via template structured inter stratum feature template structured template structured printed part template multi stratum printed part template printed tiebar template single stratum printed part template multi stratum structured template multi stratum printed part template multi stratum special symbol template padstack definition passage padstack definition complex passage padstack definition

stratum stack dependent template

generic\_footprint\_definition
breakout footprint definition

complex\_passage\_padstack\_definition
structured inter stratum feature template

- footprint definition
- single\_stratum\_structured\_template
- single\_stratum\_printed\_part\_template
- material removal structured template
- thermal isolation removal template
- dependent thermal isolation removal template
- single stratum special symbol template

### 6.3 Product document views

Product document views that may be supported include:

- document definition
- specification definition
- design specification
- interface specification document definition
- language reference manual
- material specification
- surface\_finish\_specification
- process specification
- fabrication\_technology\_specification
- assembly technology specification
- test specification
- digital document definition
- physical document definition

#### 6.4 Product occurrence views

Product occurrence views that may be supported include:

- product occurrence
- part occurrence
- definition based part occurrence
- physical component
- assembly module macro component
- sequential\_laminate\_stackup\_component
- cable component
- interconnect module macro component
- assembly module component
- physical shield
- routed physical shield
- interconnect module component
- bare die component
- packaged component
- packaged connector component

```
routed interconnect component
   routed physical component
    routed physical shield
   interface component
    packaged connector component
 specification_based_part_occurrence
definition based product occurrence
 definition based function occurrence
 functional unit
 assembly component
  laminate_component
   fiducial
   inter stratum feature
    cutout
     partially_plated_cutout
     physical connectivity interrupting cutout
     plated cutout
    cutout edge segment
     plated cutout edge segment
     unplated cutout edge segment
    dielectric material passage
    interconnect module edge
     partially plated interconnect module edge
     plated interconnect module edge
    interconnect module edge segment
     plated interconnect module edge segment
     unplated interconnect module edge segment
    plated inter stratum feature
     plated cutout
     plated cutout edge_segment
     plated interconnect_module_edge
     plated interconnect module edge segment
     plated passage
      component termination passage
      via
       blind via
        non conductive base blind via
        plated conductive base blind via
       buried via
       interfacial connection
     indirect stratum component join implementation
     physical network supporting inter stratum feature
```

```
unsupported passage
 generic laminate text component
  material removal laminate text component
  additive laminate text component
 laminate text string component
 material removal laminate component
  electrical isolation laminate component
  interface access material removal laminate component
  multi layer material removal laminate component
 probe access area
  internal probe access area
 stratum feature template component
  area component
   connected area component
  conductive interconnect element
   conductive interconnect element with pre defined transitions
   unrouted conductive interconnect element
  interface access stratum feature template component
  multi layer stratum feature template component
  stratum feature template component with stratum feature
  land
   contact size dependent land
   inter stratum feature dependent land
    plated passage dependent land
    unsupported passage dependent land
   land with join terminal
 integral shield
  routed shield
structured layout component sub assembly relationship with component
assembly group component
structured layout component
  footprint occurrence
   breakout occurrence
  material removal structured component
   dependent thermal isolation removal component
  multi stratum special symbol component
  padstack occurrence
 single stratum special_symbol_component
   primary stratum indicator symbol
  tiebar printed component
  multi stratum printed component
  single stratum printed component
```

- array placement group
- laminate text string component
- linear array placement group component
- rectangular array placement group component
- interfaced group component
- printed component
- layout macro component
- basic multi stratum printed component
- tiebar printed component
- multi stratum printed component
- single stratum printed component
- printed\_connector\_component
- routed transmission line
- physical component
- assembly\_module\_macro\_component
- sequential laminate stackup component
- cable component
- interconnect module macro component
- assembly module component
- physical shield
- routed physical shield
- interconnect module component
- bare die component
- packaged component
- packaged connector component
- routed interconnect component
- routed\_physical component
- routed\_physical\_shield
- interface component
- packaged\_connector\_component
- thermal component
- definition based part occurrence
- physical component
- assembly module macro component
- sequential laminate stackup component
- cable component
- interconnect\_module\_macro\_component
- assembly module component
- physical shield
- routed physical shield
- interconnect module component
- bare die component

- packaged component
- packaged connector component
- routed interconnect component
- routed physical component
- routed physical shield
- interface component
- packaged connector component
- product occurrence with quantity
- quantified instance
- selected instance
- single instance
- assembly module macro component
- sequential laminate stackup component
- specification\_based\_function\_occurrence
- cable component
- interconnect module macro component
- assembly module component
- laminate component
- fiducial
- inter stratum feature
- cutout
- partially plated cutout
- physical connectivity interrupting cutout
- plated cutout
- cutout edge segment
- plated cutout\_edge\_segment
- unplated\_cutout\_edge\_segment
- dielectric material passage
- interconnect module edge
- partially plated interconnect module edge
- plated interconnect module edge
- interconnect\_module\_edge\_segment
- plated interconnect module edge segment
- unplated\_interconnect\_module\_edge\_segment
- plated inter stratum feature
- plated cutout
- plated\_cutout\_edge\_segment
- plated interconnect module edge
- plated interconnect module edge segment
- plated passage
- component termination passage
- via

```
blind via
      non conductive base blind via
      plated conductive base blind via
     buried via
     interfacial connection
   indirect stratum component join implementation
   physical network supporting inter stratum feature
  unsupported passage
 generic laminate text component
  material removal laminate text component
  additive laminate text component
 laminate text string component
 material removal laminate component
  electrical isolation laminate component
  interface access material removal laminate component
  multi layer material removal laminate component
 probe access area
  internal probe access area
 stratum feature template component
  area component
   connected area component
  conductive interconnect element
   conductive interconnect element with pre defined transitions
   unrouted conductive interconnect element
  interface access stratum feature template component
  multi layer stratum feature template component
  stratum feature template component with stratum feature
  land
   contact size dependent land
   inter stratum feature dependent land
    plated passage dependent land
    unsupported passage dependent land
   land with join terminal
 integral shield
  routed shield
interconnect module component
bare die component
packaged component
 packaged connector component
interface component
 packaged connector component
assembly group component
```

- structured layout component
- footprint\_occurrence
- breakout occurrence
- material removal structured component
- dependent thermal isolation removal component
- multi stratum special symbol component
- padstack occurrence
- single stratum special symbol component
- primary stratum indicator symbol
- tiebar printed component
- multi stratum printed component
- single stratum printed component
- array placement group
- laminate text string component
- linear array placement group component
- rectangular array placement group component
- interfaced group component
- printed component
- layout macro component
- basic multi stratum printed component
- tiebar printed component
- multi stratum printed component
- single stratum printed component
- printed connector component
- routed transmission line
- specification based product occurrence
- specification based function occurrence
- specification based part occurrence
- package footprint relationship definition
- stratum
- derived stratum
- design layer stratum
- documentation layer stratum
- part view definition
- constituent part
- composite\_assembly
- filament laminate
- ply
- ply\_laminate
- ply piece
- processed core
- laminate table

- part laminate table
- composite\_assembly\_table
- ply laminate table
- zone structural makeup
- percentage laminate table
- smeared material
- thickness laminate table

## **6.5 Product requirement views**

Product requirement views that may be supported include:

- requirement view definition
- protocol physical layer definition
- protocol physical layer definition with characterization
- predefined requirement view definition
- fabrication thickness requirement
- layout land width tolerance requirement
- layout line width tolerance requirement
- layout spacing requirement
- layer qualified layout spacing requirement
- area qualified layout spacing requirement
- interface requirement
- impedance measurement setup requirement
- impedance requirement
- physical connectivity layout topology requirement
- constraint occurrence
- termination constraint
- view based constraint occurrence
- shape and view based constraint occurrence
- design characteristic occurrence
- material electrical conductivity requirement
- assembly group spacing requirement
- assembly spacing requirement
- item restricted requirement
- electrical isolation requirement
- thermal isolation requirement
- placement group requirement definition

A specific definitional view may relate to one or more occurrence views to help compose it.

The EMPilot project is currently surveying implementations to determine commonly implemented views and levels of detail currently implemented for each view.

This will serve as a baseline for new implementations as the projects gauge the level of data interoperability desired in their particular use case.

At this point the EMPilot project does not have a formal certification program for AP 210 compliance. A goal is to have Conformance options correspond to occurrence views that are optional for a definitional view. Example: A conformance option of "derived stratum" for an interconnect would specify support for the occurrence view Derived\_stratum. A conformance option of "basic interconnect" would not.

### 6.4 Levels of Detail

Once a view or set of views is selected for implementation, the level of detail to be supported is defined and results in a set of ARM and AIM entities to populate or to retrieve. During development EXPRESS model checkers are used to validate pre-processors and manually created unit test cases for post-processors. There are two levels of EXPRESS model checkers. Level one checking is that all population constraints in the AIM schema are conformed to. Level two checking is an ARM checking using the XIM extensions to the ARM in combination with functions compiled from the mapping tables to convert AIM data to XIM data. Once that conversion is done, EXPRESS validation is accomplished on the XIM data. Level three checking is accomplished using AP 210 interfaces on two applications and verifying that source data is correctly interpreted by the target application. Level three checking may be manual or may be automated depending on the nature of the communicating application and the business case. Level four checking is manual inspection of the results of the conversion, usually in conjunction with an EMPilot team member. Level four checking involves reviewing implementations of special cases such as ECAD-Analysis where the design may be incomplete, or where some population constraints may not be able to be satisfied due to the use case.

Evidence that checking at Levels one through three has been successful are usually required to obtain concurrence from the EMPilot project that an application is compliant to the AP 210 standard. Level four issues require documentation to ensure that downstream applications provide updates to the model as needed for success in the business process. Significant resources have been expended to accelerate development of interfaces compliant to AP 210 and implementation projects are encouraged to contribute to the common body of knowledge with validated test cases for specific applications.

#### 6.5 Test Cases

Appendix B provides historical record of the initial set of test cases and their descriptions.

The EMPilot project maintains a repository of unit test cases to ease initial implementation development. Copies of the repository are available upon request. Both the initial test cases and the unit test cases are for the purposes of manual population by software developer directly or by a simulated end user in the context of a CAD system.

The EMPilot project maintains a repository of functional test cases which are more complex but provide realistic examples for implementation debugging. Copies of the test cases are available

under non-disclosure agreements since they may contain proprietary data.

The EMPilot project maintains a public web site that contains sample files for demonstration and educational purposes. <a href="http://www.wikistep.org">http://www.wikistep.org</a>.

The EMPilot project maintains the AP 210 recommended practices documents on wikistep which includes some unit test cases for initial development testing.

The CAX-IF <a href="http://www.cax-if.org">http://www.cax-if.org</a> maintains a repository of test cases for the AP 203 subset of AP 210.

#### **6.6 Recommended Practices**

The EMPilot project maintains recommended practices on a public web site <a href="http://www.wikistep.org">http://www.wikistep.org</a>. In addition to traditional recommended practices, the site contains extensive Java<sup>TM</sup> code and query diagrams to accelerate initial implementation of commonly used functions such as getting the reference designator of a component. Currently available recommendations include:

- Recommendation for thermal component modeling using industry standard component models.
- Recommendation for modeling electrical component packages based on data extracted from JEDEC<sup>TM</sup> Publication 95. Included are 400 AP 210 instance models spanning 24 separate JEDEC<sup>TM</sup> SMT package families.

## 6.7 AP 210 E2 Validation Project

The AP 210 Verification and Validation (V&V) Testbed project originated to validate models, methods, and tools that implement the standard. In Phase 1 of this project, the InterCAX team finished several tasks towards developing a verification and validation testbed framework for the standard. The team developed a tool for validating both ARM and MIM-based AP210 instance models. This validation tool checks if AP210 instance models conform to the AP210 module-ARM and MIM schemas. The tool is particularly useful as it executes mappings from AIM data to augmented ARM data to enable the ARM rules to be evaluated for the sample data. This allows the AP 210 project to not have duplicate rules in the ARM and AIM. The tool is available for free as part of the JSDAI framework on Sourceforge. The team collected 155 AP 210 instance models and developed a scheme to classify these models. By providing a clear identification of design characteristics in the classification scheme, the properties help present the higher coverage of design concepts in AP 210 as compared to other electronics design standards, and provide a mechanism to search for AP 210 models in a repository. Future plans

<sup>1</sup> InterCAX team = InterCAX (www.intercax.com) + LKSoft
(www.lksoft.com)

include: update all models to 2<sup>nd</sup> edition; find a repository site for the models; determine a supported subset of the 155 models (some are redundant with respect to data coverage); coordinate with cax-if on joint efforts.

## 6.8 AP 203 E2 Validation Report – ISO TC184/SC4/WG3 N2380

AP 210 is a superset of AP 203 edition 2, Configuration controlled 3D design of mechanical parts and assemblies. The validation report and test case documentation for AP 203 E2 is included herein by reference: **ISO TC184/SC4/WG3 N2380** 

### 7.0 VALIDATION WITH PROTOTYPE AND PRODUCTION IMPLEMENTATION

A realistic validation of AP 210 is performed through demonstrations of prototypes and vendor-specific ECAD-AP 210-CAD; ECAD-AP 210-MCAD; or ECAD-AP 210-Analysis translators. Their successful performance provides a high level of confidence in the utility of the AP, and led to production implementations. Paragraphs 7.1 through 7.5 are included for historical purposes. Current production use case implementations are specified in footnotes and in clause 7.6.

#### 7.1 Demonstration Plan

A set of four demonstrations based on the IGES-EAC flasher signal circuit was used to validate the AP 210 prototype. These demonstrations include:

- 1. <u>Demo 1 -- Assemble PCA.</u> This demonstration involved the translation of PCA design information from a Mentor Graphics System (MGS) to an AP 210 physical file. The AP 210 information was then fed to the Rapid Access Manufactured Part (RAMP) process planning software to provide manufacturing information for the flasher board.
- a. The demonstration board was fabricated in October 1993 and presented at the Computer Aided Lifecycle Support (CALS) Exposition in November 1993 in Atlanta, GA. The translator used for the demonstration was co-developed by International TechneGroup Incorporated (ITI) and South Carolina Research Authority (SCRA) based on AP 210 release 0.65.
- b. A demonstration for the Design Automation Conference (DAC) in June 1994 was performed using surface mount and through hole technologies, ten-layer board with dual side component mounting, and a PCA design used by the U.S. Navy.
- 2. <u>Demo 2 -- Bare printed circuit board fabrication.</u> This demonstration will show that AP 210 provides sufficient data structures for exchanging necessary information for the fabrication of a printed circuit board, given that the design and layout of the various circuit paths and components have been identified and approved.

The demonstration was provided at DAC 1994 at which conference printed circuit boards fabricated from AP 210 data were provided to attendees.

- 3. <u>Demo 3 -- In-circuit test.</u> This demonstration will show that AP 210 provides sufficient data structures for exchanging necessary information for continuity testing of a printed circuit board, given that the design and layout of the various circuit paths and components have been identified and approved. This test will verify that conducting paths and areas meet electrical requirements of the design.<sup>2</sup>
- 4. <u>Demo 4 -- Functional test.</u> This demonstration will show that AP 210 provides sufficient data structures for exchanging necessary information for verifying that the completed printed circuit assembly performs according to original design specifications and requirements.

This effort is currently on hold because of other higher priority items.

## 7.2 Data Exchange between AP 210 and AP 220

In August 1994 there was an AP 220 demonstration presented to PreAmp's Industry Review Board. It demonstrated how concurrent engineering will be enabled by data sharing through a common design and manufacturing engineering user interface. The prototype translator was developed to translate Mentor Graphics PCA design data to an AP 210 physical file and then passed it to the RAMP software for process planning. The future realistic objective is to enable a full set of design data to be passed from AP 210 to AP 220 for PCA manufacturing and process planning. A fully functional interface provides a viable validation of AP 210 capability.

# 7.3 Joint Demonstration by CFI/PIEE/PreAmp/RAMP

In the second quarter of 1993 a joint demonstration project was agreed on by CAD Framework Initiative (CFI), PIEE, PreAmp, and RAMP. The focus of the demonstration is on netlist, timing, EE physical design, PCA manufacturing, and process planning. The demonstration was held at the Design Automation Conference (DAC) in June 1994. DAC was chosen because it is the premiere exhibition center to gain industry acceptance.

The major capabilities to be demonstrated were:

- a. data archive;
- b. extract physical design data;
- c. bi-directional design-to-manufacturing interface;
- d. flexibility to use different CAx systems.

<sup>2</sup> This use case is implemented in the commercially available DFXpert software (<a href="http://www.sfmtech.com">http://www.sfmtech.com</a>).

The business objectives were to demonstrate:

- a. the operational convergence of electrical standards;
- b. the support of the industry-wide goal to make electrical product data more usable among the EE/CAD systems;
- c. the framework to capture design process and manufacturing information over the PCA product life cycle.

## 7.4 1994 Vendors Participation

EE/CAD vendors and member companies are encouraged to develop translators to convert the vendor-specific ECAD data to AP 210's compliance data representation. The translators are effective AP validation tools. The 1994 activities include:

- 1. <u>Mentor Graphics Corporation</u> is funding International TechneGroup Incorporated (ITI) to develop a Mentor-AP 210 translator.
- 2. <u>Racal-Redac Systems, Ltd.</u> is supporting the National Institute of Standards and Technology (NIST, DoC, USA) to develop a Racal-Redac-AP 210 translator.
- 3. <u>Digital Equipment Corporation</u> is developing a Cadence-AP 210 translator.
- 4. <u>Intergraph Corporation</u> is developing an Intergraph-AP 210 translator.
- 5. Harris Corporation (owner of Scicards) is still in consideration.

## 7.5 1997 TIGER Program

TIGER Collaborative Engineering Scenario



Figure 1 TIGER Collaborative Engineering Scenario



Figure 2 PWB Warpage Modules for Iterative, Multi-Fidelity Design Analysis

#### Roles

Prime: The Boeing Company This demonstration Prime IntrAnet is hosted at Georgia Tech and includes links to representative suppliers/SMEs like Holaday Circuits.

Small-Medium Enterprise (SME): Holaday Circuits, Inc. This demonstration SME web is hosted at Georgia Tech and supports secure web-based data uploads from Primes. It includes a representative SME IntrAnet with links to representative suppliers used by PWB fabricators, including suppliers of engineering services like U-Engineer.

Engineering Service Bureau (ESB): <u>U-Engineer</u> This demonstration ESB offers highly-automtated, self-service PWA/B analyses driven by <u>STEP</u> product data-driven capabilities built upon Descriptions of analysis modules and instructions for starting TIGER Tools are included. This ESB is a tangible illustration of the above ESB paradigm and DAI techniques.

<u>Premier Demo</u> Highlights from the highly successful demo held Feb. 21, 1997 in Charleston SC

For more details, please visit - http://eislab.gatech.edu/tiger

### 7.6 1999 ProAm project

One key to obtaining quality parts from Small and Medium-Sized Enterprises (SMEs) is their ability to analyze the physical behavior of parts and manufacturing processes. Through techniques such as

finite element analysis, SMEs can greatly impact products by optimizing their performance, judging design alternatives, and improving manufacturing yields. However, industry often does not benefit from such analysis due to the lack of easy-to-use product-specific capabilities. This situation is exacerbated in SMEs where limited resources typically preclude having in-house analysis tools and staff. Yet SMEs need analysis capabilities as they are often the ones with the precise product and process knowledge required to realize improvements.

The U. S. Department of Defense Joint Electronic Commerce Program Office (JECPO) has sponsored the <u>ProAM effort</u> with the Army Aviation and Missile Command (AMCOM) as primary stakeholder. Under subcontract to Concurrent Technologies Corp. through the Atlanta Electronic Commerce Resource Center (AECRC), ProAM has focused on improving missile electronics through advanced engineering analysis integration and delivery. This Georgia Tech-led effort has addressed barriers to small & medium-sized enterprise (SME) analysis of product physical behavior with the involvement of Circuit Express Inc. and System Studies and Simulation Inc., two SMEs in the AMCOM supply chain (Figure 1).

Tools and technologies resulting from the ProAM project include:

<u>U-Engineer</u>, a self/full-serve Internet-based engineering service bureau (ESB) with highly automated analysis modules for printed wiring board (PWB) fabricators and designers (Figure 2). Some modules, including PWB impedance models and the IPC-D-279 plated-through hole fatigue model, are available for usage via web-based thin clients (Figure 3). Accessing U-Engineer-based solvers as a thick client, <u>XaiTools PWA-B</u> provides other tools for PWB layup design and warpage analysis (Figure 4 and Figure 5).

General ESB and analysis integration techniques underlying U-Engineer, including:

A prototype template to aid establishing other Internet-based ESBs via technologies such as thick and thin client tools, CORBA-wrapped analysis solvers, and Internet security (Figure 6).

Product data-driven analysis techniques to enable highly automated plug-and-play usage via emerging product standards like <u>ISO STEP AP210</u> and <u>IPC GenCAM/GenX</u>. <u>XaiTools</u>, the general-purpose analysis integration toolkit underlying <u>XaiTools PWA-B</u>, is highlighted with its integration to commercial CAD/CAE tools and applications to other product domains (Figure 7 and Figure 8). U-Engineer utilization by SMEs and Primes is highlighted (Figure 3), including solving production problems, evaluating design/process alternatives, and increasing awareness of potential issues. Experience has shown that ProAM technology excels at delivering automated product-specific analysis to places it has never gone before.

While ProAM has focused on tools for the AMCOM PWB supply chain, these same tools and techniques can benefit other industries. Envisioned applications include development of analysis module catalogs for other domains and establishment of company-specific Internet/Intranet-based engineering service bureaus.

# 7.7 2000-2009 DFXpert : SFM Technology, Inc. (http://www.sfmtech.com)

DFXpert is an integrated environment for multi-disciplinary design-for-X analysis and feedback in the domain of PCB fabrication and assembly. DFXpert embeds domain-specific expertise in the areas of PCB fabrication, automated assembly, and testability, and provides a wide-variety of stakeholders in the product realization process with critical feedback to enables continuous improvements in Producibility, quality, cost, and robustness. DFXpert is the first commercially available DFx tool to be compliant with the AP 210 standard for



product data representation. The comprehensive AP 210 data model supports unprecedented fidelity and integration between footprint, board, component, and assembly level product representations, as well as opportunities for interoperability with mechanical data because the 2<sup>nd</sup> edition of AP 210 is fully harmonized with IS AP 203 2<sup>nd</sup> edition. DFXpert has been updated to and validated against the IS of AP 210 2<sup>nd</sup> edition.

DFXpert embeds domain-specific expertise that has been developed and validated through a near decade-long research collaboration between University of Illinois at Urbana-Champaign and Rockwell Collins, a leading provider of communication and aviation electronic solutions to the aerospace and defense industries. The embedded rule-sets have been vetted with domain experts and validated on hundreds of advanced production designs. The DFXpert model and result browsers offer direct visualization of reports, warnings, and violations for rapid review by process stakeholders, incorporated within a full-featured user interface that supports manual PCA/PCB review, rule configuration and execution, and browsing.

During the development of the 2<sup>nd</sup> edition Of AP 210, DFXpert was used extensively to debug and understand exchange issues arising from model problems or mis-understandings, accelerating the acceptance of the 2<sup>nd</sup> edition of AP 210.

AP 210 Conformance: Implements the following product definitions:

- Assembly\_module\_design\_view,
- Assembly module usage view,
- Footprint definition,
- Layered interconnect module design view,

- Layered\_interconnect\_module\_usage\_view,
- Layered\_interconnect\_panel\_design\_view,
- Package,
- · Packaged part.

# 7.8 2005 Vendors Participation

Translators have been created for:

- Zuken Visula<sup>TM</sup>,
- Mentor Board Station<sup>TM</sup>,
- Theorem AP 210-> AP 203,
- Theorem AP 203->AP 210,
- IDF->AP 210,
- Mentor PADS<sup>TM</sup>,
- Orcad<sup>TM</sup>,
- Eagle<sup>TM</sup>,
- CircuitCam<sup>TM</sup>,
- VHDL->AP 210,
- AP 210->VHDL.

The following native interfaces were implemented:

- UIUC Board Viewer (IS ed 1 version),
- PDES Inc. Board Viewer (DIS ed 1 version),
- UIUC Design Rule engine (IS ed 1 version prototype),
- Boeing Design Rule engine (DIS ed 1 version),
- InterCAX warpage analysis engine (DIS ed2, IS ed2),
- LKSoft board stackup tool (DIS ed2, IS ed2),
- Boeing Durability analysis system (DIS ed1).

# 7.9 2007-2009 Prometheus Computing, LLC

Translator: Bidirectional AP210 to IPC 2581 Offspring

AP 210 Conformance: Implements the following product definitions:

- Assembly module design view
- Assembly module usage view
- Component termination passage template
- Default attachment size based land physical template
- Design stack model

- Electrical network definition
- Footprint definition
- Interconnect module design view
- Interconnect module usage view
- Package
- Packaged\_part
- Trace\_template
- Unsupported passage template

Currently it uses a developmental AP 210 schema. After edition 2 is released it will be updated to use the edition 2 schema.

# Description:

This is a proof of concept translator that uses a Rule engine to perform the translation. Large data sets would have very long run times.

## It currently translates:

• Assembly: assembly to component relationships

• AVL: parts and suppliers

• Gerber: traces, lands

• History: engineering change notices

• LandPattern: footprint, but only for surface mount parts

• Logistics: people and organizations

• Netlist: logical connections between component pins

• Stackup: stratum and their order

List of AIM entities used by the AP 210 to Offspring translator.

## **Assembly**

```
(LENGTH_MEASURE_WITH_UNIT & MEASURE_REPRESENTATION_ITEM & MEASURE_WITH_UNIT & REPRESENTATION_ITEM)
(LENGTH_UNIT & NAMED_UNIT & SI_UNIT)
APPLICATION_CONTEXT
APPLICATION_PROTOCOL_DEFINITION
DIMENSIONAL_CHARACTERISTIC_REPRESENTATION
DIMENSIONAL_SIZE
MATERIAL_DESIGNATION
PRODUCT
PRODUCT_CONTEXT
PRODUCT_DEFINITION
PRODUCT_DEFINITION_CONTEXT
PRODUCT_DEFINITION_FORMATION
PRODUCT_DEFINITION_FORMATION
PRODUCT_DEFINITION_SHAPE
REPRESENTATION_CONTEXT
```

SHAPE\_ASPECT
SHAPE DIMENSION REPRESENTATION

#### AVL

ALTERNATE\_PRODUCT\_RELATIONSHIP
APPLICATION\_CONTEXT
APPLIED\_ORGANIZATION\_ASSIGNMENT
ORGANIZATION
ORGANIZATIONAL\_ADDRESS
ORGANIZATION\_ROLE
PRODUCT
PRODUCT\_CONTEXT
PRODUCT\_RELATED\_PRODUCT\_CATEGORY

#### Gerber

```
(GEOMETRIC REPRESENTATION CONTEXT & GLOBAL_UNCERTAINTY_ASSIGNED_CONTEXT &
GLOBAL_UNIT_ASSIGNED_CONTEXT & REPRESENTATION_CONTEXT)
(LENGTH MEASURE WITH UNIT & MEASURE REPRESENTATION ITEM &
MEASURE WITH UNIT & REPRESENTATION ITEM)
(LENGTH UNIT & NAMED UNIT & SI UNIT)
(NAMED_UNIT & PLANE_ANGLE_UNIT & SI_UNIT)
APPLICATION CONTEXT
ASSEMBLY COMPONENT USAGE
CARTESIAN POINT
COMPOSITE CURVE
COMPOSITE CURVE SEGMENT
CONDUCTIVE INTERCONNECT ELEMENT WITH PRE DEFINED TRANSITIONS
CSG PRIMITIVE SOLID 2D
CURVE STYLE PARAMETERS WITH ENDS
DESCRIPTIVE REPRESENTATION ITEM
DESIGN LAYER STRATUM
INTERCONNECT_MODULE_DESIGN_VIEW
INTERCONNECT MODULE USAGE VIEW
JOIN SHAPE ASPECT
LAMINATE COMPONENT FEATURE
LAMINATE COMPONENT JOIN TERMINAL
LAND
LAND PHYSICAL TEMPLATE
LAYER CONNECTION POINT
NEXT ASSEMBLY USAGE OCCURRENCE RELATIONSHIP
PATH AREA WITH PARAMETERS
PHYSICAL NETWORK
PLANAR_PATH_SHAPE_REPRESENTATION_WITH_PARAMETERS
POLYLINE
PRODUCT
PRODUCT CONTEXT
```

PRODUCT\_DEFINITION\_CONTEXT
PRODUCT\_DEFINITION\_FORMATION
PRODUCT\_DEFINITION\_USAGE
PROPERTY\_DEFINITION\_REPRESENTATION
REPRESENTATION\_CONTEXT
REPRESENTATION\_MAP
SHAPE\_ASPECT
SHAPE\_ASPECT\_RELATIONSHIP
SHAPE\_DEFINITION\_REPRESENTATION
STRATUM\_FEATURE
TRACE\_TEMPLATE
UNCERTAINTY\_MEASURE\_WITH\_UNIT

## History

ACTION\_METHOD

APPLICATION\_CONTEXT

APPLICATION\_PROTOCOL\_DEFINITION

APPLIED\_APPROVAL\_ASSIGNMENT

APPROVAL

APPROVAL\_DATE\_TIME

APPROVAL\_PERSON\_ORGANIZATION

APPROVAL\_ROLE

APPROVAL\_STATUS

CALENDAR\_DATE

DESIGN\_OBJECT\_MANAGEMENT\_RELATIONSHIP\_ACTION

PERSON

#### LandPattern

```
(GEOMETRIC REPRESENTATION CONTEXT & GLOBAL UNCERTAINTY ASSIGNED CONTEXT &
GLOBAL UNIT ASSIGNED CONTEXT & REPRESENTATION CONTEXT)
(LENGTH UNIT & NAMED UNIT & SI UNIT)
(NAMED UNIT & PLANE ANGLE UNIT & SI UNIT)
APPLICATION CONTEXT
AXIS2 PLACEMENT 2D
CARTESIAN POINT
CONTACT SIZE DEPENDENT LAND
DEFAULT ATTACHMENT SIZE BASED LAND PHYSICAL TEMPLATE
FOOTPRINT DEFINITION
ID ATTRIBUTE
INTERCONNECT MODULE DESIGN VIEW
INTERCONNECT MODULE USAGE VIEW
INTERCONNECT_MODULE_INTERFACE_TERMINAL
LAMINATE COMPONENT INTERFACE TERMINAL
NAME ATTRIBUTE
PACKAGE
PRODUCT
```

PRODUCT\_CONTEXT

PRODUCT\_DEFINITION\_CONTEXT

PRODUCT\_DEFINITION\_FORMATION

PRODUCT\_DEFINITION\_RELATIONSHIP

PROPERTY\_DEFINITION\_RELATIONSHIP

REPRESENTATION\_MAP

SHAPE\_ASPECT\_RELATIONSHIP

SHAPE\_DEFINITION\_REPRESENTATION

SHAPE\_REPRESENTATION

SINGLE\_AREA\_CSG\_2D\_SHAPE\_REPRESENTATION

STRUCTURED\_LAYOUT\_COMPONENT\_SUB\_ASSEMBLY\_RELATIONSHIP

UNCERTAINTY\_MEASURE\_WITH\_UNIT

USAGE CONCEPT USAGE RELATIONSHIP

#### Logistics

APPLICATION\_CONTEXT
APPLICATION\_PROTOCOL\_DEFINITION
ORGANIZATION
PERSON
PERSONAL\_ADDRESS
PERSON\_AND\_ORGANIZATION
PERSON AND ORGANIZATION ADDRESS

#### **Netlist**

APPLICATION\_CONTEXT

ASSEMBLY\_MODULE\_DESIGN\_VIEW

ASSEMBLY\_MODULE\_USAGE\_VIEW

PACKAGED\_COMPONENT

PACKAGED\_PART

PHYSICAL\_COMPONENT\_TERMINAL

PHYSICAL\_CONNECTIVITY\_DEFINITION

PRODUCT

PRODUCT\_CONTEXT

PRODUCT\_DEFINITION\_CONTEXT

PRODUCT\_DEFINITION\_FORMATION

SHAPE ASPECT RELATIONSHIP

#### Stackup

(GEOMETRIC\_REPRESENTATION\_CONTEXT & GLOBAL\_UNCERTAINTY\_ASSIGNED\_CONTEXT & GLOBAL\_UNIT\_ASSIGNED\_CONTEXT & REPRESENTATION\_CONTEXT)
(LENGTH\_MEASURE\_WITH\_UNIT & MEASURE\_REPRESENTATION\_ITEM & MEASURE\_WITH\_UNIT & REPRESENTATION\_ITEM)
(LENGTH\_UNIT & NAMED\_UNIT & SI\_UNIT)
APPLICATION\_CONTEXT
DESCRIPTION\_ATTRIBUTE
MATERIAL DESIGNATION WITH CONDUCTIVITY CLASSIFICATION

# Validation Report for IS AP 210 E2

## ISO TC 184/SC 4/WG 3 N 2606

PRODUCT PRODUCT\_CONTEXT

PRODUCT\_DEFINITION\_CONTEXT

PRODUCT\_DEFINITION\_FORMATION

PROPERTY\_DEFINITION

PROPERTY\_DEFINITION\_RELATIONSHIP

PROPERTY\_DEFINITION\_REPRESENTATION

REPRESENTATION

SHAPE\_ASPECT\_RELATIONSHIP

STRATUM

STRATUM\_SURFACE

STRATUM\_TECHNOLOGY

STRATUM\_TECHNOLOGY\_OCCURRENCE

UNCERTAINTY\_MEASURE\_WITH\_UNIT

## 7.10 2000-2009 LKSoft CADIF -> AP 210 converters

Translator: CADIF to AP 210

AP 210 Conformance: Implements the following product definitions:

default attachment size based land physical template

default\_plated\_passage\_based\_land\_physical\_template

design\_stack\_model

document

electrical\_isolation\_removal\_template

fill area template

footprint definition+stratum stack dependent template

functional unit

inter\_stratum\_feature\_template

layered\_assembly\_module\_design\_view+physical\_unit\_network\_definition

layered\_assembly\_module\_usage\_view

layered\_interconnect\_module\_design\_view

layered interconnect module usage view

library\_stack\_model

material\_removal\_feature\_template

 $multi\_stratum\_special\_symbol\_template + stratum\_stack\_dependent\_template$ 

package

packaged\_connector

packaged part

padstack\_definition

part\_connected\_terminals\_definition

part feature template definition

part\_string\_template

part\_text\_template

 $passage\_padstack\_definition$ 

physical\_unit

predefined\_requirement\_view\_definition

product\_definition

snowball\_template

 $stratum\_feature\_template$ 

thermal isolation removal template

# Validation Report for IS AP 210 E2

# ISO TC 184/SC 4/WG 3 N 2606

trace\_template
unsupported\_passage\_template
via\_template

## List of AIM entities used by the CADIF -> AP 210 translator

Entity name Module schema name(\_MIM) or Integrated Resource schema name(\_SCHEMA)

additive\_laminate\_text\_component LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM

application\_context APPLICATION\_CONTEXT\_SCHEMA
applied\_classification\_assignment CLASSIFICATION\_ASSIGNMENT\_MIM
applied\_document\_reference DOCUMENT\_ASSIGNMENT\_MIM
applied\_identification\_assignment IDENTIFICATION\_ASSIGNMENT\_MIM

area component LAYERED INTERCONNECT MODULE DESIGN MIM

area component+

stratum\_feature\_template\_component\_with stratum f

-----

area with outer boundary

area with outer boundary+primitive 2d with inner

boundary

assembly\_component\_usage PRODUCT\_STRUCTURE\_SCHEMA
assembly\_item\_number PHYSICAL\_UNIT\_DESIGN\_VIEW\_MIM
assembly\_joint ASSEMBLY\_TECHNOLOGY\_MIM

assembly\_module\_interface\_terminal ASSEMBLY\_MODULE\_USAGE\_VIEW\_MIM assigned\_requirement REQUIREMENT\_ASSIGNMENT\_MIM

axis2 placement 2d GEOMETRY SCHEMA

boolean\_result\_2d CONSTRUCTIVE\_SOLID\_GEOMETRY\_2D\_MIM

cartesian\_point GEOMETRY\_SCHEMA cartesian\_transformation\_operator\_2d GEOMETRY\_SCHEMA

character\_glyph\_font\_usage PRESENTATION\_RESOURCE\_SCHEMA

character glyph symbol+solid character glyph 2d s

ymbol

characterized\_object PRODUCT\_PROPERTY\_DEFINITION\_SCHEMA

MIXED COMPLEX TYPES

circle GEOMETRY SCHEMA

circular\_area GEOMETRIC\_MODEL\_SCHEMA
circular\_area+primitive\_2d\_with\_inner\_boundary
class GEOMETRIC\_MODEL\_SCHEMA
MIXED\_COMPLEX\_TYPES
CLASSIFICATION SCHEMA

 classification\_role
 MANAGEMENT\_RESOURCES\_SCHEMA

 closed\_curve\_style\_parameters
 CONSTRUCTIVE\_SOLID\_GEOMETRY\_2D\_MIM

 component\_2d\_location
 PHYSICAL\_UNIT\_2D\_DESIGN\_VIEW\_MIM

composite\_curve GEOMETRY\_SCHEMA composite curve segment GEOMETRY SCHEMA

conductive interconnect element terminal link LAYERED INTERCONNECT MODULE DESIGN MIM

conductive\_interconnect\_element\_with\_pre\_defined\_t

ransitions

connected area component

contact size dependent land+land with join termin

al

LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM LAYERED INTERCONNECT MODULE DESIGN MIM

LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM CONSTRUCTIVE SOLID GEOMETRY 2D MIM

CONSTRUCTIVE SOLID GEOMETRY 2D MIM

LAND MIM

## Validation Report for IS AP 210 E2

LAYERED\_INTERCONNECT\_SIMPLE\_TEMPLATE\_MIM

 $LAYERED\_INTERCONNECT\_SIMPLE\_TEMPLATE\_MIM$ 

#### ISO TC 184/SC 4/WG 3 N 2606

 context\_dependent\_unit
 MEASURE\_SCHEMA

 conversion\_based\_unit+length\_unit
 MEASURE\_SCHEMA

 conversion\_based\_unit+plane\_angle\_unit
 MEASURE\_SCHEMA

 $default\_attachment\_size\_based\_land\_physical\_templa$ 

default\_plated\_passage\_based\_land\_physical\_templat

e dependent\_electrical\_isolation\_removal\_component

dependent\_thermal\_isolation\_removal\_component

description\_attribute BASIC\_ATTRIBUTE\_SCHEMA descriptive\_representation\_item QUALIFIED\_MEASURE\_SCHEMA

LAND\_MIM

LAND MIM

design\_stack\_model FABRICATION\_TECHNOLOGY\_MIM

dimensional\_exponentsMEASURE\_SCHEMAdirectionGEOMETRY\_SCHEMAdocumentDOCUMENT\_SCHEMA

document\_product\_equivalence DOCUMENT\_ASSIGNMENT\_MIM

document\_type DOCUMENT\_SCHEMA

fabrication\_joint FABRICATION\_JOINT\_MIM

fiducial+stratum\_feature\_template\_component LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM

fiducial\_part\_feature PART\_FEATURE\_FUNCTION\_MIM
fiducial\_stratum\_feature LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM
fill area template LAYERED INTERCONNECT SIMPLE TEMPLATE MIM

footprint\_definition+stratum\_stack\_dependent\_templa

te

footprint\_occurrence LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM

MIXED COMPLEX TYPES

functional\_unit FUNCTIONAL\_USAGE\_VIEW\_MIM geometric\_curve\_set GEOMETRIC\_MODEL\_SCHEMA

geometric representation context GEOMETRY SCHEMA

geometric\_representation\_context+global\_uncertainty
\_assigned\_context+global\_unit\_assigned\_context
geometrically bounded 2d wireframe representation

MIXED\_COMPLEX\_TYPES

AIC GEOMETRICALLY BOUNDED 2D WIREFRAME

global\_uncertainty\_assigned\_context+parametric\_repr
esentation context REPRESENTATION SCHEMA

id\_attribute BASIC\_ATTRIBUTE\_SCHEMA

identification\_role MANAGEMENT\_RESOURCES\_SCHEMA

interconnect\_module\_component ASSEMBLY\_MODULE\_WITH\_INTERCONNECT\_COMPONENT\_MIM interconnect module component surface feature ASSEMBLY\_MODULE\_WITH\_INTERCONNECT\_COMPONENT\_MIM

interconnect module edge LAYERED INTERCONNECT MODULE DESIGN MIM

interconnect module interface terminal

 $interconnect\_module\_terminal + test\_point\_part\_featur$ 

e

interfacial connection

internal\_probe\_access\_area+land\_with\_join\_terminal

+plated\_passage\_dependent\_land item defined transformation

join\_shape\_aspect

keepout\_design\_object\_category laminate\_component\_feature

laminate\_component\_interface\_terminal laminate\_component\_join\_terminal laminate\_text\_string\_component

 $land\_template\_terminal$ 

land\_with\_join\_terminal+plated\_passage\_dependent\_

land

layer connection point

 $layered\_assembly\_module\_design\_view+physical\_un$ 

it network definition

layered\_assembly\_module\_usage\_view layered\_interconnect\_module\_design\_view layered\_interconnect\_module\_usage\_view

layout\_spacing\_requirement length\_measure\_with\_unit

 $length\_measure\_with\_unit+measure\_representation\_it$ 

em

length\_measure\_with\_unit+measure\_representation\_it em+qualified\_representation\_item

length\_measure\_with\_unit+uncertainty\_measure\_with unit

length\_unit+si\_unit library stack model

library\_to\_design\_stack\_model\_mapping

mapped item

 $material\_designation\_with\_conductivity\_classificatio$ 

n

material\_designation\_with\_conductivity\_classificatio n+passage\_deposition\_material\_identification

material\_removal\_feature\_template material\_removal\_laminate\_component

measure representation item

multi stratum special symbol component

multi stratum special symbol template+stratum sta

ck\_dependent\_template

name\_attribute

INTERCONNECT MODULE USAGE VIEW MIM

MIXED\_COMPLEX\_TYPES VIA COMPONENT MIM

MIXED\_COMPLEX\_TYPES
REPRESENTATION SCHEMA

LAYERED INTERCONNECT MODULE DESIGN MIM

SHAPE PARAMETERS MIM

LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM
LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM
LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM
LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM
LAYERED\_INTERCONNECT\_SIMPLE\_TEMPLATE\_MIM

LAND MIM

LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM

MIXED COMPLEX TYPES

ASSEMBLY MODULE USAGE VIEW MIM

LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM INTERCONNECT\_MODULE\_USAGE\_VIEW\_MIM INTERCONNECT\_PLACEMENT\_REQUIREMENTS\_MIM

MEASURE\_SCHEMA

MIXED COMPLEX TYPES

MIXED\_COMPLEX\_TYPES

MIXED COMPLEX TYPES

MEASURE SCHEMA

 ${\tt LAYERED\_INTERCONNECT\_COMPLEX\_TEMPLATE\_MIM} \\ {\tt LAYERED\_INTERCONNECT\_COMPLEX\_TEMPLATE\_MIM} \\$ 

REPRESENTATION\_SCHEMA

CONDUCTIVITY MATERIAL ASPECTS MIM

MIXED COMPLEX TYPES

 ${\tt LAYERED\_INTERCONNECT\_SIMPLE\_TEMPLATE\_MIM} \\ {\tt LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM} \\$ 

QUALIFIED MEASURE SCHEMA

LAYERED INTERCONNECT MODULE DESIGN MIM

 $LAYERED\_INTERCONNECT\_COMPLEX\_TEMPLATE\_MIM$ 

BASIC\_ATTRIBUTE\_SCHEMA

## Validation Report for IS AP 210 E2

PHYSICAL UNIT DESIGN VIEW MIM next assembly usage occurrence relationship

object role BASIC ATTRIBUTE SCHEMA

package PACKAGE MIM package terminal PACKAGE MIM package terminal template definition PACKAGE MIM

ASSEMBLY\_MODULE\_DESIGN\_MIM packaged\_component packaged connector PACKAGED CONNECTOR MODEL MIM

ASSEMBLY MODULE WITH PACKAGED CONNECTOR COMPONENT MII packaged connector component

PACKAGED CONNECTOR MODEL MIM packaged connector terminal relationship PACKAGED PART BLACK BOX MODEL MIM packaged part packaged\_part\_terminal PACKAGED\_PART\_BLACK\_BOX\_MODEL\_MIM

padstack definition LAYERED\_INTERCONNECT\_COMPLEX\_TEMPLATE\_MIM padstack occurrence LAYERED INTERCONNECT MODULE DESIGN MIM

 $FUNCTIONAL\_ASSIGNMENT\_TO\_PART\_MIM$ part connected terminals definition

part feature template definition PHYSICAL UNIT USAGE VIEW MIM

part string template LAYERED INTERCONNECT SIMPLE TEMPLATE MIM

part template keepout shape allocation to stratum

LAYERED INTERCONNECT COMPLEX TEMPLATE MIM LAYERED INTERCONNECT SIMPLE TEMPLATE MIM part text template

PART FEATURE\_FUNCTION\_MIM part tooling feature

LAYERED INTERCONNECT\_COMPLEX\_TEMPLATE\_MIM passage padstack definition

FABRICATION TECHNOLOGY MIM passage technology FABRICATION TECHNOLOGY MIM passage technology allocation to stack model

CONSTRUCTIVE\_SOLID\_GEOMETRY\_2D\_MIM path\_area\_with\_parameters

PHYSICAL\_UNIT\_DESIGN\_VIEW\_MIM physical\_component physical component feature PHYSICAL COMPONENT FEATURE MIM

physical component interface terminal INTERFACE COMPONENT MIM

physical component terminal PHYSICAL COMPONENT FEATURE MIM physical connectivity definition PHYSICAL CONNECTIVITY DEFINITION MIM physical network LAYERED INTERCONNECT MODULE DESIGN MIM

physical unit PHYSICAL UNIT USAGE VIEW MIM

physical\_unit\_keepout\_shape\_allocation\_to\_stratum\_

LAYERED INTERCONNECT COMPLEX TEMPLATE MIM

SHAPE FEATURE MIM placed feature

PRESENTATION RESOURCE SCHEMA planar box PRESENTATION\_RESOURCE\_SCHEMA planar\_extent

MEASURE SCHEMA plane angle measure with unit plane\_angle\_unit+si\_unit MEASURE SCHEMA

GEOMETRIC MODEL SCHEMA polygonal area polygonal area+primitive 2d with inner boundary MIXED COMPLEX TYPES

GEOMETRY SCHEMA

predefined\_requirement\_view\_definition REQUIREMENT\_DECOMPOSITION\_MIM

primitive 2d with inner boundary+rectangular area MIXED COMPLEX TYPES

product PRODUCT DEFINITION SCHEMA product context APPLICATION CONTEXT SCHEMA

product\_definition PRODUCT\_DEFINITION\_SCHEMA
product\_definition\_context APPLICATION\_CONTEXT\_SCHEMA
product\_definition\_context\_association PRODUCT\_DEFINITION\_SCHEMA
product\_definition\_context\_role PRODUCT\_DEFINITION\_SCHEMA
product\_definition\_formation PRODUCT\_DEFINITION\_SCHEMA
product\_definition\_relationship PRODUCT\_DEFINITION\_SCHEMA

product\_definition\_shape PRODUCT\_PROPERTY\_DEFINITION\_SCHEMA

product\_definition\_usage PRODUCT\_STRUCTURE\_SCHEMA
product related product category PRODUCT DEFINITION SCHEMA

property\_definition PRODUCT\_PROPERTY\_DEFINITION\_SCHEMA
property\_definition\_relationship MATERIAL\_PROPERTY\_DEFINITION\_SCHEMA

property\_definition\_representation PRODUCT\_PROPERTY\_REPRESENTATION\_SCHEMA

rectangular\_area GEOMETRIC\_MODEL\_SCHEMA
representation REPRESENTATION\_SCHEMA
representation\_context REPRESENTATION\_SCHEMA
representation\_item REPRESENTATION\_SCHEMA
representation\_map REPRESENTATION\_SCHEMA
representation relationship REPRESENTATION SCHEMA

representation relationship with transformation+sha

pe\_representation\_relationshipMIXED\_COMPLEX\_TYPESrequirement\_assigned\_objectREQUIREMENT\_ASSIGNMENT\_MIMrequirement\_assignmentREQUIREMENT\_ASSIGNMENT\_MIM

requirement view definition relationship REQUIREMENT VIEW DEFINITION RELATIONSHIP MIM

role\_association BASIC\_ATTRIBUTE\_SCHEMA

seating\_plane NON\_FEATURE\_SHAPE\_ELEMENT\_MIM
shape\_aspect
shape\_aspect\_relationship PRODUCT\_PROPERTY\_DEFINITION\_SCHEMA
shape\_definition\_representation PRODUCT\_PROPERTY\_REPRESENTATION\_SCHEMA

shape\_representation PRODUCT\_PROPERTY\_REPRESENTATION\_SCHEMA

single\_area\_csg\_2d\_shape\_representation

single\_boundary\_csg\_2d\_shape\_representation

single\_stratum\_special\_symbol\_component

PRODUCT\_PROPERTY\_REPRESENTATION\_SCHEMA

CONSTRUCTIVE\_SOLID\_GEOMETRY\_2D\_MIM

LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM

 single\_stratum\_special\_symbol\_template
 LAYERED\_INTERCONNECT\_COMPLEX\_TEMPLATE\_MIM

 snowball\_template
 LAYERED\_INTERCONNECT\_SIMPLE\_TEMPLATE\_MIM

 stratum
 LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM

 stratum\_feature
 LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM

 stratum\_feature template
 LAYERED\_INTERCONNECT\_SIMPLE\_TEMPLATE\_MIM

stratum\_feature\_template\_component LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM

stratum feature template component with stratum f

eature LAYERED INTERCONNECT MODULE DESIGN MIM

stratum\_technology FABRICATION\_TECHNOLOGY\_MIM stratum\_technology\_occurrence FABRICATION\_TECHNOLOGY\_MIM stratum\_technology\_occurrence link FABRICATION\_TECHNOLOGY\_MIM

stratum\_technology\_occurrence\_swap\_relationship FABRICATION\_TECHNOLOGY\_MIM

structured layout component sub assembly relation

ship LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM

text\_font PRESENTATION\_RESOURCE\_SCHEMA text\_literal\_with\_extent PRESENTATION\_DEFINITION\_SCHEMA

thermal\_isolation\_removal\_template LAYERED\_INTERCONNECT\_COMPLEX\_TEMPLATE\_MIM trace\_template LAYERED\_INTERCONNECT\_SIMPLE\_TEMPLATE\_MIM

trimmed curve GEOMETRY SCHEMA

type\_qualifier QUALIFIED\_MEASURE\_SCHEMA uncertainty\_measure\_with\_unit REPRESENTATION\_SCHEMA

 unsupported\_passage
 LAYERED\_INTERCONNECT\_MODULE\_DESIGN\_MIM

 unsupported\_passage\_template
 LAYERED\_INTERCONNECT\_SIMPLE\_TEMPLATE\_MIM

usage concept usage relationship PART FEATURE LOCATION MIM

via template LAYERED INTERCONNECT SIMPLE TEMPLATE MIM

# 7.11 2009 Vendors Production Participation

This is a partial listing of production implementations of the second edition of the standard. Translator status is available at PDES Inc., <a href="http://pdesinc.aticorp.org">http://pdesinc.aticorp.org</a>

# The following native interfaces are available for the second edition of AP 210:

LKSoft ecad converters;

SFM Technology DFXPert DFx analysis software;

InterCAX PCA/PCB Warpage simulation system;

LKSoft IDA-STEP Electronics;

LKSoft PCB stackup editor;

LKSoft IDA-STEP Center PDM system.

## APPENDIX A

## ARM-TO-AAM MAPPING TABLE

The mapping table is available at <a href="http://www.tc184-sc4.org">http://www.tc184-sc4.org</a> in the file: ISO TC184/SC4/WG3 N1892.

## **APPENDIX B**

## **TEST CASES & DATA POPULATION PHYSICAL FILES**

These test cases are obsolete since modular APs do not have UoFs but are retained for historical purposes. See http://www.wikistep.org for current publicly available examples.

#### **B.1** Test Cases

## 1. Test Case: Allocation UoF

- a.Populate the model entities which describe the association between "functional" gate and a real part that encapsulates that function. The specific example will be performed on a NAND gate to a SN74xx00 family member.
- b.Populate the model entities which describe the association between a real part and the "functional" gates which are encapsulated by the real part. The specific example will be performed on a SN74xx00 family member and a NAND gate.

## 2. Test Case: CMDM UoF

- a.Populate the model entities required to track an "Engineering Change" to a released product. The specific example will be performed on the FLASHER design. The reason for change is attributed to a customer complaint, the flash rate of the LEDs is to fast. The change effects the values of R2, C1 and C2 but, not the package styles.
- b.Populate the model entities for the above case but, allowing both versions to exist a separate products, have as a released product a fast rate flasher and a slow rate flasher.

#### 3. Test Case: Functional UoF

a.Populate the model entities which show how a Programmable Array Logic device (PAL) can be decomposed into constituent logical units, discrete gate types, (NAND, NOR, XOR, etc) to implement a specific function.

## 4. Test Case: Geometry UoF

- a. Populate the model entities which will describe the physical shape of a conductor as it would appear on a PCB.
- b.Populate the model entities which will describe the physical shape of an eight lead flat pack's layout pattern as it would appear on a PCB.

#### 5. Test Case: Part UoF

- a. Populate the model entities which shows how a ferrite bead can be associated to a specific resistor of a given PCA design.
- b.Populate the model entities which will describe the different possible mounting styles of a specific axial component. The specific example will be performed on a resistor showing different mountings like horizontal, vertical, surface.
- c.Populate the model entities which will describe how a printed capacitor would be implemented on a PCA/PCB design.
- d.Populate the model entities which shows how an IC would be mounted into a compatible socket.

## 6. Test Case: PCA UoF

a. Populate the model entities which will describe the relationship between an IC and its socket; such that both will be positioned and may be moved together.

#### 7. Test Case: PCB UoF

a.Populate the model entities which describe the situation when a net can not be fully implemented within the confines of the PCB outline and layer structure, a incomplete route. For this occurrence a jumper/"green wire" is to be used to realize the conduction path in order to get the circuit to function as designed, complete the route of the given net.

## 8. Test Case: Requirement UoF

- a. Populate the model entities which show how a specific specification will get permeated through out the schema. The specific example will use the following specifications:
- i. MIL-P-55110 PCB specification
- ii. MIL-M-38510 IC specification
- b.Populate the model entities which will describe how a requirement to use a specification is permeated through a design. The specific example will be based upon the above case.
- c.Populate the model entities of a specific requirement which will provide information concerning part selection. The specific example will be related to the operational environment that a given design must survive.
- d.Populate the model entities necessary to specify a customer's requirement to have a design "work" within a next higher assembly. The specific example will be limited to the connector and interface\_signals are previously defined from the next higher assembly's design.

## 9. Test Case: Utility UoF

- a.Populate the model entities which will show the association of a given design to a mathematical model. The specific example will show the relation of the FLASHER to an analytic\_model.
- b.Populate the model entities which will show the association of a given part to a mathematical model. The specific example will show the relation between a 555 timer to an analytic model. The model will able to be reused for other occurrences of the same part.

- c.Populate the model entities which describe how a material specification causes an impact in other areas
- d.Populate the model entities which describe how a tolerance in material composition can alter a given part's characteristic.

# 10. Test Case: Complete PCA

Test population of a complete PCA.

## **B.2** List of Physical Files

| Physical File | <u>Purpose</u> |
|---------------|----------------|
|               |                |
| allo.one      | test case 1a   |
| allo.two      | test case 1b   |
| cmdm.one      | test case 2a   |
| cmdm.two      | test case 2a   |
| flasher       | test case 10   |
| func.one      | test case 3a   |
| geom.one      | test case 4a   |
| geom.two      | test case 4b   |
| part.four     | test case 5d   |
| part.one      | test case 5a   |
| part.three    | test case 5c   |
| part.two      | test case 5b   |
| pca.one       | test case 6a   |
| rqmt.four     | test case 8d   |
| rqmt.one      | test case 8a   |
| rqmt.three    | test case 8c   |
| rqmt.two      | test case 8b   |
| util.four     | test case 9d   |
| util.one      | test case 9a   |
| util.three    | test case 9c   |
| util.two      | test case 9b   |

# **B.3** Description of Physical Files

In an effort to keep the size of the files reasonable and not loaded with extraneous entities, some "short cuts" were taken. The specifics for each file are as follows:

1.<u>Allo.one</u> shows the association between a functional gate and it's physical equivalent. Attributes and entities which describe any geometry of the part or sections of the part were omitted. Characteristics and numeric parameters were omitted. Also any detailed information on materials were omitted.

- 2.<u>Allo.two</u> shows the association between a physical gate and it's functional equivalent. The same omissions from allo.one were also followed in this example.
- 3. <u>Cmdm.one</u> shows how an engineering change may be tracked. The detailed product entities were omitted. All the entities shown deal with the tracking of a change; not the data that was changed.
- 4.<u>Cmdm.two</u> shows how a different version of an established product can be tracked. The same omissions from cmdm.one were also followed in this example.
- 5.<u>Flasher</u> shows a finished Printed Wiring Assembly. Geometric part and Printed Circuit Board information was omitted. However, the positioning of the components on to the board, as well as, the plated through hole for the components are accurate. Just the shape of parts and conductor shapes are missing but, their position in the file are accurate.
- 6.<u>Func.one</u> shows how discrete functional gates can be used to construct another functional device.

  Only a limited number of characteristics and parameters were used in this example.
- 7. Geom.one shows how a conductor on a Printed Circuit Board can be described. It is not certain that the cartesian points, orientations, and geometric entities used will construct a shape that does look like a conductor. However, the order and manner in which they were used are accurate.
- 8.<u>Geom.two</u> shows how a land for a surface mounted part can be described. The same disclaimer from geom.one applies to this file as well.
- 9.<u>Part.one</u> shows how an association between two parts can occur. Attributes and entities which describe any geometry of the part or sections of the part were omitted. Characteristics and numeric parameters were omitted. Also any detailed information on materials were omitted.
- 10.<u>Part.two</u> shows how an axial component can be mounted in different styles. The same omissions from part.one were also followed in this example.
- 11. <u>Part.three</u> shows how a printed part can be described. The same omissions from part.one were also followed in this example.
- 12. <u>Part.four</u> shows how an Integrated Circuit can be associated with a compatible socket. The same omissions from part.one were also followed in this example.
- 13. <u>Pca.one</u> shows the same association of a socket to an Integrated Circuit but, treats them a an inseparable part. Attributes and entities which describe any geometry of the part or sections

- of the part were omitted. Characteristics and numeric parameters were omitted. Also any detailed information on materials were omitted.
- 14.<u>Rqmt.one</u> shows how specifications get permeated through out a design. Specific information on the Printed Circuit Board were omitted.
- 15.<u>Rqmt.two</u> shows how a specification becomes a requirement and how it gets imposed through out a design. Geometric and certain part information were omitted.
- 16.<u>Rqmt.three</u> shows how a requirement to utilize a specification associates certain performance criteria to specific parts. Geomtric information on these parts was omitted. Limited performance information on the parts were provided.
- 17. <u>Rqmt.four</u> shows how a requirement for a product to work within a higher assembly can be described. Geometric information on the parts was omitted.
- 18.<u>Util.one</u> shows how a mathematical model can be associated to a given design. Detailed information on the product was omitted.
- 19.<u>Util.two</u> shows how a mathematical model can be associated to a given part. Limited performance information on the part was provided.
- 20.<u>Util.three</u> shows how a material specification can get associated to certain parts. Detailed information on the product was omitted.
- 21. <u>Util.four</u> shows how a tolerance in the material's composition can alter the material's characteristic. Limited material information was provided.

## **B.4 CONTENT OF PHYSICAL FILES**

The physical file representations are available at <a href="http://www.tc184-sc4.org">http://www.tc184-sc4.org</a> in the file: ISO TC184/SC4/WG3 N1892.