# AMDA

# Vivado Design Suite 7 Series FPGA and Zynq 7000 SoC Libraries Guide (UG953)

**RAM128X1D** 

**RAM128X1S** 

**RAM256X1S** 

RAM32M

RAM32X1D

RAM32X1S

**RAM32X1S 1** 

RAM32X2S

RAM64M

RAM64X1D

RAM64X1S

**RAM64X1S\_1** 

RAMB18E1

RAMB36E1

**ROM128X1** 

**ROM256X1** 

ROM32X1

ROM64X1

# RAM128X1D

Primitive: 128-Deep by 1-Wide Dual Port Random Access Memory (Select RAM)



#### Introduction

This design element is a 128-bit deep by 1-bit wide random access memory and has a read/write port that writes the value on the D input data pin when the write enable (WE) is high to the memory cell specified by the A address bus. This happens shortly after the rising edge of the WCLK and that same value is reflected in the data output SPO. When WE is low, an asynchronous read is initiated in which the contents of the memory cell specified by the A address bus is output asynchronously to the SPO output. The read port can perform asynchronous read access of the memory by changing the value of the address bus DPRA, and by outputting that value to the DPO data output.

## Port Descriptions

| Port | Direction | Width | Function                                    |
|------|-----------|-------|---------------------------------------------|
| DPO  | Output    | 1     | Read/Write port data output addressed by A. |
| SPO  | Output    | 1     | Read port data output addressed by DPRA.    |
| D    | Input     | 1     | Write data input addressed by A.            |
| A    | Input     | 7     | Read/Write port address bus.                |

| Port | Direction | Width | Function                              |
|------|-----------|-------|---------------------------------------|
| DPRA | Input     | 7     | Read port address bus.                |
| WE   | Input     | 1     | Write Enable.                         |
| WCLK | Input     | 1     | Write clock (reads are asynchronous). |

If instantiated, the following connections should be made to this component:

- Tie the WCLK input to the desired clock source, the D input to the data source to be stored and the DPO output to an FDCE D input or other appropriate data destination.
- Optionally, the SPO output can also be connected to the appropriate data destination or else left unconnected.
- Connect the WE clock enable pin to the proper write enable source in the design.
- Connect the 7-bit A bus to the source for the read/write addressing and the 7bit DPRA bus to the appropriate read address connections.

You can use the INIT attribute to specify the initial contents of the RAM. If left unspecified, the initial contents default to all zeros.

## Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

#### **Available Attributes**

| Attribut | еТуре | Allowed Valu         | ıe <b>9</b> efault | Description                                |
|----------|-------|----------------------|--------------------|--------------------------------------------|
| INIT     | HEX   | Any 128-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM. |

#### **VHDL Instantiation Template**

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- RAM128X1D: 128-deep by 1-wide positive edge write,
asynchronous read
          dual-port distributed LUT RAM (Mapped to two
SliceM LUT6s)
          7 Series
-- Xilinx HDL Language Template, version 2025.1
RAM128X1D_inst : RAM128X1D
generic map (
  port map (
  -- Read/Write port 7-bit address input
  A \Rightarrow A
  WCLK => WCLK, -- Write clock input
  WE => WE -- RAM data input
);
-- End of RAM128X1D_inst instantiation
```

## Verilog Instantiation Template

```
// RAM128X1D: 128-deep by 1-wide positive edge write,
asynchronous read (Mapped to two SliceM LUT6s)
// dual-port distributed LUT RAM
// 7 Series
// Xilinx HDL Language Template, version 2025.1
```

#### Related Information

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

# **RAM128X1S**

Primitive: 128-Deep by 1-Wide Random Access Memory (Select RAM)



#### Introduction

This design element is a 128-bit deep by 1-bit wide random access memory with synchronous write and asynchronous read capability. This RAM is implemented using the LUT resources of the device (also known as Select RAM), and does not consume any of the block RAM resources of the device. If a synchronous read

capability is preferred, a register can be attached to the output and placed in the same slice as long as the same clock is used for both the RAM and the register. The RAM128X1S has an active-High write enable, WE, so that when that signal is High, and a rising edge occurs on the WCLK pin, a write is performed recording the value of the D input data pin into the memory array. The output O displays the contents of the memory cell addressed by A, regardless of the WE value. When a write is performed, the output is updated to the new value shortly after the write completes.

#### **Port Descriptions**

| Port | Direction | Width | Function                                    |
|------|-----------|-------|---------------------------------------------|
| 0    | Output    | 1     | Read/Write port data output addressed by A. |
| D    | Input     | 1     | Write data input addressed by A.            |
| Α    | Input     | 7     | Read/Write port address bus.                |
| WE   | Input     | 1     | Write Enable.                               |
| WCLK | Input     | 1     | Write clock (reads are asynchronous).       |

# Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

If instantiated, the following connections should be made to this component:

- Tie the WCLK input to the desired clock source, the D input to the data source to be stored, and the O output to an FDCE D input or other appropriate data destination.
- Connect the WE clock enable pin to the proper write enable source in the design.
- Connect the 7-bit A bus to the source for the read/write.

You can use the INIT attribute to specify the initial contents of the RAM. If left unspecified, the initial contents default to all zeros.

#### **Available Attributes**

| Attribut | еТуре | Allowed Valu         | ıe <b>9</b> efault | Description                                |
|----------|-------|----------------------|--------------------|--------------------------------------------|
| INIT     | HEX   | Any 128-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM. |

## VHDL Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
A1 => A1, -- Address[1] input bit
A2 => A2, -- Address[2] input bit
A3 => A3, -- Address[3] input bit
A4 => A4, -- Address[4] input bit
A5 => A5, -- Address[5] input bit
A6 => A6, -- Address[6] input bit
D => D, -- 1-bit data input
WCLK => WCLK, -- Write clock input
WE => WE -- RAM data input
);

-- End of RAM128X1S_inst instantiation
```

#### **Verilog Instantiation Template**

```
// RAM128X1S: 128 x 1 positive edge write, asynchronous read
single-port
//
              distributed RAM (Mapped to two SliceM LUT6s)
//
              7 Series
// Xilinx HDL Language Template, version 2025.1
RAM128X1S #(
   .INIT(128'h000000000000000000000000000000) // Initial
contents of RAM
) RAM128X1S inst (
   .0(0), // 1-bit data output
.A0(A0), // Address[0] input bit
   .A1(A1), // Address[1] input bit
   .A2(A2), // Address[2] input bit .A3(A3), // Address[3] input bit
   .A4(A4), // Address[4] input bit .A5(A5), // Address[5] input bit
   .A5(A5),
   .A6(A6), // Address[6] input bit
   .WE(WE) // Write enable input
);
// End of RAM128X1S_inst instantiation
```

#### Related Information

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

# **RAM256X1S**

Primitive: 256-Deep by 1-Wide Random Access Memory (Select RAM)



#### Introduction

This design element is a 256-bit deep by 1-bit wide random access memory with synchronous write and asynchronous read capability. This RAM is implemented using the LUT resources of the device (also known as Select RAM), and does not consume any of the block RAM resources of the device. If a synchronous read capability is preferred, a register can be attached to the output and placed in the same slice as long as the same clock is used for both the RAM and the register. The RAM256X1S has an active-High write enable, WE, so that when that signal is High, and a rising edge occurs on the WCLK pin, a write is performed recording the value of the D input data pin into the memory array. The output O displays the contents of the memory cell addressed by A, regardless of the WE value. When a write is performed, the output is updated to the new value shortly after the write completes.

#### Port Descriptions

| Port | Direction | Width | Function                    |
|------|-----------|-------|-----------------------------|
| О    | Output    | 1     | Read/Write port data output |

| Port | Direction | Width | Function                              |
|------|-----------|-------|---------------------------------------|
|      |           |       | addressed by A.                       |
| D    | Input     | 1     | Write data input addressed by A.      |
| Α    | Input     | 8     | Read/Write port address bus.          |
| WE   | Input     | 1     | Write Enable.                         |
| WCLK | Input     | 1     | Write clock (reads are asynchronous). |

# **Design Entry Method**

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

If instantiated, the following connections should be made to this component:

- Tie the WCLK input to the desired clock source, the D input to the data source to be stored, and the O output to an FDCE D input or other appropriate data destination.
- Connect the WE clock enable pin to the proper write enable source in the design.
- Connect the 8-bit A bus to the source for the read/write.

You can use the INIT attribute to specify the initial contents of the RAM. If left unspecified, the initial contents default to all zeros.

#### **Available Attributes**

| Attribut | teType | Allowed Valu         | ıe <b>9</b> efault | Description                                |
|----------|--------|----------------------|--------------------|--------------------------------------------|
| INIT     | HEX    | Any 256-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM. |

#### **VHDL Instantiation Template**

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- RAM256X1S: 256-deep by 1-wide positive edge write,
asynchronous read
            single-port distributed LUT RAM (Mapped to four
SliceM LUT6s)
            7 Series
-- Xilinx HDL Language Template, version 2025.1
RAM256X1S_inst : RAM256X1S
generic map (
  INIT =>
00000")
port map (
  0 => 0, -- Read/Write port 1-bit ouput
  A => A, -- Read/Write port 8-bit address input
  D => D, -- RAM data input
  WCLK => WCLK, -- Write clock input
  WE => WE -- Write enable input
);
-- End of RAM256X1S_inst instantiation
```

## **Verilog Instantiation Template**

```
// RAM256X1S: 256-deep by 1-wide positive edge write,
asynchronous read (Mapped to four SliceM LUT6s)
// single-port distributed LUT RAM
// 7 Series
// Xilinx HDL Language Template, version 2025.1
```

#### **Related Information**

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

// End of RAM256X1S\_inst instantiation

# RAM32M

Primitive: 32-Deep by 8-bit Wide Multi Port Random Access Memory (Select RAM)



## Introduction

This design element is a 32-bit deep by 8-bit wide, multi-port, random access memory with synchronous write and asynchronous independent, 2-bit, wide-read capability. This RAM is implemented using the LUT resources of the device known as SelectRAM™+, and does not consume any of the Block RAM resources of the device. The RAM32M is implemented in a single slice and consists of one 8-bit write, 2-bit read port and three separate 2-bit read ports from the same memory, which allows for byte-wide write and independent 2-bit read access RAM.

- If the DIA, DIB, DIC, and DID inputs are all tied to the same data inputs, the RAM can become a 1 read/write port, 3 independent read port, 32x2 quad port memory.
- If DID is grounded, DOD is not used.
- If ADDRA, ADDRB, and ADDRC are tied to the same address, the RAM becomes a 32x6 simple dual port RAM.
- If ADDRD is tied to ADDRA, ADDRB, and ADDRC, then the RAM is a 32x8 single port RAM.

There are several other possible configurations for this RAM.

## **Port Descriptions**

| Port | Direction | Width | Function                                                                  |
|------|-----------|-------|---------------------------------------------------------------------------|
| DOA  | Output    | 2     | Read port data outputs addressed by ADDRA.                                |
| DOB  | Output    | 2     | Read port data outputs addressed by ADDRB.                                |
| DOC  | Output    | 2     | Read port data outputs addressed by ADDRC.                                |
| DOD  | Output    | 2     | Read/Write port data outputs addressed by ADDRD.                          |
| DIA  | Input     | 2     | Write data inputs addressed by ADDRD (read output is addressed by ADDRA). |
| DIB  | Input     | 2     | Write data inputs addressed by ADDRD (read output is addressed by         |

| Port  | Direction | Width | Function                                                                  |
|-------|-----------|-------|---------------------------------------------------------------------------|
|       |           |       | ADDRB).                                                                   |
| DIC   | Input     | 2     | Write data inputs addressed by ADDRD (read output is addressed by ADDRC). |
| DID   | Input     | 2     | Write data inputs addressed by ADDRD.                                     |
| ADDRA | Input     | 5     | Read address bus A.                                                       |
| ADDRB | Input     | 5     | Read address bus B.                                                       |
| ADDRC | Input     | 5     | Read address bus C.                                                       |
| ADDRD | Input     | 5     | 8-bit data write port, 2-bit data read port address bus D.                |
| WE    | Input     | 1     | Write Enable.                                                             |
| WCLK  | Input     | 1     | Write clock (reads are asynchronous).                                     |

## **Design Entry Method**

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

This element can be inferred by some synthesis tools by describing a RAM with a synchronous write and asynchronous read capability. Consult your synthesis tool documentation for details on RAM inference capabilities and coding examples. You should instantiate this component if you have a need to implicitly specify the RAM function, or if you need to manually place or relationally place the component. If a synchronous read capability is desired, the outputs can be connected to an FDRSE (FDCPE if asynchronous reset is needed) in order to improve the output timing of the function. However, this is not necessary for the proper operation of the RAM. If

you want to have the data clocked on the negative edge of a clock, an inverter can be described on the clock input to this component. This inverter will be absorbed into the block giving the ability to write to the RAM on falling clock edges. If instantiated, the following connections should be made to this component:

- Connect the WCLK input to the desired clock source
- Connect the DIA, DIB, DIC, and DID inputs to the data source to be stored
- Connect the DOA, DOB, DOC, and DOD outputs to an FDCE D input or other appropriate data destination, or leave unconnected if not used
- Connect the WE clock enable pin to the proper write enable source in the design
- Connect the ADDRD bus to the source for the read/write addressing
- Connect the ADDRA, ADDRB, and ADDRC buses to the appropriate read address connections

The optional INIT\_A, INIT\_B, INIT\_C and INIT\_D attributes let you specify the initial memory contents of each port using a 64-bit hexadecimal value. The INIT value correlates to the RAM addressing by the following equation: ADDRy[z] = INIT\_y[2\*z+1:2\*z]. For instance, if the RAM ADDRC port is addressed to 00001, then the INIT\_C[3:2] values would be the initial values shown on the DOC port before the first write occurs at that address. If left unspecified, the initial contents will be all zeros.

#### **Available Attributes**

| Attribut | teType | Allowed Valu        | ıe <b>B</b> efault | Description                                          |
|----------|--------|---------------------|--------------------|------------------------------------------------------|
| INIT_A   | HEX    | Any 64-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM on port A. |
| INIT_B   | HEX    | Any 64-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM on port B. |
| INIT_C   | HEX    | Any 64-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM on port C. |
| INIT_D   | HEX    | Any 64-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM on port D. |

#### **VHDL Instantiation Template**

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- RAM32M: 32-deep by 8-wide Multi Port LUT RAM (Mapped to
four SliceM LUT6s)
          7 Series
-- Xilinx HDL Language Template, version 2025.1
RAM32M_inst : RAM32M
generic map (
   INIT_A => X"0000000000000000", -- Initial contents of A
   INIT_B => X"0000000000000000", -- Initial contents of B
port
   INIT_C => X"0000000000000000", -- Initial contents of C
port
   INIT D => X"0000000000000000") -- Initial contents of D
port
port map (
   DOA => DOA, -- Read port A 2-bit output
   DOB => DOB, -- Read port B 2-bit output
   DOC => DOC, -- Read port C 2-bit output
   DOD => DOD, -- Read/Write port D 2-bit output
   ADDRA => ADDRA, -- Read port A 5-bit address input
  ADDRB => ADDRB, -- Read port B 5-bit address input
   ADDRC => ADDRC,
                   -- Read port C 5-bit address input
   ADDRD => ADDRD, -- Read/Write port D 5-bit address input
   DIA => DIA, -- RAM 2-bit data write input addressed by
ADDRD,
               -- read addressed by ADDRA
   DIB => DIB, -- RAM 2-bit data write input addressed by
ADDRD,
               -- read addressed by ADDRB
   DIC => DIC, -- RAM 2-bit data write input addressed by
ADDRD,
```

```
-- read addressed by ADDRC
DID => DID, -- RAM 2-bit data write input addressed by ADDRD,
-- read addressed by ADDRD
WCLK => WCLK, -- Write clock input
WE => WE -- Write enable input
);
-- End of RAM32M inst instantiation
```

## **Verilog Instantiation Template**

```
// RAM32M: 32-deep by 8-wide Multi Port LUT RAM (Mapped to
four SliceM LUT6s)
//
           7 Series
// Xilinx HDL Language Template, version 2025.1
RAM32M #(
   .INIT_A(64'h0000000000000000), // Initial contents of A
Port
   .INIT B(64'h0000000000000000), // Initial contents of B
Port
   .INIT_C(64'h000000000000000), // Initial contents of C
   .INIT_D(64'h0000000000000000) // Initial contents of D
Port
) RAM32M inst (
   .DOA(DOA), // Read port A 2-bit output
   .DOB(DOB), // Read port B 2-bit output
   .DOC(DOC),  // Read port C 2-bit output
.DOD(DOD),  // Read/write port D 2-bit output
   .ADDRA(ADDRA), // Read port A 5-bit address input
   .ADDRB(ADDRB), // Read port B 5-bit address input
   .ADDRC(ADDRC), // Read port C 5-bit address input
   .ADDRD(ADDRD), // Read/write port D 5-bit address input
                // RAM 2-bit data write input addressed by
   .DIA(DIA),
ADDRD,
                  // read addressed by ADDRA
   .DIB(DIB), // RAM 2-bit data write input addressed by
ADDRD,
```

```
read addressed by ADDRB
                  //
   .DIC(DIC),
                  // RAM 2-bit data write input addressed by
ADDRD,
                  //
                       read addressed by ADDRC
   .DID(DID),
                  // RAM 2-bit data write input addressed by
ADDRD,
                       read addressed by ADDRD
                  //
   .WCLK(WCLK),
                 // Write clock input
   .WE(WE)
                 // Write enable input
);
// End of RAM32M_inst instantiation
```

#### Related Information

7 Series FPGAs Configurable Logic Block User Guide (UG474)

# RAM32X1D

Primitive: 32-Deep by 1-Wide Static Dual Port Synchronous RAM



#### Introduction

This design element is a 32-bit deep by 1-bit wide static dual port random access memory with synchronous write capability. The device has two separate address ports: the read address (DPRA4:DPRA0) and the write address (A4:A0). These two address ports are completely asynchronous. The read address controls the location of the data driven out of the output pin (DPO), and the write address controls the destination of a valid write transaction. When the write enable (WE) is Low,

transitions on the write clock (WCLK) are ignored and data stored in the RAM is not affected. When WE is High, any positive transition on WCLK loads the data on the data input (D) into the memory cell selected by the 5-bit write address. For predictable performance, write address and data inputs must be stable before a Low-to-High WCLK transition. This RAM block assumes an active-High WCLK. WCLK can be active-High or active-Low. Any inverter placed on the WCLK input net is absorbed into the block. You can initialize RAM32X1D during configuration using the INIT attribute. Mode selection is shown in the following logic table.

The SPO output reflects the data in the memory cell addressed by A4:A0. The DPO output reflects the data in the memory cell addressed by DPRA4:DPRA0. The write process is not affected by the address on the read address port.

You can use the INIT attribute to specify the initial contents of the RAM. If left unspecified, the initial contents default to all zeros.

## Logic Table

| Inputs    |          |   | Outputs |        |
|-----------|----------|---|---------|--------|
| WE (Mode) | WCLK     | D | SPO     | DPO    |
| 0 (read)  | X        | X | data_a  | data_d |
| 1 (read)  | 0        | X | data_a  | data_d |
| 1 (read)  | 1        | X | data_a  | data_d |
| 1 (write) | <b>↑</b> | D | D       | data_d |
| 1 (read)  | <b>↓</b> | X | data_a  | data_d |

## **Design Entry Method**

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

#### **Available Attributes**

| Attribut | еТуре | Allowed Valu        | ıe <b>B</b> efault | Description                                |
|----------|-------|---------------------|--------------------|--------------------------------------------|
| INIT     | HEX   | Any 32-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM. |

#### **VHDL Instantiation Template**

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- RAM32X1D: 32 x 1 positive edge write, asynchronous read
                 dual-port distributed RAM (Mapped to SliceM
LUT6)
                  7 Series
-- Xilinx HDL Language Template, version 2025.1
RAM32X1D inst: RAM32X1D
generic map (
   INIT => X"00000000") -- Initial contents of RAM
port map (
   DPO => DPO, -- Read-only 1-bit data output
   SPO => SPO, -- R/W 1-bit data output
   A0 \Rightarrow A0, -- R/W address[0] input bit A1 => A1, -- R/W address[1] input bit
   A2 \Rightarrow A2, --- R/W address[2] input bit A3 => A3, --- R/W address[3] input bit
   A4 \Rightarrow A4, -- R/W address[4] input bit
   D \Rightarrow D,
                    -- Write 1-bit data input
   DPRA0 => DPRA0, -- Read-only address[0] input bit
   DPRA1 => DPRA1, -- Read-only address[1] input bit
   DPRA2 => DPRA2, -- Read-only address[2] input bit
   DPRA3 => DPRA3, -- Read-only address[3] input bit
   DPRA4 => DPRA4, -- Read-only address[4] input bit
```

```
WCLK => WCLK, -- Write clock input
WE => WE -- Write enable input
);
-- End of RAM32X1D_inst instantiation
```

#### **Verilog Instantiation Template**

```
// RAM32X1D: 32 x 1 positive edge write, asynchronous read
dual-port
              distributed RAM (Mapped to a SliceM LUT6)
//
             7 Series
//
// Xilinx HDL Language Template, version 2025.1
RAM32X1D #(
   .INIT(32'h00000000) // Initial contents of RAM
) RAM32X1D inst (
   .DPO(DPO), // Read—only 1—bit data output
   .SPO(SPO),  // Rw/ 1-bit data output
.AO(AO),  // Rw/ address[0] input bit
   .A1(A1), // Rw/ address[1] input bit .A2(A2), // Rw/ address[2] input bit
   .A3(A3), // Rw/ address[3] input bit
   .A4(A4), // Rw/ address[4] input bit .D(D), // Write 1-bit data input
   .DPRA0(DPRA0), // Read-only address[0] input bit
   .DPRA1(DPRA1), // Read-only address[1] input bit
   .DPRA2(DPRA2), // Read-only address[2] input bit
   .DPRA3(DPRA3), // Read-only address[3] input bit
   .DPRA4(DPRA4), // Read-only address[4] input bit
   .WCLK(WCLK), // Write clock input
   .WE(WE) // Write enable input
);
// End of RAM32X1D_inst instantiation
```

#### **Related Information**

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

# RAM32X1S

Primitive: 32-Deep by 1-Wide Static Synchronous RAM



#### Introduction

This design element is a 32-bit deep by 1-bit wide static random access memory with synchronous write capability. When the write enable is Low, transitions on the write clock (WCLK) are ignored and data stored in the RAM is not affected. When (WE) is High, any positive transition on (WCLK) loads the data on the data input (D) into the memory cell selected by the 5-bit address (A4-A0). For predictable performance, address and data inputs must be stable before a Low-to-High (WCLK) transition. This RAM block assumes an active-High (WCLK). However, (WCLK) can be active-High or active-Low. Any inverter placed on the (WCLK) input net is absorbed into the block.

The signal output on the data output pin (O) is the data that is stored in the RAM at the location defined by the values on the address pins.

You can use the INIT attribute to specify the initial contents of the RAM. If left unspecified, the initial contents default to all zeros.

# Logic Table

| Inputs    |      |   | Outputs |
|-----------|------|---|---------|
| WE (Mode) | WCLK | D | 0       |
| 0 (read)  | X    | X | Data    |

| Inputs    |          |   | Outputs |
|-----------|----------|---|---------|
| WE (Mode) | WCLK     | D | О       |
| 1 (read)  | 0        | X | Data    |
| 1 (read)  | 1        | X | Data    |
| 1 (write) | 1        | D | D       |
| 1 (read)  | <b>\</b> | X | Data    |

# **Design Entry Method**

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

## **Available Attributes**

| Attribut | еТуре | Allowed Valu        | ıe <b>9</b> efault | Description                            |
|----------|-------|---------------------|--------------------|----------------------------------------|
| INIT     | HEX   | Any 32-bit<br>value | All<br>zeros       | Specifies initial contents of the RAM. |

# **VHDL Instantiation Template**

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
```

```
(Mapped to SliceM LUT6)
               7 Series
-- Xilinx HDL Language Template, version 2025.1
RAM32X1S_inst : RAM32X1S
generic map (
   INIT => X"00000000")
port map (
   0 \Rightarrow 0, -- RAM output
   A0 \Rightarrow A0, -- RAM address[0] input A1 \Rightarrow A1, -- RAM address[1] input
   A2 => A2, -- RAM address[2] input
A3 => A3, -- RAM address[3] input
   A4 => A4, -- RAM address[4] input
   D => D, -- RAM data input
   WCLK => WCLK, -- Write clock input
   WE => WE -- Write enable input
);
-- End of RAM32X1S_inst instantiation
```

## Verilog Instantiation Template

```
.WE(WE) // Write enable input
);
// End of RAM32X1S_inst instantiation
```

#### Related Information

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

# **RAM32X1S\_1**

Primitive: 32-Deep by 1-Wide Static Synchronous RAM with Negative-Edge Clock



#### Introduction

This design element is a 32-bit deep by 1-bit wide static random access memory with synchronous write capability. When the write enable is Low, transitions on the write clock (WCLK) are ignored and data stored in the RAM is not affected. When (WE) is High, any negative transition on (WCLK) loads the data on the data input (D) into the memory cell selected by the 5-bit address (A4:A0). For predictable performance, address and data inputs must be stable before a High-to-Low (WCLK) transition. This RAM block assumes an active-Low (WCLK). However, (WCLK) can be active-High or active-Low. Any inverter placed on the (WCLK) input net is absorbed into the block.

The signal output on the data output pin (O) is the data that is stored in the RAM at the location defined by the values on the address pins.

You can use the INIT attribute to specify the initial contents of the RAM. If left

unspecified, the initial contents default to all zeros.

# Logic Table

| Inputs                                     |          |   | Outputs |
|--------------------------------------------|----------|---|---------|
| WE (Mode)                                  | WCLK     | D | 0       |
| 0 (read)                                   | X        | X | Data    |
| 1 (read)                                   | 0        | X | Data    |
| 1 (read)                                   | 1        | X | Data    |
| 1 (write)                                  | <b>↓</b> | D | D       |
| 1 (read)                                   | 1        | X | Data    |
| Data = memory cell addressed by bits A4:A0 |          |   |         |

# Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

## **Available Attributes**

| Attribut | еТуре | Allowed Valu        | ıe <b>9</b> efault | Description                                |
|----------|-------|---------------------|--------------------|--------------------------------------------|
| INIT     | HEX   | Any 32-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM. |

# VHDL Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- RAM32X1S 1: 32 x 1 negedge write distributed (LUT) RAM
(Mapped to SliceM LUT6)
                 7 Series
-- Xilinx HDL Language Template, version 2025.1
RAM32X1S_1_inst : RAM32X1S_1
generic map (
   INIT => X"00000000")
port map (
   0 \Rightarrow 0, -- RAM output 
A0 \Rightarrow A0, -- RAM address[0] input
   A1 => A1, -- RAM address[1] input
A2 => A2, -- RAM address[2] input
   A3 => A3, -- RAM address[3] input
   A4 => A4, -- RAM address[4] input
D => D, -- RAM data input
   WCLK => WCLK, -- Write clock input
   WE => WE -- Write enable input
);
-- End of RAM32X1S 1 inst instantiation
```

#### Verilog Instantiation Template

```
// RAM32X1S_1: 32 x 1 negedge write distributed (LUT) RAM
(Mapped to a SliceM LUT6)
// 7 Series
// Xilinx HDL Language Template, version 2025.1

RAM32X1S_1 #(
    .INIT(32'h00000000) // Initial contents of RAM
)RAM32X1S 1 inst (
```

```
.0(0),
             // RAM output
             // RAM address[0] input
// RAM address[1] input
   .A0(A0),
   .A1(A1),
   .A2(A2), // RAM address[2] input
   .A3(A3),
               // RAM address[3] input
   .A4(A4), // RAM address[4] input
               // RAM data input
   .D(D),
   .WCLK(WCLK), // Write clock input
   .WE(WE)
            // Write enable input
);
// End of RAM32X1S_1_inst instantiation
```

#### **Related Information**

7 Series FPGAs Configurable Logic Block User Guide (UG474)

# RAM32X2S

Primitive: 32-Deep by 2-Wide Static Synchronous RAM



#### Introduction

This design element is a 32-bit deep by 2-bit wide static random access memory with synchronous write capability. When the write enable (WE) is Low, transitions on the write clock (WCLK) are ignored and data stored in the RAM is not affected.

When (WE) is High, any positive transition on (WCLK) loads the data on the data input (D1-D0) into the word selected by the 5-bit address (A4-A0). For predictable performance, address and data inputs must be stable before a Low-to-High (WCLK) transition. This RAM block assumes an active-High (WCLK). However, (WCLK) can be active-High or active-Low. Any inverter placed on the (WCLK) input net is absorbed into the block. The signal output on the data output pins (O1-O0) is the data that is stored in the RAM at the location defined by the values on the address pins.

You can use the INIT\_00 and INIT\_01 properties to specify the initial contents of RAM32X2S.

#### Logic Table

|           | Outputs  |       |       |
|-----------|----------|-------|-------|
| WE (Mode) | WCLK     | D     | 00-01 |
| 0 (read)  | X        | X     | Data  |
| 1 (read)  | 0        | X     | Data  |
| 1 (read)  | 1        | Х     | Data  |
| 1 (write) | <b>↑</b> | D1:D0 | D1:D0 |
| 1 (read)  | <b>\</b> | X     | Data  |

# Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

#### **Available Attributes**

| Attribut | еТуре | Allowed Valu        | ıe <b>9</b> efault | Descriptions           |
|----------|-------|---------------------|--------------------|------------------------|
| INIT_00  | HEX   | Any 32-bit<br>value | All<br>zeros       | INIT for bit 0 of RAM. |
| INIT_01  | HEX   | Any 32-bit<br>value | All<br>zeros       | INIT for bit 1 of RAM. |

#### **VHDL** Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- RAM32X2S: 32 x 2 posedge write distributed (LUT) RAM
(Mapped to SliceM LUT6)
             7 Series
-- Xilinx HDL Language Template, version 2025.1
RAM32X2S_inst : RAM32X2S
generic map (
   INIT_00 => X"00000000", -- INIT for bit 0 of RAM
   INIT_01 => X"00000000") -- INIT for bit 1 of RAM
port map (
  00 \Rightarrow 00, -- RAM data[0] output
   01 => 01,
                -- RAM data[1] output
  A0 => A0, -- RAM address[0] input
                -- RAM address[1] input
   A1 \Rightarrow A1
  A2 \Rightarrow A2, -- RAM address[2] input
  A3 => A3, -- RAM address[3] input
   A4 \Rightarrow A4
                -- RAM address[4] input
  D0 => D0, -- RAM data[0] input
   D1 \Rightarrow D1,
                -- RAM data[1] input
   WCLK => WCLK, -- Write clock input
  WE => WE -- Write enable input
);
```

## **Verilog Instantiation Template**

```
// RAM32X2S: 32 x 2 posedge write distributed (LUT) RAM
(Mapped to a SliceM LUT6)
              7 Series
//
// Xilinx HDL Language Template, version 2025.1
RAM32X2S #(
   .INIT_00(32'h0000000), // INIT for bit 0 of RAM
   INIT 01(32'h0000000) // INIT for bit 1 of RAM
) RAM32X2S inst (
   .00(00), // RAM data[0] output .01(01), // RAM data[1] output
   .A0(A0), // RAM address[0] input
.A1(A1), // RAM address[1] input
   .A2(A2), // RAM address[2] input
   .A3(A3), // RAM address[3] input
.A4(A4), // RAM address[4] input
   .D0(D0), // RAM data[0] input
   .D1(D1),
                // RAM data[1] input
   .WCLK(WCLK), // Write clock input
   .WE(WE) // Write enable input
);
// End of RAM32X2S_inst instantiation
```

#### Related Information

7 Series FPGAs Configurable Logic Block User Guide (UG474)

# RAM64M

Primitive: 64-Deep by 4-bit Wide Multi Port Random Access Memory (Select RAM)



#### Introduction

This design element is a 64-bit deep by 4-bit wide, multi-port, random access memory with synchronous write and asynchronous independent bit wide read capability. This RAM is implemented using the LUT resources of the device (also known as SelectRAM™+) and does not consume any of the block RAM resources of the device. The RAM64M component is implemented in a single slice, and consists of one 4-bit write, 1-bit read port, and three separate 1-bit read ports from the same memory allowing for 4-bit write and independent bit read access RAM.

- If the DIA, DIB, DIC, and DID inputs are all tied to the same data inputs, the RAM can become a 1 read/write port, 3 independent read port 64x1 quad port memory.
- If DID is grounded, DOD is not used.
- If ADDRA, ADDRB, and ADDRC are tied to the same address, the RAM becomes a 64x3 simple dual port RAM.
- If ADDRD is tied to ADDRA, ADDRB, and ADDRC, the RAM is a 64x4 single port RAM.

There are several other possible configurations for this RAM.

#### Port Descriptions

| Port Direction Width Function |
|-------------------------------|
|-------------------------------|

| Port  | Direction | Width | Function                                                                  |
|-------|-----------|-------|---------------------------------------------------------------------------|
| DOA   | Output    | 1     | Read port data outputs addressed by ADDRA.                                |
| DOB   | Output    | 1     | Read port data outputs addressed by ADDRB.                                |
| DOC   | Output    | 1     | Read port data outputs addressed by ADDRC.                                |
| DOD   | Output    | 1     | Read/Write port data outputs addressed by ADDRD.                          |
| DIA   | Input     | 1     | Write data inputs addressed by ADDRD (read output is addressed by ADDRA). |
| DIB   | Input     | 1     | Write data inputs addressed by ADDRD (read output is addressed by ADDRB). |
| DIC   | Input     | 1     | Write data inputs addressed by ADDRD (read output is addressed by ADDRC). |
| DID   | Input     | 1     | Write data inputs addressed by ADDRD.                                     |
| ADDRA | Input     | 6     | Read address bus A.                                                       |
| ADDRB | Input     | 6     | Read address bus B.                                                       |
| ADDRC | Input     | 6     | Read address bus C.                                                       |
| ADDRD | Input     | 6     | 4-bit data write port, 1-bit data read port address bus D.                |
| WE    | Input     | 1     | Write Enable.                                                             |
| WCLK  | Input     | 1     | Write clock (reads are asynchronous).                                     |

# Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

This element can be inferred by some synthesis tools by describing a RAM with a synchronous write and asynchronous read capability. Consult your synthesis tool documentation for details on RAM inference capabilities and coding examples. Xilinx suggests that you instantiate this component if you have a need to implicitly specify the RAM function, or if you need to manually place or relationally place the component. If a synchronous read capability is desired, the outputs can be connected to an FDRE (FDCE if asynchronous reset is needed) to improve the output timing of the function. However, this is not necessary for the proper operation of the RAM. If you want to have the data clocked on the negative edge of a clock, an inverter can be described on the clock input to this component. This inverter will be absorbed into the block giving the ability to write to the RAM on falling clock edges.

If instantiated, the following connections should be made to this component:

- Connect the WCLK input to the desired clock source, the DIA, DIB, DIC
- Connect the DIA, DIB, DIC, and DID inputs to the data source to be stored
- Connect the DOA, DOB, DOC, and DOD outputs to an FDCE D input or other appropriate data destination, or leave unconnected if not used
- Connect the WE clock enable pin to the proper write enable source in the design
- Connect the ADDRD bus to the source for the read/write addressing
- Connect the ADDRA, ADDRB, and ADDRC buses to the appropriate read address connections

The optional INIT\_A, INIT\_B, INIT\_C and INIT\_D attributes let you specify the initial memory contents of each port using a 64-bit hexadecimal value. The INIT value correlates to the RAM addressing by the following equation: ADDRy[z] = INIT\_y[z]. For instance, if the RAM ADDRC port is addressed to 00001, then the INIT\_C[1] values would be the initial values shown on the DOC port before the first write occurs at that address. If left unspecified, the initial contents will default to all zeros.

#### **Available Attributes**

| Attribut | еТуре | Allowed Valu        | ıe <b>9</b> efault | Description                                          |
|----------|-------|---------------------|--------------------|------------------------------------------------------|
| INIT_A   | HEX   | Any 64-bit<br>value | All<br>zero        | Specifies the initial contents of the RAM on port A. |
| INIT_B   | HEX   | Any 64-bit<br>value | All<br>zero        | Specifies the initial contents of the RAM on port B. |
| INIT_C   | HEX   | Any 64-bit<br>value | All<br>zero        | Specifies the initial contents of the RAM on port C. |
| INIT_D   | HEX   | Any 64-bit<br>value | All<br>zero        | Specifies the initial contents of the RAM on port D. |

#### **VHDL Instantiation Template**

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;

-- RAM64M: 64-deep by 4-wide Multi Port LUT RAM (Mapped to four SliceM LUT6s)
-- 7 Series
-- Xilinx HDL Language Template, version 2025.1

RAM64M_inst: RAM64M
generic map (
   INIT_A => X"0000000000000000", -- Initial contents of A port
   INIT_B => X"0000000000000000", -- Initial contents of B port
   INIT_C => X"0000000000000000", -- Initial contents of C port
   INIT_D => X"0000000000000000") -- Initial contents of D port
```

```
port map (
   DOA => DOA, -- Read port A 1-bit output
   DOB => DOB, -- Read port B 1-bit output
   DOC => DOC, -- Read port C 1-bit output
   DOD => DOD, -- Read/Write port D 1-bit output
   ADDRA => ADDRA, -- Read port A 6-bit address input
   ADDRB => ADDRB, -- Read port B 6-bit address input ADDRC => ADDRC, -- Read port C 6-bit address input
   ADDRD => ADDRD, -- Read/Write port D 6-bit address input
   DIA => DIA, -- RAM 1-bit data write input addressed by
ADDRD,
                -- read addressed by ADDRA
   DIB => DIB, -- RAM 1-bit data write input addressed by
ADDRD,
                -- read addressed by ADDRB
   DIC => DIC, -- RAM 1-bit data write input addressed by
ADDRD,
                -- read addressed by ADDRC
   DID => DID, -- RAM 1-bit data write input addressed by
ADDRD,
                -- read addressed by ADDRD
   WCLK => WCLK, -- Write clock input
   WE => WE -- Write enable input
);
-- End of RAM64M inst instantiation
```

### **Verilog Instantiation Template**

```
// RAM64M: 64-deep by 4-wide Multi Port LUT RAM (Mapped to
four SliceM LUT6s)
// 7 Series
// Xilinx HDL Language Template, version 2025.1

RAM64M #(
   .INIT_A(64'h000000000000000), // Initial contents of A
Port
   .INIT_B(64'h00000000000000), // Initial contents of B
Port
   .INIT_C(64'h00000000000000), // Initial contents of C
```

```
Port
   .INIT D(64'h0000000000000000) // Initial contents of D
Port
) RAM64M inst (
   .DOA(DOA), // Read port A 1-bit output .DOB(DOB), // Read port B 1-bit output
   .DOC(DOC),  // Read port C 1-bit output
.DOD(DOD),  // Read/write port D 1-bit output
   .DIA(DIA), // RAM 1-bit data write input addressed by
ADDRD,
                   // read addressed by ADDRA
   .DIB(DIB), // RAM 1-bit data write input addressed by
ADDRD,
                   // read addressed by ADDRB
   .DIC(DIC), // RAM 1-bit data write input addressed by
ADDRD,
                   // read addressed by ADDRC
   .DID(DID), // RAM 1-bit data write input addressed by
ADDRD,
                   // read addressed by ADDRD
   .ADDRA(ADDRA), // Read port A 6-bit address input
   .ADDRB(ADDRB), // Read port B 6-bit address input
   .ADDRC(ADDRC), // Read port C 6-bit address input
   .ADDRD(ADDRD), // Read/write port D 6-bit address input
                  // Write enable input
   .WE(WE),
   .WCLK(WCLK) // Write clock input
);
// End of RAM64M inst instantiation
```

### Related Information

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

# RAM64X1D

Primitive: 64-Deep by 1-Wide Dual Port Static Synchronous RAM



### Introduction

This design element is a 64-bit deep by 1-bit wide static dual port random access memory with synchronous write capability. The device has two separate address ports: the read address (DPRA5:DPRA0) and the write address (A5:A0). These two address ports are completely asynchronous. The read address controls the location of the data driven out of the output pin (DPO), and the write address controls the destination of a valid write transaction. When the write enable (WE) is Low, transitions on the write clock (WCLK) are ignored and data stored in the RAM is not affected.

When WE is High, any positive transition on WCLK loads the data on the data input (D) into the memory cell selected by the 6-bit (A0:A5) write address. For predictable performance, write address and data inputs must be stable before a Low-to-High WCLK transition. This RAM block assumes an active-High WCLK. WCLK can be active-High or active-Low. Any inverter placed on the WCLK input net is absorbed into the block.

The SPO output reflects the data in the memory cell addressed by A5:A0. The DPO output reflects the data in the memory cell addressed by DPRA5:DPRA0. The write process is not affected by the address on the read address port.

You can use the INIT attribute to specify the initial contents of the RAM. If left unspecified, the initial contents default to all zeros.

### Logic Table

| Inputs           |   |     | Out    | puts   |
|------------------|---|-----|--------|--------|
| WE (mode) WCLK D |   | SPO | DPO    |        |
| 0 (read)         | X | X   | data_a | data_d |

| Inputs    |          |   | Out    | puts   |
|-----------|----------|---|--------|--------|
| WE (mode) | WCLK     | D | SPO    | DPO    |
| 1 (read)  | 0        | X | data_a | data_d |
| 1 (read)  | 1        | X | data_a | data_d |
| 1 (write) | <b>↑</b> | D | D      | data_d |
| 1 (read)  | <b>\</b> | X | data_a | data_d |

data\_a = memory cell addressed by bits A5:A0

data\_d = memory cell addressed by bits DPRA5:DPRA0

## **Design Entry Method**

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

### **Available Attributes**

| Attribut | еТуре | Allowed Valu        | ıe <b>9</b> efault | Description                                |
|----------|-------|---------------------|--------------------|--------------------------------------------|
| INIT     | HEX   | Any 64-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM. |

## **VHDL Instantiation Template**

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
```

```
-- RAM64X1D: 64 x 1 negative edge write, asynchronous read
             dual-port distributed RAM (Mapped to SliceM
LUT6)
             7 Series
-- Xilinx HDL Language Template, version 2025.1
RAM64X1D 1 inst: RAM64X1D 1
generic map (
   INIT => X"0000000000000000") -- Initial contents of RAM
port map (
   DPO => DPO, -- Read-only 1-bit data output
   SP0 \Rightarrow SP0, -- R/W 1-bit data output
   A0 => A0,
                  -- R/W address[0] input bit
   A1 => A1, -- R/W address[1] input bit
   A2 \Rightarrow A2, --- R/W address[2] input bit A3 => A3, --- R/W address[3] input bit
   A4 \Rightarrow A4, -- R/W address[4] input bit
   A5 => A5,
                  -- R/W address[5] input bit
   D => D, -- Write 1-bit data input
   DPRA0 => DPRA0, -- Read-only address[0] input bit
   DPRA1 => DPRA1, -- Read-only address[1] input bit
   DPRA2 => DPRA2, -- Read-only address[2] input bit
   DPRA3 => DPRA3, -- Read-only address[3] input bit
   DPRA4 => DPRA4, -- Read-only address[4] input bit
   DPRA5 => DPRA5, -- Read-only address[5] input bit
   WCLK => WCLK, -- Write clock input
   WE => WE -- Write enable input
);
-- End of RAM64X1D 1 inst instantiation
```

### **Verilog Instantiation Template**

```
// RAM64X1D: 64 x 1 positive edge write, asynchronous read
dual-port
// distributed RAM (Mapped to a SliceM LUT6)
// 7 Series
// Xilinx HDL Language Template, version 2025.1
```

```
RAM64X1D #(
   .INIT(64'h0000000000000000) // Initial contents of RAM
) RAM64X1D inst (
   .DPO(DPO), // Read-only 1-bit data output
   .SPO(SPO), // Rw/ 1-bit data output
              // Rw/ address[0] input bit
// Rw/ address[1] input bit
   .A0(A0),
   .A1(A1),
   .A2(A2), // Rw/ address[2] input bit .A3(A3), // Rw/ address[3] input bit .A4(A4), // Rw/ address[4] input bit
   .A5(A5), // Rw/ address[5] input bit
   .D(D),
                   // Write 1-bit data input
   .DPRA0(DPRA0), // Read-only address[0] input bit
   .DPRA1(DPRA1), // Read-only address[1] input bit
   .DPRA2(DPRA2), // Read-only address[2] input bit
   .DPRA3(DPRA3), // Read-only address[3] input bit
   .DPRA4(DPRA4), // Read-only address[4] input bit
   .DPRA5(DPRA5), // Read-only address[5] input bit
   .WCLK(WCLK), // Write clock input
   .WE(WE)
                   // Write enable input
);
// End of RAM64X1D inst instantiation
```

### Related Information

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

# RAM64X1S

Primitive: 64-Deep by 1-Wide Static Synchronous RAM



### Introduction

This design element is a 64-bit deep by 1-bit wide static random access memory (RAM) with synchronous write capability. When the write enable is set Low, transitions on the write clock (WCLK) are ignored and data stored in the RAM is not affected. When WE is set High, any positive transition on WCLK loads the data on the data input (D) into the memory cell selected by the 6-bit address (A5:A0). This RAM block assumes an active-High WCLK. However, WCLK can be active-High or active-Low. Any inverter placed on the WCLK input net is absorbed into the block. The signal output on the data output pin (O) is the data that is stored in the memory cell defined by the values on the address pins.

You can use the INIT attribute to specify the initial contents of the RAM. If left unspecified, the initial contents default to all zeros.

### Logic Table

Mode selection is shown in the following logic table.

|           |          | Outputs |      |
|-----------|----------|---------|------|
| WE (mode) | WCLK     | D       | 0    |
| 0 (read)  | X        | X       | Data |
| 1 (read)  | 0        | X       | Data |
| 1 (read)  | 1        | X       | Data |
| 1 (write) | <b>↑</b> | D       | D    |
| 1 (read)  | <b>↓</b> | X       | Data |

|                                            | Outputs |   |  |  |
|--------------------------------------------|---------|---|--|--|
| WE (mode)                                  | D       | 0 |  |  |
| Data = memory cell addressed by bits A5:A0 |         |   |  |  |

## **Design Entry Method**

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

### **Available Attributes**

| Attribut | еТуре | Allowed Valu        | ıe <b>B</b> efault | Description                                |
|----------|-------|---------------------|--------------------|--------------------------------------------|
| INIT     | HEX   | Any 64-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM. |

### **VHDL** Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;

-- RAM64X1S: 64 x 1 positive edge write, asynchronous read single-port distributed RAM (Mapped to SliceM LUT6)
-- 7 Series
-- Xilinx HDL Language Template, version 2025.1

RAM64X1S_inst: RAM64X1S
```

### **Verilog Instantiation Template**

```
// RAM64X1S: 64 x 1 positive edge write, asynchronous read
single-port
              distributed RAM (Mapped to a SliceM LUT6)
//
//
              7 Series
// Xilinx HDL Language Template, version 2025.1
RAM64X1S #(
   .INIT(64'h0000000000000000) // Initial contents of RAM
) RAM64X1S inst (
   .0(0), // 1-bit data output
.A0(A0), // Address[0] input bit
   .A1(A1), // Address[1] input bit .A2(A2), // Address[2] input bit
   .A3(A3), // Address[3] input bit
   .A4(A4), // Address[4] input bit .A5(A5), // Address[5] input bit
   .WE(WE) // Write enable input
);
```

### Related Information

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

# **RAM64X1S\_1**

Primitive: 64-Deep by 1-Wide Static Synchronous RAM with Negative-Edge Clock



### Introduction

This design element is a 64-bit deep by 1-bit wide static random access memory with synchronous write capability. When the write enable is Low, transitions on the write clock (WCLK) are ignored and data stored in the RAM is not affected. When (WE) is High, any negative transition on (WCLK) loads the data on the data input (D) into the memory cell selected by the 6-bit address (A5:A0). For predictable performance, address and data inputs must be stable before a High-to-Low (WCLK) transition. This RAM block assumes an active-Low (WCLK). However, (WCLK) can be active-High or active-Low. Any inverter placed on the (WCLK) input net is absorbed into the block.

The signal output on the data output pin (O) is the data that is stored in the memory cell defined by the values on the address pins.

You can use the INIT attribute to specify the initial contents of the RAM. If left

unspecified, the initial contents default to all zeros.

## Logic Table

|                                            | Inputs   | Outputs |      |  |
|--------------------------------------------|----------|---------|------|--|
| WE (mode)                                  | WCLK     | D       | 0    |  |
| 0 (read)                                   | X        | X       | Data |  |
| 1 (read)                                   | 0        | X       | Data |  |
| 1 (read)                                   | 1        | X       | Data |  |
| 1 (write)                                  | <b>↓</b> | D       | D    |  |
| 1 (read)                                   | <b>↑</b> | X       | Data |  |
| Data = memory cell addressed by bits A5:A0 |          |         |      |  |

## Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

## **Available Attributes**

| Attribut | еТуре | Allowed Valu        | ıe <b>9</b> efault | Description                                |
|----------|-------|---------------------|--------------------|--------------------------------------------|
| INIT     | HEX   | Any 64-bit<br>value | All<br>zeros       | Specifies the initial contents of the RAM. |

## VHDL Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- RAM64X1S 1: 64 x 1 negative edge write, asynchronous read
single-port distributed RAM (Mapped to SliceM LUT6)
               7 Series
-- Xilinx HDL Language Template, version 2025.1
RAM64X1S_1_inst : RAM64X1S_1
generic map (
   INIT => X"0000000000000000")
port map (
  A1 => A1, -- Address[1] input bit
A2 => A2, -- Address[2] input bit
  A3 => A3, -- Address[3] input bit
  A4 => A4, -- Address[4] input bit
A5 => A5, -- Address[5] input bit
  D => D, -- 1-bit data input
  WCLK => WCLK, -- Write clock input
  WE => WE -- Write enable input
);
-- End of RAM64X1S 1 inst instantiation
```

## Verilog Instantiation Template

```
// RAM64X1S_1: 64 x 1 negative edge write, asynchronous read
single-port
// distributed RAM (Mapped to a SliceM LUT6)
// 7 Series
// Xilinx HDL Language Template, version 2025.1
RAM64X1S_1 #(
```

### **Related Information**

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

# RAMB18E1

Primitive: 18K-bit Configurable Synchronous Block RAM



#### Introduction

7 series devices contain several block RAM memories that can be configured as FIFOs, automatic error correction RAM, or general-purpose 36Kb or 18Kb RAM/ROM memories. These block RAM memories offer fast and flexible storage of large amounts of on-chip data. The RAMB18E1 allows access to the block RAM in the 18Kb configuration.

This element can be configured and used as a 1-bit wide by 16K deep to an 18-bit wide by 1024-bit deep true dual port RAM. This element can also be configured as a 36-bit wide by 512 deep simple dual port RAM. Both read and write operations are fully synchronous to the supplied clock(s) to the component. However, the READ and WRITE ports can operate fully independent and asynchronous to each other, accessing the same memory array. When configured in the wider data width modes, byte-enable write operations are possible, and an optional output register can be used to reduce the clock-to-out times of the RAM.

### **Port Descriptions**

| Port                  | Direction | Width | Function                                                                                                                      |
|-----------------------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------|
| ADDRARDADDR<br><13:0> | Input     | 14    | Port A address input bus/Read address input bus.                                                                              |
| ADDRBWRADDR <13:0>    | Input     | 14    | Port B address input bus/Write address input bus.                                                                             |
| CLKARDCLK             | Input     | 1     | Rising edge port A clock input/Read clock input.                                                                              |
| CLKBWRCLK             | Input     | 1     | Rising edge port B clock input/Write clock input.                                                                             |
| DIADI<15:0>           | Input     | 16    | Port A data input bus/Data input bus addressed by WRADDR. When RAM_MODE="SDP", DIADI is the logical DI<15:0>.                 |
| DIBDI<15:0>           | Input     | 16    | Port B data input bus/Data input bus addressed by WRADDR. When RAM_MODE="SDP", DIBDI is the logical DI<31:16>.                |
| DIPADIP<1:0>          | Input     | 2     | Port A parity data input bus/Data parity input bus addressed by WRADDR. When RAM_MODE="SDP", DIPADIP is the logical DIP<1:0>. |
| DIPBDIP<1:0>          | Input     | 2     | Port B parity data input bus/Data parity input bus addressed by WRADDR. When RAM_MODE="SDP", DIPBDIP is the logical DIP<3:2>. |
| DOADO<15:0>           | Output    | 16    | Port A data output bus/Data output bus addressed by RDADDR. When RAM_MODE="SDP", DOADO is the logical DO<15:0>.               |

| Port          | Direction | Width | Function                                                                                                                                                                                                                                                                                                                      |
|---------------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOBDO<15:0>   | Output    | 16    | Port B data output bus/Data output bus addressed by RDADDR. When RAM_MODE="SDP", DOBDO is the logical DO<31:16>.                                                                                                                                                                                                              |
| DOPADOP<1:0>  | Output    | 2     | Port A parity data output bus/Data parity output bus addressed by RDADDR. When RAM_MODE="SDP", DOPADOP is the logical DOP<1:0>.                                                                                                                                                                                               |
| DOPBDOP<1:0>  | Output    | 2     | Port B parity data output bus/Data parity output bus addressed by RDADDR. When RAM_MODE="SDP", DOPBDOP is the logical DOP<3:2>.                                                                                                                                                                                               |
| ENARDEN       | Input     | 1     | Port A RAM enable/Read enable.                                                                                                                                                                                                                                                                                                |
| ENBWREN       | Input     | 1     | Port B RAM enable/Write enable.                                                                                                                                                                                                                                                                                               |
| REGCEAREGCE   | Input     | 1     | Port A output register clock enable input/Output register clock enable input (valid only when DOA_REG=1).                                                                                                                                                                                                                     |
| REGCEB        | Input     | 1     | Port B output register clock enable (valid only when DOB_REG=1 and RAM_MODE="TDP").                                                                                                                                                                                                                                           |
| RSTRAMARSTRAM | Input     | 1     | Synchronous data latch set/reset to value indicated by SRVAL_A. RSTRAMARSTRAM sets/resets the BRAM data output latch when DO_REG=0 or 1. If DO_REG=1 there is a cycle of latency between the internal data latch node that is reset by RSTRAMARSTRAM and the DO output of the BRAM. This signal resets port A RAM output when |

| Port          | Direction | Width | Function                                                                                                                                                                                                                                                                                                             |
|---------------|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |           |       | RAM_MODE="TDP" and the entire RAM output when RAM_MODE="SDP".                                                                                                                                                                                                                                                        |
| RSTRAMB       | Input     | 1     | Synchronous data latch set/reset to value indicated by SRVAL_B. RSTRAMB sets/resets the BRAM data output latch when DO_REG=0 or 1. If DO_REG=1 there is a cycle of latency between the internal data latch node that is reset by RSTRAMB and the DO output of the BRAM. Not used when RAM_MODE="SDP".                |
| RSTREGARSTREG | Input     | 1     | Synchronous output register set/reset to value indicated by SRVAL_A.  RSTREGARSTREG sets/resets the output register when DO_REG=1.  RSTREG_PRIORITY_A determines if this signal gets priority over REGCEAREGCE. This signal resets port A output when RAM_MODE="TDP" and the entire output port when RAM_MODE="SDP". |
| RSTREGB       | Input     | 1     | Synchronous output register set/reset to value indicated by SRVAL_B. RSTREGB sets/resets the output register when DO_REG=1. RSTREG_PRIORITY_B determines if this signal gets priority over REGCEB. Not used when RAM_MODE="SDP".                                                                                     |
| WEA<1:0>      | Input     | 2     | Port A byte-wide write enable. Not used when RAM_MODE="SDP". See User Guide for WEA mapping for                                                                                                                                                                                                                      |

| Port       | Direction | Width | Function                                                                                                |
|------------|-----------|-------|---------------------------------------------------------------------------------------------------------|
|            |           |       | different port widths.                                                                                  |
| WEBWE<3:0> | Input     | 4     | Port B byte-wide write enable/Write enable. See User Guide for WEBWE mapping for different port widths. |

## Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | Yes         |
| Macro support | Yes         |

## Available Attributes

| Attribute                         | Туре     | Allowed Values             | Default          | Description                                                                                                                                                                                                                                                                                                  |
|-----------------------------------|----------|----------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RDADDR<br>_COLLISION<br>_HWCONFIG |          | B "DELAYED_WR" "PERFORMANO | •                | EWhen set to ""PERFORMANCE" allows for higher clock performance (frequency) in READ_FIRST mode. If using the same clock on both ports of the RAM with "PERFORMANCE" mode, the address overlap collision rules apply where in "DELAYED_WRITE" mode, you can safely use the BRAM without incurring collisions. |
| SIM_COLLISI<br>_CHECK             | OSNTRING | G "ALL", "GENERATE_X       | "ALL"<br>_ONLY", | Allows modification of the simulation behavior so that if                                                                                                                                                                                                                                                    |

| Attribute           | Туре   | Allowed Values      | s Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------|--------|---------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     |        | "NONE", "WARNING_ON | ILY"      | <ul> <li>"ALL" = warning produced and affected outputs/memory go unknown (X)</li> <li>"WARNING_ONLY" = warning produced and affected outputs/memory retain last value</li> <li>"GENERATE_X_ONLY" = no warning and affected outputs/memory go unknown (X)</li> <li>"NONE" = no warning and affected outputs/memory retain last value</li> </ul> Note: Use this setting carefully. Setting it to a value other than "ALL" can mask design problems during simulation. |
| DOA_REG,<br>DOB_REG | DECIMA | AIO, 1              | 0         | A value of 1 enables the output registers to the RAM enabling quicker clock-to-out from the RAM at the expense of an added clock cycle of read latency. A value of 0 allows a read in one clock cycle but will result in slower clock-to-out timing. Applies to port A/B in TDP                                                                                                                                                                                     |

| Attribute               | Туре                     | Allowed Values                             | s Default    | Description                                                                                                                                                                                                                                       |
|-------------------------|--------------------------|--------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                          |                                            |              | mode and up to 18 lower bits (including parity bits) in SDP mode.                                                                                                                                                                                 |
| INIT_A,<br>INIT_B       | HEX                      | 18 bit HEX                                 | 18'h000      | OSpecifies the initial value on the port output after configuration. Applies to Port A/B in TDP mode and up to 18 lower bits (including parity bits) in SDP mode.                                                                                 |
| INIT_00 to<br>INIT_3F   | HEX                      | 256 bit HEX                                | All<br>zeros | Allows specification of the initial contents of the 16Kb data memory array.                                                                                                                                                                       |
| INIT_FILE               | STRING                   | String representing file name and location | None         | File name of file used to specify initial RAM contents.                                                                                                                                                                                           |
| INITP_00 to<br>INITP_07 | HEX                      | 256 bit HEX                                | All<br>zeros | Allows specification of the initial contents of the 2Kb parity data memory array.                                                                                                                                                                 |
| RAM_MODE                | STRING                   | S "TDP", "SDP"                             | "TDP"        | Selects simple dual port (SDP) or true dual port (TDP) mode.                                                                                                                                                                                      |
| READ_WIDTI              | H <u>D</u> ÆCIM <i>A</i> | AlO, 1, 2, 4, 9,<br>18, 36, 72             | 0            | Specifies the desired data width for a read on Port A, including parity bits. This value must be 0 if the Port A is not used. Otherwise, it should be set to the desired port width. In "SDP" mode, this is the read width including parity bits. |
| READ_WIDTI              | H <u>D</u> ECIM/         | AID, 1, 2, 4, 9,                           | 0            | Specifies the desired data                                                                                                                                                                                                                        |

| Attribute                           | Туре   | Allowed Values         | <b>Default</b> | Description                                                                                                                                                                       |
|-------------------------------------|--------|------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                     |        | 18                     |                | width for a read on Port B including parity bits. This value must be 0 if the Port B is not used. Otherwise, it should be set to the desired port width. Not used for "SDP" mode. |
| RSTREG_PR<br>_A,<br>RSTREG_PR<br>_B |        | a "RSTREG",<br>"REGCE" | "RSTRE         | RSTREG or REGCE. Applies to port A/B in TDP mode and up to 18 lower bits (including parity bits) in SDP mode.                                                                     |
| SIM_DEVICE                          | STRING | a "7SERIES"            | "7SERIE        | SMust be set to "7SERIES" in order to exhibit proper simulation behavior under all conditions.                                                                                    |
| SRVAL_A,<br>SRVAL_B                 | HEX    | 18 bit HEX             | 18'h000        | OSpecifies the output value of the RAM upon assertion of the synchronous reset (RSTREG) signal.                                                                                   |
| WRITE_MOD                           |        |                        |                | Specifies output behavior of the port being written to.                                                                                                                           |

| Attribute | Туре               | Allowed Values         | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------|--------------------|------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                    |                        |         | "WRITE_FIRST":     Written value appears     on output port of the     RAM     "READ_FIRST":     Previous RAM contents     for that memory     location appear on the         output port     "NO_CHANGE":         Previous value on the         output port remains the         same.  When RAM_MODE="SDP", WRITE_MODE can not be     set to "NO_CHANGE". For     simple dual port     implementations you should     set this attribute to     "READ_FIRST" if using the     same clock on both ports, or     set it to "WRITE_FIRST" if     using different clocks. This     generally yields an improved     collision or address overlap     behavior. |
| WRITE_WID | ΓΗ <u>D</u> EACIM/ | AlO, 1, 2, 4, 9,<br>18 | 0       | Specifies the desired data width for a write to Port A including parity bits. This value must be 0 if the port is not used. Otherwise should be set to the desired write width. Not used in SDP mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| Attribute  | Туре               | Allowed Values                 | Default | Description                                                                                                                                                                                                                                 |
|------------|--------------------|--------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WRITE_WIDT | TH <u>D</u> EBCIM/ | AlO, 1, 2, 4, 9,<br>18, 36, 72 | 0       | Specifies the desired data width for a write to Port B including parity bits. This value must be 0 if the port is not used. Otherwise should be set to the desired write width. In SDP mode, this is the write width including parity bits. |

### **VHDL Instantiation Template**

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- RAMB18E1: 18K-bit Configurable Synchronous Block RAM
             7 Series
-- Xilinx HDL Language Template, version 2025.1
RAMB18E1 inst : RAMB18E1
generic map (
   -- Address Collision Mode: "PERFORMANCE" or
"DELAYED_WRITE"
   RDADDR_COLLISION_HWCONFIG => "DELAYED_WRITE",
   -- Collision check: Values ("ALL", "WARNING_ONLY",
"GENERATE_X_ONLY" or "NONE")
   SIM_COLLISION_CHECK => "ALL",
   -- DOA_REG, DOB_REG: Optional output register (0 or 1)
   DOA_REG => 0,
   DOB_REG => 0,
   -- INITP_00 to INITP_07: Initial contents of parity memory
array
   INITP_00 =>
```

INITP 01 =>

INITP 02 =>

INITP\_03 =>

INITP 04 =>

INITP\_05 =>

INITP 06 =>

INITP 07 =>

-- INIT\_00 to INIT\_3F: Initial contents of data memory
array

INIT 00 =>

INIT 01 =>

INIT 02 =>

INIT 03 =>

INIT 04 =>

INIT\_05 =>

```
00000",
INIT 06 =>
00000",
INIT 07 =>
00000",
INIT 08 =>
00000",
INIT 09 =>
00000",
INIT 0A =>
00000",
INIT 0B =>
00000",
INIT 0C =>
00000",
INIT 0D =>
00000",
INIT ØE =>
00000",
INIT OF =>
00000",
INIT 10 =>
00000",
INIT 11 =>
00000",
INIT 12 =>
00000",
INIT 13 =>
```

```
00000",
INIT 14 =>
00000",
INIT 15 =>
00000",
INIT 16 =>
00000",
INIT 17 =>
00000",
INIT 18 =>
00000",
INIT 19 =>
00000",
INIT 1A =>
00000",
INIT 1B =>
00000",
INIT 1C =>
00000",
INIT 1D =>
00000",
INIT 1E =>
00000",
INIT 1F =>
00000",
INIT 20 =>
00000",
```

INIT 21 =>

```
00000",
INIT 22 =>
00000",
INIT 23 =>
00000",
INIT 24 =>
00000",
INIT 25 =>
00000",
INIT 26 =>
00000",
INIT 27 =>
00000",
INIT 28 =>
00000",
INIT 29 =>
00000",
INIT 2A =>
00000",
INIT 2B =>
00000",
INIT 2C =>
00000",
INIT 2D =>
00000",
INIT 2E =>
00000",
```

INIT 2F =>

```
00000",
INIT 30 =>
00000",
INIT 31 =>
00000",
INIT 32 =>
00000",
INIT 33 =>
00000",
INIT 34 =>
00000",
INIT 35 =>
00000",
INIT 36 =>
00000",
INIT 37 =>
00000",
INIT 38 =>
00000",
INIT 39 =>
00000",
INIT 3A =>
00000",
INIT 3B =>
00000",
INIT 3C =>
00000",
```

INIT 3D =>

```
00000",
  INIT 3E =>
00000",
  INIT 3F =>
00000",
  -- INIT A, INIT B: Initial values on output ports
  INIT A => X''00000'',
  INIT B => X''00000'',
  -- Initialization File: RAM initialization file
  INIT FILE => "NONE",
  -- RAM Mode: "SDP" or "TDP"
  RAM MODE => "TDP",
  -- READ WIDTH A/B, WRITE WIDTH A/B: Read/write width per
port
  READ WIDTH A => 0,
-- 0-72
  READ_WIDTH_B => 0,
-- 0-18
  WRITE WIDTH A => 0,
-- 0-18
  WRITE WIDTH_B => 0,
-- 0-72
  -- RSTREG PRIORITY A, RSTREG PRIORITY B: Reset or enable
priority ("RSTREG" or "REGCE")
  RSTREG PRIORITY A => "RSTREG",
  RSTREG PRIORITY B => "RSTREG",
  -- SRVAL A, SRVAL B: Set/reset value for output
  SRVAL A \Rightarrow X"00000",
  SRVAL B \Rightarrow X"00000",
  -- Simulation Device: Must be set to "7SERIES" for
simulation behavior
  SIM DEVICE => "7SERIES",
  -- WriteMode: Value on output upon a write ("WRITE FIRST",
"READ FIRST", or "NO CHANGE")
  WRITE MODE A => "WRITE FIRST",
  WRITE_MODE_B => "WRITE_FIRST"
port map (
  -- Port A Data: 16-bit (each) output: Port A data
  DOADO \Rightarrow DOADO.
                                 -- 16-bit output: A port
```

```
data/LSB data
  DOPADOP => DOPADOP, -- 2-bit output: A port
parity/LSB parity
  -- Port B Data: 16-bit (each) output: Port B data
  DOBDO => DOBDO.
                               -- 16-bit output: B port
data/MSB data
  DOPBDOP => DOPBDOP, -- 2-bit output: B port
parity/MSB parity
  -- Port A Address/Control Signals: 14-bit (each) input:
Port A address and control signals (read port
  -- when RAM MODE="SDP")
  ADDRARDADDR => ADDRARDADDR, -- 14-bit input: A port
address/Read address
  CLKARDCLK => CLKARDCLK, -- 1-bit input: A port
clock/Read clock
  ENARDEN => ENARDEN, -- 1-bit input: A port
enable/Read enable
  REGCEAREGCE => REGCEAREGCE, -- 1-bit input: A port
register enable/Register enable
  RSTRAMARSTRAM => RSTRAMARSTRAM, -- 1-bit input: A port
set/reset
  RSTREGARSTREG => RSTREGARSTREG, -- 1-bit input: A port
register set/reset
  WEA => WEA,
                                -- 2-bit input: A port
write enable
  -- Port A Data: 16-bit (each) input: Port A data
                   -- 16-bit input: A port
  DIADI => DIADI,
data/LSB data
  DIPADIP => DIPADIP, -- 2-bit input: A port
parity/LSB parity
  -- Port B Address/Control Signals: 14-bit (each) input:
Port B address and control signals (write port
  -- when RAM MODE="SDP")
  ADDRBWRADDR => ADDRBWRADDR, -- 14-bit input: B port
address/Write address
  CLKBWRCLK => CLKBWRCLK, -- 1-bit input: B port
clock/Write clock
  ENBWREN => ENBWREN,
                               -- 1-bit input: B port
enable/Write enable
  REGCEB => REGCEB,
                               -- 1-bit input: B port
register enable
  RSTRAMB => RSTRAMB, -- 1-bit input: B port
```

```
set/reset
                         -- 1-bit input: B port
  RSTREGB => RSTREGB,
register set/reset
  WEBWE => WEBWE,
                               -- 4-bit input: B port
write enable/Write enable
  -- Port B Data: 16-bit (each) input: Port B data
  DIBDI => DIBDI,
                                 -- 16-bit input: B port
data/MSB data
  DIPBDIP => DIPBDIP
                         -- 2-bit input: B port
parity/MSB parity
);
-- End of RAMB18E1 inst instantiation
```

### **Verilog Instantiation Template**

```
// RAMB18E1: 18K-bit Configurable Synchronous Block RAM
          7 Series
// Xilinx HDL Language Template, version 2025.1
RAMB18E1 #(
  // Address Collision Mode: "PERFORMANCE" or
"DELAYED WRITE"
  .RDADDR_COLLISION_HWCONFIG("DELAYED_WRITE"),
  // Collision check: Values ("ALL", "WARNING_ONLY",
"GENERATE_X_ONLY" or "NONE")
  .SIM COLLISION CHECK("ALL"),
  // DOA REG, DOB REG: Optional output register (0 or 1)
  .DOA REG(0),
  .DOB REG(0),
  // INITP_00 to INITP_07: Initial contents of parity memory
array
00000000000000000000),
00000000000000000000),
```

- // INIT\_00 to INIT\_3F: Initial contents of data memory
  array

```
// INIT A, INIT B: Initial values on output ports
   .INIT A(18'h00000),
   .INIT B(18'h00000),
   // Initialization File: RAM initialization file
   .INIT FILE("NONE"),
   // RAM Mode: "SDP" or "TDP"
   .RAM MODE("TDP"),
   // READ WIDTH A/B, WRITE WIDTH A/B: Read/write width per
port
   .READ WIDTH A(0),
// 0-72
   .READ WIDTH B(0),
// 0-18
   .WRITE WIDTH A(0),
// 0-18
   .WRITE WIDTH B(0),
// 0-72
   // RSTREG_PRIORITY_A, RSTREG_PRIORITY_B: Reset or enable
priority ("RSTREG" or "REGCE")
   .RSTREG PRIORITY A("RSTREG"),
   .RSTREG PRIORITY B("RSTREG"),
   // SRVAL A, SRVAL B: Set/reset value for output
   .SRVAL A(18'h00000),
   .SRVAL B(18'h00000),
   // Simulation Device: Must be set to "7SERIES" for
simulation behavior
   .SIM DEVICE("7SERIES"),
   // WriteMode: Value on output upon a write ("WRITE FIRST",
"READ FIRST", or "NO CHANGE")
   .WRITE MODE A("WRITE FIRST"),
   .WRITE MODE B("WRITE FIRST")
)
RAMB18E1 inst (
   // Port A Data: 16-bit (each) output: Port A data
                                 // 16-bit output: A port
   .DOADO(DOADO),
data/LSB data
   .DOPADOP(DOPADOP),
                                // 2-bit output: A port
parity/LSB parity
   // Port B Data: 16-bit (each) output: Port B data
   .DOBDO(DOBDO).
                                  // 16-bit output: B port
data/MSB data
```

```
.DOPBDOP(DOPBDOP), // 2-bit output: B port
parity/MSB parity
  // Port A Address/Control Signals: 14-bit (each) input:
Port A address and control signals (read port
   // when RAM MODE="SDP")
   .ADDRARDADDR(ADDRARDADDR), // 14-bit input: A port
address/Read address
   .CLKARDCLK(CLKARDCLK), // 1-bit input: A port
clock/Read clock
   .ENARDEN(ENARDEN),
                               // 1-bit input: A port
enable/Read enable
   .REGCEAREGCE(REGCEAREGCE), // 1-bit input: A port
register enable/Register enable
   .RSTRAMARSTRAM(RSTRAMARSTRAM), // 1-bit input: A port set/
reset
   .RSTREGARSTREG(RSTREGARSTREG), // 1-bit input: A port
register set/reset
   .WEA(WEA),
                                // 2-bit input: A port
write enable
  // Port A Data: 16-bit (each) input: Port A data
                                // 16-bit input: A port
   .DIADI(DIADI),
data/LSB data
   .DIPADIP(DIPADIP), // 2-bit input: A port
parity/LSB parity
  // Port B Address/Control Signals: 14-bit (each) input:
Port B address and control signals (write port
  // when RAM MODE="SDP")
   .ADDRBWRADDR(ADDRBWRADDR), // 14-bit input: B port
address/Write address
   .CLKBWRCLK(CLKBWRCLK), // 1-bit input: B port
clock/Write clock
   .ENBWREN (ENBWREN),
                                // 1-bit input: B port
enable/Write enable
   .REGCEB(REGCEB),
                                // 1-bit input: B port
register enable
   .RSTRAMB(RSTRAMB),
                                // 1-bit input: B port set/
reset
   .RSTREGB(RSTREGB),
                                // 1-bit input: B port
register set/reset
   .WEBWE(WEBWE),
                                // 4-bit input: B port
write enable/Write enable
   // Port B Data: 16-bit (each) input: Port B data
```

### **Related Information**

• 7 Series FPGAs Memory Resources User Guide (UG473)

# RAMB36E1

Primitive: 36K-bit Configurable Synchronous Block RAM



#### Introduction

7 series devices contain several block RAM memories that can be configured as FIFOs, automatic error correction RAM, or general-purpose 36 Kb or 18 Kb RAM/ROM memories. These block RAM memories offer fast and flexible storage of large amounts of on-chip data. The RAMB36E1 allows access to the block RAM in the 36 Kb configuration. This element can be cascaded to create a larger ram. This element can be configured and used as a 1-bit wide by 32K deep to a 36-bit wide by 1K deep true dual port RAM. This element can also be configured as a 72-bit wide by 512 deep simple dual port RAM. Both read and write operations are fully

synchronous to the supplied clock(s) to the component. However, the READ and WRITE ports can operate fully independent and asynchronous to each other, accessing the same memory array. When configured in the wider data width modes, byte-enable write operations are possible, and an optional output register can be used to reduce the clock-to-out times of the RAM. Error detection and correction circuitry can also be enabled to uncover and rectify possible memory corruptions.

### **Port Descriptions**

| Port          | Direction         | Width | Function                                                                                                                                                           |
|---------------|-------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDRARDADDR<1 | 5:1 <b>0</b> mput | 16    | Port A address input bus/Read address input bus.                                                                                                                   |
| ADDRBWRADDR<1 | 5l <b>0</b> put   | 16    | Port B address input bus/Write address input bus.                                                                                                                  |
| CASCADEINA    | Input             | 1     | Port A cascade input. Never use when RAM_MODE="SDP".                                                                                                               |
| CASCADEINB    | Input             | 1     | Port B cascade input. Never use when RAM_MODE="SDP".                                                                                                               |
| CASCADEOUTA   | Output            | 1     | Port A cascade output. Never use when RAM_MODE="SDP".                                                                                                              |
| CASCADEOUTB   | Output            | 1     | Port B cascade output. Never use when RAM_MODE="SDP".                                                                                                              |
| CLKARDCLK     | Input             | 1     | Rising edge port A clock input/Read clock input.                                                                                                                   |
| CLKBWRCLK     | Input             | 1     | Rising edge port B clock input/Write clock input.                                                                                                                  |
| DBITERR       | Output            | 1     | Status output from ECC function to indicate a double bit error was detected. EN_ECC_READ needs to be TRUE to use this functionality. Not used when RAM_MODE="TDP". |

| Port         | Direction | Width | Function                                                                                                                        |
|--------------|-----------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| DIADI<31:0>  | Input     | 32    | Port A data input bus/Data input bus addressed by WRADDR. When RAM_MODE="SDP", DIADI is the logical DI<31:0>.                   |
| DIBDI<31:0>  | Input     | 32    | Port B data input bus/Data input bus addressed by WRADDR. When RAM_MODE="SDP", DIBDI is the logical DI<63:32>.                  |
| DIPADIP<3:0> | Input     | 4     | Port A parity data input bus/Data parity input bus addressed by WRADDR. When RAM_MODE="SDP", DIPADIP is the logical DIP<3:0>.   |
| DIPBDIP<3:0> | Input     | 4     | Port B parity data input bus/Data parity input bus addressed by WRADDR. When RAM_MODE="SDP", DIPBDIP is the logical DIP<7:4>.   |
| DOADO<31:0>  | Output    | 32    | Port A data output bus/Data output bus addressed by RDADDR. When RAM_MODE="SDP", DOADO is the logical DO<31:0>.                 |
| DOBDO<31:0>  | Output    | 32    | Port B data output bus/Data output bus addressed by RDADDR. When RAM_MODE="SDP", DOBDO is the logical DO<63:32>.                |
| DOPADOP<3:0> | Output    | 4     | Port A parity data output bus/Data parity output bus addressed by RDADDR. When RAM_MODE="SDP", DOPADOP is the logical DOP<3:0>. |

| Port           | Direction | Width                                                                                                                               | Function                                                                                                                                                                                                                            |
|----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOPBDOP<3:0>   | Output    | 4                                                                                                                                   | Port B parity data output bus/Data parity output bus addressed by RDADDR. When RAM_MODE="SDP", DOPBDOP is the logical DOP<7:4>.                                                                                                     |
| ECCPARITY<7:0> | Output    | 8 8-bit data generated by the ECC encoder used by the ECC decode memory error detection and correction. Not used if RAM_MODE="TDP". |                                                                                                                                                                                                                                     |
| ENARDEN        | Input     | 1                                                                                                                                   | Port A RAM enable/Read enable.                                                                                                                                                                                                      |
| ENBWREN        | Input     | 1                                                                                                                                   | Port B RAM enable/Write enable.                                                                                                                                                                                                     |
| INJECTDBITERR  | Input     | 1                                                                                                                                   | Inject a double bit error if ECC feature is used.                                                                                                                                                                                   |
| INJECTSBITERR  | Input     | 1                                                                                                                                   | Inject a single bit error if ECC feature is used.                                                                                                                                                                                   |
| RDADDRECC<8:0> | Output    | 9                                                                                                                                   | ECC read address. Not used when RAM_MODE="TDP".                                                                                                                                                                                     |
| REGCEAREGCE    | Input     | 1                                                                                                                                   | Port A output register clock enable input/Output register clock enable input (valid only when DO_REG=1).                                                                                                                            |
| REGCEB         | Input     | 1                                                                                                                                   | Port B output register clock enable (valid only when DO_REG=1 and RAM_MODE="TDP").                                                                                                                                                  |
| RSTRAMARSTRAM  | Input     | 1                                                                                                                                   | Synchronous data latch set/reset to value indicated by SRVAL_A. RSTRAMARSTRAM sets/resets the BRAM data output latch when DO_REG=0 or 1. If DO_REG=1 there is a cycle of latency between the internal data latch node that is reset |

| Port          | Direction | Width | Function                                                                                                                                                                                                                                                                                                             |
|---------------|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |           |       | by RSTRAMARSTRAM and the DO output of the BRAM. This signal resets port A RAM output when RAM_MODE="TDP" and the entire RAM output when RAM_MODE="SDP".                                                                                                                                                              |
| RSTRAMB       | Input     | 1     | Synchronous data latch set/reset to value indicated by SRVAL_B. RSTRAMB sets/resets the BRAM data output latch when DO_REG=0 or 1. If DO_REG=1 there is a cycle of latency between the internal data latch node that is reset by RSTRAMB and the DO output of the BRAM. Not used when RAM_MODE="SDP".                |
| RSTREGARSTREG | Input     | 1     | Synchronous output register set/reset to value indicated by SRVAL_A.  RSTREGARSTREG sets/resets the output register when DO_REG=1.  RSTREG_PRIORITY_A determines if this signal gets priority over REGCEAREGCE. This signal resets port A output when RAM_MODE="TDP" and the entire output port when RAM_MODE="SDP". |
| RSTREGB       | Input     | 1     | Synchronous output register set/reset to value indicated by SRVAL_B. RSTREGB sets/resets the output register when DO_REG=1. RSTREG_PRIORITY_B determines if this signal gets priority over REGCEB. Not used when RAM_MODE="SDP".                                                                                     |

| Port       | Direction | Width | Function                                                                                                                                                           |
|------------|-----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SBITERR    | Output    | 1     | Status output from ECC function to indicate a single bit error was detected. EN_ECC_READ needs to be TRUE to use this functionality. Not used when RAM_MODE="TDP". |
| WEA<3:0>   | Input     | 4     | Port A byte-wide write enable. Not used when RAM_MODE="SDP". See User Guide for WEA mapping for different port widths.                                             |
| WEBWE<7:0> | Input     | 8     | Port B byte-wide write enable/Write enable. See User Guide for WEBWE mapping for different port widths.                                                            |

## **Design Entry Method**

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | Yes         |
| Macro support | Yes         |

### Available Attributes

| Attribute                         | Туре | Allowed Values                | Default | Description                                                                                                                                                                |
|-----------------------------------|------|-------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RDADDR<br>_COLLISION<br>_HWCONFIG |      | G "DELAYED_WRI<br>"PERFORMANC | ,       | EIWhen set to ""PERFORMANCE" allows for higher clock performance (frequency) in READ_FIRST mode. If using the same clock on both ports of the RAM with "PERFORMANCE" mode, |

| Attribute             | Туре    | Allowed Values                             | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------|---------|--------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       |         |                                            |         | the address overlap collision rules apply where in "DELAYED_WRITE" mode, you can safely use the BRAM without incurring collisions.                                                                                                                                                                                                                                                                                                                                                                                     |
| SIM_COLLISI<br>_CHECK | OSTRING | G"ALL",  "GENERATE_X_ "NONE",  "WARNING_ON |         | Allows modification of the simulation behavior so that if a memory collision occurs.  • "ALL" = warning produced and affected outputs/memory go unknown (X)  • "WARNING_ONLY" = warning produced and affected outputs/memory retain last value  • "GENERATE_X_ONLY" = no warning and affected outputs/memory go unknown (X)  • "NONE" = no warning and affected outputs/memory retain last value  Note: Use this setting carefully. Setting it to a value other than "ALL" can mask design problems during simulation. |
| DOA_REG,<br>DOB_REG   | DECIM   | AID, 1                                     | 0       | A value of 1 enables the output registers to the RAM,                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Attribute               | Туре            | Allowed Values                             | Default      | Description                                                                                                                                                                                                                                                                                                                                                              |
|-------------------------|-----------------|--------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                 |                                            |              | which gives you quicker clock-to-out from the RAM at the expense of an added clock cycle of read latency. A value of 0 allows a readin-one clock cycle but will result in slower clock-to-out timing. The number of registers activated is the same as the port width and includes parity bits. In SDP mode, DOA_REG and DOB_REG should always be set to the same value. |
| EN_ECC_RE               | A <b>B</b> OOLE | A <b>F</b> ALSE, TRUE                      | FALSE        | Enable the ECC decoder circuitry.                                                                                                                                                                                                                                                                                                                                        |
| EN_ECC_WF               | RIBEOOLE        | A <b>F</b> ALSE, TRUE                      | FALSE        | Enable the ECC encoder circuitry.                                                                                                                                                                                                                                                                                                                                        |
| INIT_A,<br>INIT_B       | HEX             | 36 bit HEX                                 | All<br>zeros | Specifies the initial value on<br>the port output after<br>configuration. In SDP mode,<br>INIT_A and INIT_B should<br>always be set to the same<br>value.                                                                                                                                                                                                                |
| INIT_00 to INIT_7F      | HEX             | 256 bit HEX                                | All<br>zeros | Allows specification of the initial contents of the 32 Kb data memory array.                                                                                                                                                                                                                                                                                             |
| INIT_FILE               | STRING          | String representing file name and location | None         | File name of file used to specify initial RAM contents.                                                                                                                                                                                                                                                                                                                  |
| INITP_00 to<br>INITP_0F | HEX             | 256 bit HEX                                | All<br>zeros | Allows specification of the initial contents of the 4 Kb                                                                                                                                                                                                                                                                                                                 |

| Attribute                                            | Туре          | Allowed Values                 | Default | Description                                                                                                                                                                                                                                       |
|------------------------------------------------------|---------------|--------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                      |               |                                |         | parity data memory array.                                                                                                                                                                                                                         |
| RAM_EXTEN                                            |               | B "NONE", "LOWER", "UPPER"     | "NONE"  | Selects cascade mode. If not cascading two block RAMs to form a 64K x 1 RAM set to "NONE". If cascading RAMs, set to either "UPPER" or "LOWER" to indicate relative RAM location for proper configuration of the RAM. Not used if RAM_MODE="SDP". |
| RAM_MODE                                             | STRING        | S "TDP", "SDP"                 | "TDP"   | Selects simple dual port (SDP) or true dual port (TDP) mode.                                                                                                                                                                                      |
| READ_WIDTH<br>READ_WIDTH<br>WRITE_WIDT<br>WRITE_WIDT | H_B,<br>TH_A, | AlD, 1, 2, 4, 9,<br>18, 36, 72 | 0       | Specifies the desired data width for a read/write on port A/B, including parity bits. This value must be 0 if the port is not used. Otherwise, it should be set to the desired port width.                                                        |
| RSTREG_PR<br>_A,<br>RSTREG_PR<br>_B                  |               | G "RSTREG",<br>"REGCE"         | "RSTRE  | CSelects register priority for "RSTREG" or "REGCE". In SDP mode, RSTREG_PRIORITY_A and RSTREG_PRIORITY_B should always be set to the same value.                                                                                                  |
| SIM_DEVICE                                           | STRING        | à "7SERIES"                    | "7SERIE | SMust be set to "7SERIES" in order to exhibit proper simulation behavior under all conditions.                                                                                                                                                    |

| Attribute           | Туре | Allowed Values | Default   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------|------|----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRVAL_A,<br>SRVAL_B | HEX  | 36 bit HEX     | All zeros | Specifies the output value of<br>the RAM upon assertion of<br>the synchronous reset<br>(RSTREG) signal. In SDP<br>mode, SRVAL_A and<br>SRVAL_B should always be<br>set to the same value.                                                                                                                                                                                                                                                                                                                                                                         |
| WRITE_MOD WRITE_MOD |      |                |           | Specifies output behavior of the port being written to.  • "WRITE_FIRST" = written value appears on output port of the RAM  • "READ_FIRST" = previous RAM contents for that memory location appears on the output port  • "NO_CHANGE" = previous value on the output port remains the same  When RAM_MODE="SDP", WRITE_MODE can not be set to "NO_CHANGE". For simple dual port implementations, it is generally suggested to set WRITE_MODE to "READ_FIRST" if using the same clock on both ports and to set it to "WRITE_FIRST" if using different clocks. This |

| Attribute | Туре | Allowed Values | Default | Description                                                                                                   |
|-----------|------|----------------|---------|---------------------------------------------------------------------------------------------------------------|
|           |      |                |         | generally yields an improved collision or address overlap behavior when using the BRAM in this configuration. |

### VHDL Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- RAMB36E1: 36K-bit Configurable Synchronous Block RAM
             7 Series
-- Xilinx HDL Language Template, version 2025.1
RAMB36E1_inst : RAMB36E1
generic map (
   -- Address Collision Mode: "PERFORMANCE" or
"DELAYED_WRITE"
   RDADDR_COLLISION_HWCONFIG => "DELAYED_WRITE",
   -- Collision check: Values ("ALL", "WARNING_ONLY",
"GENERATE_X_ONLY" or "NONE")
   SIM_COLLISION_CHECK => "ALL",
   -- DOA_REG, DOB_REG: Optional output register (0 or 1)
   DOA_REG => 0,
   DOB REG \Rightarrow 0,
   EN_ECC_READ => FALSE,
-- Enable ECC decoder,
-- FALSE, TRUE
   EN_ECC_WRITE => FALSE,
-- Enable ECC encoder,
-- FALSE, TRUE
   -- INITP_00 to INITP_0F: Initial contents of the parity
```

memory array

INITP 00 =>

INITP\_01 =>

INITP 02 =>

INITP\_03 =>

INITP 04 =>

INITP 05 =>

INITP 06 =>

INITP 07 =>

INITP 08 =>

INITP 09 =>

INITP 0A =>

INITP 0B =>

INITP 0C =>

INITP\_0D =>

```
00000",
INITP 0E =>
00000",
INITP OF =>
00000",
-- INIT 00 to INIT 7F: Initial contents of the data memory
array
INIT 00 =>
00000",
INIT 01 =>
00000",
INIT 02 =>
00000",
INIT 03 =>
00000",
INIT 04 =>
00000",
INIT 05 =>
00000",
INIT 06 =>
00000",
INIT 07 =>
00000",
INIT 08 =>
00000",
INIT 09 =>
```

00000",

```
INIT 0B =>
```

```
INIT 19 =>
```

```
INIT_27 =>
```

INIT 28 =>

INIT\_29 =>

INIT 2A =>

INIT 2B =>

INIT 2C =>

INIT 2D =>

INIT 2E =>

INIT 2F =>

INIT 30 =>

INIT 31 =>

INIT 32 =>

INIT 33 =>

INIT 34 =>

```
INIT 35 =>
```

```
INIT 43 =>
```

INIT\_52 =>

INIT 53 =>

INIT 54 =>

INIT\_55 =>

INIT 56 =>

INIT 57 =>

INIT 58 =>

INIT 59 =>

INIT 5A =>

INIT 5B =>

INIT 5C =>

INIT 5D =>

INIT 5E =>

```
INIT 5F =>
```

```
INIT 6D =>
```

```
INIT 7B =>
00000",
  INIT 7C =>
00000",
  INIT 7D =>
00000",
  INIT 7E =>
00000",
  INIT 7F =>
00000",
  -- INIT A, INIT B: Initial values on output ports
  INIT A => X''0000000000'',
  INIT B => X"000000000",
  -- Initialization File: RAM initialization file
  INIT FILE => "NONE",
  -- RAM Mode: "SDP" or "TDP"
  RAM MODE => "TDP",
  -- RAM EXTENSION A, RAM EXTENSION B: Selects cascade mode
("UPPER", "LOWER", or "NONE")
  RAM EXTENSION A => "NONE",
  RAM EXTENSION B => "NONE",
  -- READ WIDTH A/B, WRITE WIDTH A/B: Read/write width per
port
  READ WIDTH A => 0,
-- 0-72
  READ WIDTH B => 0,
-- 0-36
  WRITE WIDTH A => 0,
-- 0-36
  WRITE_WIDTH_B => 0,
-- 0-72
  -- RSTREG PRIORITY A, RSTREG PRIORITY B: Reset or enable
priority ("RSTREG" or "REGCE")
  RSTREG PRIORITY A => "RSTREG",
  RSTREG PRIORITY B => "RSTREG",
  -- SRVAL_A, SRVAL_B: Set/reset value for output
  SRVAL A => X''0000000000'',
```

```
SRVAL B => X''0000000000'',
   -- Simulation Device: Must be set to "7SERIES" for
simulation behavior
   SIM DEVICE => "7SERIES",
   -- WriteMode: Value on output upon a write ("WRITE_FIRST",
"READ FIRST", or "NO CHANGE")
  WRITE MODE A => "WRITE_FIRST",
  WRITE MODE B => "WRITE FIRST"
)
port map (
  -- Cascade Signals: 1-bit (each) output: BRAM cascade
ports (to create 64kx1)
  CASCADEOUTA => CASCADEOUTA, -- 1-bit output: A port
cascade
  CASCADEOUTB => CASCADEOUTB, -- 1-bit output: B port
cascade
   -- ECC Signals: 1-bit (each) output: Error Correction
Circuitry ports
   DBITERR => DBITERR,
                     -- 1-bit output: Double
bit error status
  ECCPARITY => ECCPARITY, -- 8-bit output: Generated
error correction parity
                           -- 9-bit output: ECC read
  RDADDRECC => RDADDRECC,
address
  SBITERR => SBITERR, -- 1-bit output: Single
bit error status
   -- Port A Data: 32-bit (each) output: Port A data
  DOADO \Rightarrow DOADO,
                                -- 32-bit output: A port
data/LSB data
  DOPADOP => DOPADOP, -- 4-bit output: A port
parity/LSB parity
   -- Port B Data: 32-bit (each) output: Port B data
  DOBDO => DOBDO,
                                -- 32-bit output: B port
data/MSB data
  DOPBDOP => DOPBDOP, -- 4-bit output: B port
parity/MSB parity
   -- Cascade Signals: 1-bit (each) input: BRAM cascade ports
(to create 64kx1)
   CASCADEINA => CASCADEINA, -- 1-bit input: A port
cascade
   CASCADEINB => CASCADEINB, -- 1-bit input: B port
cascade
```

```
-- ECC Signals: 1-bit (each) input: Error Correction
Circuitry ports
   INJECTDBITERR => INJECTDBITERR, -- 1-bit input: Inject a
double bit error
   INJECTSBITERR => INJECTSBITERR, -- 1-bit input: Inject a
single bit error
  -- Port A Address/Control Signals: 16-bit (each) input:
Port A address and control signals (read port
  -- when RAM MODE="SDP")
  ADDRARDADDR => ADDRARDADDR, -- 16-bit input: A port
address/Read address
  CLKARDCLK => CLKARDCLK, -- 1-bit input: A port
clock/Read clock
  ENARDEN => ENARDEN, -- 1-bit input: A port
enable/Read enable
  REGCEAREGCE => REGCEAREGCE, -- 1-bit input: A port
register enable/Register enable
  RSTRAMARSTRAM => RSTRAMARSTRAM, -- 1-bit input: A port
set/reset
  RSTREGARSTREG => RSTREGARSTREG, -- 1-bit input: A port
register set/reset
  WEA => WEA,
                                 -- 4-bit input: A port
write enable
  -- Port A Data: 32-bit (each) input: Port A data
  DIADI => DIADI,
                                -- 32-bit input: A port
data/LSB data
  DIPADIP => DIPADIP, -- 4-bit input: A port
parity/LSB parity
  -- Port B Address/Control Signals: 16-bit (each) input:
Port B address and control signals (write port
  -- when RAM MODE="SDP")
  ADDRBWRADDR => ADDRBWRADDR, -- 16-bit input: B port
address/Write address
  CLKBWRCLK => CLKBWRCLK, -- 1-bit input: B port
clock/Write clock
  ENBWREN => ENBWREN, -- 1-bit input: B port
enable/Write enable
                                -- 1-bit input: B port
  REGCEB => REGCEB,
register enable
  RSTRAMB => RSTRAMB,
                                -- 1-bit input: B port
set/reset
  RSTREGB => RSTREGB, -- 1-bit input: B port
```

### **Verilog Instantiation Template**

```
// RAMB36E1: 36K-bit Configurable Synchronous Block RAM
             7 Series
//
// Xilinx HDL Language Template, version 2025.1
RAMB36E1 #(
   // Address Collision Mode: "PERFORMANCE" or
"DELAYED_WRITE"
   .RDADDR COLLISION_HWCONFIG("DELAYED_WRITE"),
   // Collision check: Values ("ALL", "WARNING_ONLY",
"GENERATE_X_ONLY" or "NONE")
   .SIM COLLISION CHECK("ALL"),
   // DOA REG, DOB REG: Optional output register (0 or 1)
   .DOA_REG(0),
   .DOB_REG(0),
   .EN ECC READ("FALSE"),
// Enable ECC decoder,
// FALSE, TRUE
   .EN_ECC_WRITE("FALSE"),
// Enable ECC encoder,
// FALSE, TRUE
   // INITP_00 to INITP_0F: Initial contents of the parity
memory array
```

- // INIT\_00 to INIT\_7F: Initial contents of the data memory
  array

```
0000000000000000000).
0000000000000000000),
  // INIT A, INIT B: Initial values on output ports
  .INIT A(36'h000000000),
  .INIT B(36'h000000000),
  // Initialization File: RAM initialization file
  .INIT FILE("NONE"),
  // RAM Mode: "SDP" or "TDP"
  .RAM MODE("TDP"),
  // RAM EXTENSION A, RAM EXTENSION B: Selects cascade mode
("UPPER", "LOWER", or "NONE")
  .RAM EXTENSION A("NONE"),
  .RAM EXTENSION B("NONE"),
  // READ WIDTH A/B, WRITE WIDTH A/B: Read/write width per
port
  .READ WIDTH A(0),
// 0-72
  .READ WIDTH B(0),
// 0-36
  .WRITE WIDTH A(0),
// 0-36
  .WRITE WIDTH B(0),
// 0-72
  // RSTREG PRIORITY A, RSTREG PRIORITY B: Reset or enable
priority ("RSTREG" or "REGCE")
  .RSTREG PRIORITY A("RSTREG"),
  .RSTREG PRIORITY B("RSTREG"),
  // SRVAL_A, SRVAL_B: Set/reset value for output
  .SRVAL A(36'h000000000),
  .SRVAL B(36'h000000000),
  // Simulation Device: Must be set to "7SERIES" for
```

```
simulation behavior
   .SIM DEVICE("7SERIES"),
  // WriteMode: Value on output upon a write ("WRITE FIRST",
"READ FIRST", or "NO CHANGE")
   .WRITE_MODE_A("WRITE_FIRST"),
   .WRITE MODE B("WRITE FIRST")
)
RAMB36E1 inst (
  // Cascade Signals: 1-bit (each) output: BRAM cascade
ports (to create 64kx1)
   .CASCADEOUTA(CASCADEOUTA), // 1-bit output: A port
cascade
   .CASCADEOUTB(CASCADEOUTB), // 1-bit output: B port
cascade
  // ECC Signals: 1-bit (each) output: Error Correction
Circuitry ports
                    // 1-bit output: Double bit
   .DBITERR(DBITERR),
error status
   .ECCPARITY(ECCPARITY), // 8-bit output: Generated
error correction parity
   .RDADDRECC(RDADDRECC),
                                // 9-bit output: ECC read
address
  .SBITERR(SBITERR),
                               // 1-bit output: Single bit
error status
  // Port A Data: 32-bit (each) output: Port A data
   .DOADO(DOADO).
                               // 32-bit output: A port
data/LSB data
   .DOPADOP(DOPADOP), // 4-bit output: A port
parity/LSB parity
  // Port B Data: 32-bit (each) output: Port B data
   .DOBDO(DOBDO).
                               // 32-bit output: B port
data/MSB data
   .DOPBDOP(DOPBDOP), // 4-bit output: B port
parity/MSB parity
  // Cascade Signals: 1-bit (each) input: BRAM cascade ports
(to create 64kx1)
   .CASCADEINA(CASCADEINA), // 1-bit input: A port
cascade
   .CASCADEINB(CASCADEINB), // 1-bit input: B port
cascade
  // ECC Signals: 1-bit (each) input: Error Correction
Circuitry ports
```

```
.INJECTDBITERR(INJECTDBITERR), // 1-bit input: Inject a
double bit error
   .INJECTSBITERR(INJECTSBITERR), // 1-bit input: Inject a
single bit error
   // Port A Address/Control Signals: 16-bit (each) input:
Port A address and control signals (read port
   // when RAM MODE="SDP")
   .ADDRARDADDR(ADDRARDADDR), // 16-bit input: A port
address/Read address
   .CLKARDCLK(CLKARDCLK), // 1-bit input: A port
clock/Read clock
   .ENARDEN(ENARDEN), // 1-bit input: A port
enable/Read enable
   .REGCEAREGCE(REGCEAREGCE), // 1-bit input: A port
register enable/Register enable
   .RSTRAMARSTRAM(RSTRAMARSTRAM), // 1-bit input: A port set/
reset
   .RSTREGARSTREG(RSTREGARSTREG), // 1-bit input: A port
register set/reset
   .WEA(WEA),
                                 // 4-bit input: A port
write enable
   // Port A Data: 32-bit (each) input: Port A data
   .DIADI(DIADI),
                                // 32-bit input: A port
data/LSB data
   .DIPADIP(DIPADIP), // 4-bit input: A port
parity/LSB parity
  // Port B Address/Control Signals: 16-bit (each) input:
Port B address and control signals (write port
   // when RAM MODE="SDP")
   .ADDRBWRADDR(ADDRBWRADDR), // 16-bit input: B port
address/Write address
   .CLKBWRCLK(CLKBWRCLK),
                                // 1-bit input: B port
clock/Write clock
   .ENBWREN(ENBWREN),
                                 // 1-bit input: B port
enable/Write enable
                                 // 1-bit input: B port
   .REGCEB(REGCEB),
register enable
   .RSTRAMB(RSTRAMB),
                                // 1-bit input: B port set/
reset
   .RSTREGB(RSTREGB),
                                 // 1-bit input: B port
register set/reset
   .WEBWE(WEBWE),
                                 // 8-bit input: B port
```

• 7 Series FPGAs Memory Resources User Guide (UG473)

# **ROM128X1**

Primitive: 128-Deep by 1-Wide ROM



#### Introduction

This design element is a 128-word by 1-bit read-only memory. The data output (O) reflects the word selected by the 7-bit address (A6:A0). The ROM is initialized to a known value during configuration with the INIT parameter. The value consists of 32 hexadecimal digits that are written into the ROM from the most-significant digit A=FH to the least-significant digit A=0H.

An error occurs if INIT is not specified.

# Logic Table

|    |    | Output |    |          |
|----|----|--------|----|----------|
| 10 | I1 | 12     | 13 | 0        |
| 0  | 0  | 0      | 0  | INIT(0)  |
| 0  | 0  | 0      | 1  | INIT(1)  |
| 0  | 0  | 1      | 0  | INIT(2)  |
| 0  | 0  | 1      | 1  | INIT(3)  |
| 0  | 1  | 0      | 0  | INIT(4)  |
| 0  | 1  | 0      | 1  | INIT(5)  |
| 0  | 1  | 1      | 0  | INIT(6)  |
| 0  | 1  | 1      | 1  | INIT(7)  |
| 1  | 0  | 0      | 0  | INIT(8)  |
| 1  | 0  | 0      | 1  | INIT(9)  |
| 1  | 0  | 1      | 0  | INIT(10) |
| 1  | 0  | 1      | 1  | INIT(11) |
| 1  | 1  | 0      | 0  | INIT(12) |
| 1  | 1  | 0      | 1  | INIT(13) |
| 1  | 1  | 1      | 0  | INIT(14) |
| 1  | 1  | 1      | 1  | INIT(15) |

# Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |

| IP Catalog    | No |
|---------------|----|
| Macro support | No |

### **Available Attributes**

| Attribut | еТуре | Allowed Valu         | ıe <b>9</b> efault | Description                        |
|----------|-------|----------------------|--------------------|------------------------------------|
| INIT     | HEX   | Any 128-Bit<br>Value | All<br>zeros       | Specifies the contents of the ROM. |

## **VHDL** Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
```

```
-- ROM128X1: 128 x 1 Asynchronous Distributed (LUT) ROM
              7 Series
-- Xilinx HDL Language Template, version 2025.1
ROM128X1 inst : ROM128X1
generic map (
   port map (
   0 \Rightarrow 0, -- ROM output
   A0 \Rightarrow A0, -- ROM address[0]
   A1 \Rightarrow A1, -- ROM address[1]
   A2 \Rightarrow A2, -- ROM address[2]
   A3 \Rightarrow A3, -- ROM address[3]
   A4 \Rightarrow A4, -- ROM address[4]
   A5 \Rightarrow A5, -- ROM address[5]
   A6 \Rightarrow A6 -- ROM address[6]
);
-- End of ROM128X1 inst instantiation
```

#### **Verilog Instantiation Template**

```
// ROM128X1: 128 x 1 Asynchronous Distributed (LUT) ROM
(Mapped to two SliceM LUT6s)
//
             7 Series
// Xilinx HDL Language Template, version 2025.1
R0M128X1 #(
   .INIT(128'h0000000000000000000000000000000000) // Contents
of ROM
) ROM128X1_inst (
   .0(0), // ROM output
   .A0(A0), // ROM address[0]
   .A1(A1), // ROM address[1]
   .A2(A2), // ROM address[2]
   .A3(A3), // ROM address[3]
   .A4(A4), // ROM address[4]
   .A5(A5), // ROM address[5]
```

```
.A6(A6) // ROM address[6]
);
// End of ROM128X1_inst instantiation
```

7 Series FPGAs Configurable Logic Block User Guide (UG474)

# **ROM256X1**

Primitive: 256-Deep by 1-Wide ROM



#### Introduction

This design element is a 256-word by 1-bit read-only memory. The data output (O) reflects the word selected by the 8-bit address (A7:A0). The ROM is initialized to a known value during configuration with the INIT parameter. The value consists of 64 hexadecimal digits that are written into the ROM from the most-significant digit A=FH to the least-significant digit A=0H.

An error occurs if the INIT is not specified.

## Logic Table

| Input Output |
|--------------|
|--------------|

| 10 | I1 | 12 | 13 | O        |
|----|----|----|----|----------|
| 0  | 0  | 0  | 0  | INIT(0)  |
| 0  | 0  | 0  | 1  | INIT(1)  |
| 0  | 0  | 1  | 0  | INIT(2)  |
| 0  | 0  | 1  | 1  | INIT(3)  |
| 0  | 1  | 0  | 0  | INIT(4)  |
| 0  | 1  | 0  | 1  | INIT(5)  |
| 0  | 1  | 1  | 0  | INIT(6)  |
| 0  | 1  | 1  | 1  | INIT(7)  |
| 1  | 0  | 0  | 0  | INIT(8)  |
| 1  | 0  | 0  | 1  | INIT(9)  |
| 1  | 0  | 1  | 0  | INIT(10) |
| 1  | 0  | 1  | 1  | INIT(11) |
| 1  | 1  | 0  | 0  | INIT(12) |
| 1  | 1  | 0  | 1  | INIT(13) |
| 1  | 1  | 1  | 0  | INIT(14) |
| 1  | 1  | 1  | 1  | INIT(15) |

## Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

#### **Available Attributes**

| Attribut | еТуре | Allowed Valu         | ıe <b>9</b> efault | Description                        |
|----------|-------|----------------------|--------------------|------------------------------------|
| INIT     | HEX   | Any 256-Bit<br>Value | All<br>zeros       | Specifies the contents of the ROM. |

#### **VHDL Instantiation Template**

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- ROM256X1: 256 x 1 Asynchronous Distributed (LUT) ROM
             7 Series
-- Xilinx HDL Language Template, version 2025.1
ROM256X1_inst : ROM256X1
generic map (
   INIT =>
00000")
port map (
   0 \Rightarrow 0, -- ROM output
   A0 \Rightarrow A0, -- ROM address[0]
   A1 \Rightarrow A1, -- ROM address[1]
   A2 \Rightarrow A2, -- ROM address[2]
   A3 \Rightarrow A3, -- ROM address[3]
   A4 \Rightarrow A4, -- ROM address[4]
   A5 \Rightarrow A5, -- ROM address[5]
   A6 \Rightarrow A6, -- ROM address[6]
   A7 \Rightarrow A7 -- ROM address[7]
);
-- End of ROM256X1_inst instantiation
```

### **Verilog Instantiation Template**

```
// ROM256X1: 256 x 1 Asynchronous Distributed (LUT) ROM
(Mapped to four SliceM LUT6s)
           7 Series
//
// Xilinx HDL Language Template, version 2025.1
R0M256X1 #(
00000000000000) // Contents of ROM
) ROM256X1 inst (
  .0(0), // ROM output
   .A0(A0), // ROM address[0]
   .A1(A1), // ROM address[1]
   .A2(A2), // ROM address[2]
   .A3(A3), // ROM address[3]
   .A4(A4), // ROM address[4]
   .A5(A5), // ROM address[5]
   .A6(A6), // ROM address[6]
  .A7(A7) // ROM address[7]
);
// End of ROM256X1_inst instantiation
```

#### **Related Information**

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

# ROM32X1

Primitive: 32-Deep by 1-Wide ROM



#### Introduction

This design element is a 32-word by 1-bit read-only memory. The data output (O) reflects the word selected by the 5-bit address (A4:A0). The ROM is initialized to a known value during configuration with the INIT parameter. The value consists of eight hexadecimal digits that are written into the ROM from the most-significant digit A=1FH to the least-significant digit A=00H.

For example, INIT=10A78F39 produces the data stream: 0001 0000 1010 0111 1000 1111 0011 1001.

An error occurs if the INIT is not specified.

## Logic Table

| Input |    |    |    | Output  |
|-------|----|----|----|---------|
| 10    | I1 | 12 | 13 | 0       |
| 0     | 0  | 0  | 0  | INIT(0) |
| 0     | 0  | 0  | 1  | INIT(1) |
| 0     | 0  | 1  | 0  | INIT(2) |
| 0     | 0  | 1  | 1  | INIT(3) |
| 0     | 1  | 0  | 0  | INIT(4) |
| 0     | 1  | 0  | 1  | INIT(5) |
| 0     | 1  | 1  | 0  | INIT(6) |
| )     | 1  | 1  | 1  | INIT(7) |

| Input |    | Output |    |          |
|-------|----|--------|----|----------|
| 10    | l1 | 12     | 13 | 0        |
| 1     | 0  | 0      | 0  | INIT(8)  |
| 1     | 0  | 0      | 1  | INIT(9)  |
| 1     | 0  | 1      | 0  | INIT(10) |
| 1     | 0  | 1      | 1  | INIT(11) |
| 1     | 1  | 0      | 0  | INIT(12) |
| 1     | 1  | 0      | 1  | INIT(13) |
| 1     | 1  | 1      | 0  | INIT(14) |
| 1     | 1  | 1      | 1  | INIT(15) |

## Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

### **Available Attributes**

| Attribut | еТуре | Allowed Valu        | ıe <b>B</b> efault | Description                        |
|----------|-------|---------------------|--------------------|------------------------------------|
| INIT     | HEX   | Any 32-Bit<br>Value | All<br>zeros       | Specifies the contents of the ROM. |

## VHDL Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- ROM32X1: 32 x 1 Asynchronous Distributed (LUT) ROM
             7 Series
-- Xilinx HDL Language Template, version 2025.1
ROM32X1_inst : ROM32X1
generic map (
   INIT => X"00000000")
port map (
   0 \Rightarrow 0, -- ROM output
   A0 \Rightarrow A0, -- ROM address[0]
   A1 \Rightarrow A1, -- ROM address[1]
   A2 \Rightarrow A2, -- ROM address[2]
   A3 \Rightarrow A3, -- ROM address[3]
   A4 \Rightarrow A4 -- ROM address[4]
);
-- End of ROM32X1 inst instantiation
```

#### **Verilog Instantiation Template**

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)

# ROM64X1





#### Introduction

This design element is a 64-word by 1-bit read-only memory. The data output (O) reflects the word selected by the 6-bit address (A5:A0). The ROM is initialized to a known value during configuration with the INIT parameter. The value consists of 16 hexadecimal digits that are written into the ROM from the most-significant digit A=FH to the least-significant digit A=0H.

An error occurs if INIT is not specified.

### Logic Table

|    | Output |    |    |         |
|----|--------|----|----|---------|
| 10 | I1     | 12 | 13 | 0       |
| 0  | 0      | 0  | 0  | INIT(0) |
| 0  | 0      | 0  | 1  | INIT(1) |

|    | Output |    |    |          |
|----|--------|----|----|----------|
| 10 | I1     | 12 | 13 | 0        |
| 0  | 0      | 1  | 0  | INIT(2)  |
| 0  | 0      | 1  | 1  | INIT(3)  |
| 0  | 1      | 0  | 0  | INIT(4)  |
| 0  | 1      | 0  | 1  | INIT(5)  |
| 0  | 1      | 1  | 0  | INIT(6)  |
| 0  | 1      | 1  | 1  | INIT(7)  |
| 1  | 0      | 0  | 0  | INIT(8)  |
| 1  | 0      | 0  | 1  | INIT(9)  |
| 1  | 0      | 1  | 0  | INIT(10) |
| 1  | 0      | 1  | 1  | INIT(11) |
| 1  | 1      | 0  | 0  | INIT(12) |
| 1  | 1      | 0  | 1  | INIT(13) |
| 1  | 1      | 1  | 0  | INIT(14) |
| 1  | 1      | 1  | 1  | INIT(15) |

# Design Entry Method

| Instantiation | Yes         |
|---------------|-------------|
| Inference     | Recommended |
| IP Catalog    | No          |
| Macro support | No          |

## Available Attributes

| Attribut | еТуре | Allowed Valu        | ıe <b>B</b> efault | Description                        |
|----------|-------|---------------------|--------------------|------------------------------------|
| INIT     | HEX   | Any 64-Bit<br>Value | All<br>zeros       | Specifies the contents of the ROM. |

### VHDL Instantiation Template

Unless they already exist, copy the following two statements and paste them before the entity declaration.

```
Library UNISIM;
use UNISIM.vcomponents.all;
-- ROM64X1: 64 x 1 Asynchronous Distributed (LUT) ROM
             7 Series
-- Xilinx HDL Language Template, version 2025.1
ROM64X1_inst : ROM64X1
generic map (
   INIT => X"0000000000000000")
port map (
   0 \Rightarrow 0, -- ROM output
   A0 \Rightarrow A0, -- ROM address[0]
   A1 \Rightarrow A1, -- ROM address[1]
   A2 \Rightarrow A2, -- ROM address[2]
   A3 \Rightarrow A3, -- ROM address[3]
   A4 \Rightarrow A4, -- ROM address[4]
   A5 \Rightarrow A5 -- ROM address[5]
);
-- End of ROM64X1_inst instantiation
```

## Verilog Instantiation Template

```
// ROM64X1: 64 x 1 Asynchronous Distributed (LUT) ROM (Mapped
to a SliceM LUT6)
// 7 Series
```

• 7 Series FPGAs Configurable Logic Block User Guide (UG474)