#### ECE266 Lab3

Chengming Li, Mingjie Ma

PID A59026442, A69028795

Email: <a href="mailto:chl248@ucsd.edu">chl248@ucsd.edu</a>

mim029@ucsd.edu

# Schematic



SingleDAC\_Schematic with dummies



CDAC\_Schematic



SAR\_Core Schematic



SAR\_ADC Schematic

### **Picture of DAC Layout**



Single DAC Layout(9bits, 78.69\*125.5)

## Picture of SAR ADC Layout



SAR\_ADC Layout (294.17 \* 272.41)

### **DRC Result Summary**



RR Errors are ignored in the layout

**LVS Result Summary** 



## Parasitic coupling caps between B0-B9 to Top/Bottom

## SingleDAC

| Bit    | 0          | 1           | 2           | 3           | 4           | 5           | 6           | 7           | 8           |
|--------|------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| CC(fF) | 5.4<br>927 | 10.9<br>854 | 21.9<br>704 | 43.9<br>449 | 87.88<br>52 | 175.<br>769 | 351.5<br>32 | 703.08<br>5 | 1406.<br>15 |
| Ratio  |            | 2           | 3.99        | 8.00        | 16.00<br>0  | 32.0<br>0   | 63.99       | 128.00      | 256.0<br>0  |

### SAR\_Core

Тор Р

| Bit    | 0          | 1           | 2           | 3           | 4           | 5          | 6            | 7            | 8           |
|--------|------------|-------------|-------------|-------------|-------------|------------|--------------|--------------|-------------|
| CC(fF) | 5.5<br>187 | 11.0<br>182 | 21.9<br>978 | 41.0<br>338 | 88.08<br>2  | 176.<br>21 | 352.3<br>32  | 705.23<br>9  | 1413.<br>18 |
| Ratio  |            | 1.99<br>65  | 3.98<br>6   | 7.97<br>895 | 15.96<br>05 | 31.9<br>29 | 63.84<br>283 | 127.78<br>98 | 256.0<br>69 |

## Тор N

| Bit    | 0          | 1           | 2           | 3           | 4           | 5           | 6          | 7           | 8           |
|--------|------------|-------------|-------------|-------------|-------------|-------------|------------|-------------|-------------|
| CC(fF) | 5.5<br>113 | 11.0<br>223 | 21.9<br>987 | 44.0<br>749 | 88.11<br>73 | 176.<br>271 | 352.4<br>4 | 705.29<br>3 | 1413.<br>41 |
| Ratio  |            | 1.99<br>9   | 3.99<br>15  | 7.99<br>7   | 15.98<br>8  | 31.9<br>83  | 63.94<br>7 | 127.97      | 256.4<br>5  |

#### **Simulation Results from Extracted Layout**



SAR\_ADC Extracted Layout Simulation Result



SAR\_ADC Extracted Layout Output Result

#### **Comments and conclusions**

- 1. We started the design from the Unit Cap as it is the most important layout that will affect the size of the capacitor array. And this layout took us a fair amount of time to finalize the size down to 2.5u\*2.52u and keeping 5fF unit capacitance.
- 2. Then we started the layout of the capacitor array, which also went through 15+iterations to finalize the ratio of each bit to the top plate. This process actually helped us to understand the concept of Coupling Capacitance(CC) and Coupling(C) refer to ground deeply. In addition, it built our understanding of what's the important capacitor that really decides the ratio of each bit, and it is the CC between the bottom and the top plate. However, there is one other capacitor that will also affect the performance of SAR\_ADC, and it is the C(top) refers to the ground. If this value is too large, it will attenuate the signal for a bit
- 3. Afterward, we started the layout of CDAC, SAR Core and SAR ADC. It also took multiple iterations of floor plans to minimize the difficulty of routing and improve the signal integrity by using shielding between digital and analog signals. Moreover, we have also tried our best to lay out the P Single DAC and N Single DAC to make sure there is a perfect match. The final results of unit cap CC(Top to Bot 0) ends up with 0.007 difference
- 4. The last thing we did was the Digital synthesis, and the only modification we made were the locations of IO pins to easy the routing from the other parts of the circuit
- 5. The first technique we applied was the compensation metal. This is the technique that we used to mitigate the ratio mismatch between bit0-9 (Expected 2, 4, 6, 8, 16, 32, 64, 128, 256). By using this technique, the bits ratio will be matched down to 2% referred to the expected CC value.
- 6. The second technique we applied was adding the dummy capacitors. This is the technique that we used to mitigate the process variation on the boundary capacitor. Every single capacitor is sensitive to the environment effects from the other parts of layout. By using dummy capacitors, we made sure that the top plate and bottom plate are connected to the same node, i.e. same potential. So that the capacitors wouldn't be turned on and brought extra effects to the capacitor array and ratio of bit0 to bit 9.
- 7. The third technique we applied was shielding, we adopted them in the place where digital signal and analog signal are close, digital and digital, and crossover of sensitive signal lines. Two shielding methods were applied. One is parallel shielding for the parallel digital signal lines, and (digital and analog). Another is the vertical shielding for the sensitive signal lines. By applying shielding methods, the signal integrity is greatly promised in out layout design.
- 8. Something I learned from this lab are:
  - a. Guard ring needs to be placed for the transistors who need the best performance, like the current mirror, differential pair, etc. And always be careful about what the annotation says in the schematic. It includes information about when the Guard ring needs to be placed for sure. On the other hand, a guard ring is not required for every device.
  - b. How SAR ADC works, how important it is the ratio of each bit refer to bit0

- c. The most important capacitor in the DAC design is the CC(Bottom to Top plate), and the second important capacitor is the C at top node which refers to the ground, which will attenuate the signal swing for a bit, but it's still not desirable.
- d. Other capacitors, which are not mentioned, will contribute to the power consumption of the entire SAR\_ADC design. If the power spec is the requirement of the design, tiny capacitance capacitors are required, and trade-off tiny capacitors are the extra amount of work dealing with CC to get the good ratio.
- e. Symmetry layout design in both x-axis and y-axis. Symmetrical design is unique to achieve the matching. Such design makes sure each pair of devices see the similar amount of capacitance and resistance. And so, the difference between devices will be mitigated in the layout-wise.
- f. Redundant metal extension, In our second iteration layout, we expanded some of the metals to match the metal length of the other devices, so that a similar amount of R+C will be seen.
- g. Even number metal layer should go horizontally, and the odd number metal layer should go vertically. This would maximize the layout spacing usage.
- h. Larger metal width for the VDD/VSS connection
- i. Digital Synthesis process
- j. Better floorplanning mindset is from Top to Bottom level, but not from Bottom to Top
- 9. Something I didn't learned very well from this lab are:
  - a. How SAR ADC schematics works in detail.

## Appendix



Customized unit cap structure



Unit Cap Layout