

### ECE 283 Lab3 Design Review

Mingjie Ma Chengming Li

University of California, San Diego, La Jolla, CA, USA



## MotherBoard + DaugtherBoard



- 1. Modularized the Design
  - 1. By having jumper between each IC
- 2. Testability
  - Jumper for GND for easy probeing
  - 2. Grab & Probe
- 3. Configurability
  - Potentiometer for tweaking the perfect Vcm, AVDD, AVDDESD



# MotherBoard + DaugtherBoard BringUp TestPlan

|                            | Power Supply Test                                     |                                                          |                                |                  |                  |
|----------------------------|-------------------------------------------------------|----------------------------------------------------------|--------------------------------|------------------|------------------|
| est No.                    | Test Plan                                             | What Components                                          | What Exepect to Se             | Status           | Notes            |
| 0                          | Produce -5 V and 5 V on breadboard                    | Breadboard and Power supply with 3 separate power supply | Neg 5V and Pos 5V              | Pass             |                  |
| 2<br>3<br>4<br>5<br>6<br>7 | After connecting 2.5V, Measure the LDO U7 U8 U9's     |                                                          |                                |                  |                  |
|                            | output                                                | U7, U8, U9                                               | 1.5V @ Pin 5 of LDOS           | Pass             |                  |
|                            | After connecting -5 V and 5V, makre sure power vias   |                                                          | Pos 5V on the leftmost pin and |                  |                  |
|                            | are shown 5V and -5Vcorrectly                         | 3-Pins Jumer near the Vsin_IN_NP                         | Neg 5V on the rightmost        | Pass             |                  |
|                            | LDO U3 regulated down from 5V to 2.5                  | P1 Jumer Right Most Pin                                  | 2.5V on P1 rightmost           | Pass             |                  |
|                            | LDO U11 regulated down from 2.5V to 0.5V              | Jumer head in P1, U11's Pin 1 and 2, and TP              | 0.5V on TP                     | Pass             |                  |
|                            | Tweak Potentiometer U7 to get 1V for DVDD             | Potentiometer near U7, Jumer Top pin                     | 1V DVDD @ Jumer Top Pin        | Pass             |                  |
|                            | Tweak Potentiometer U8 to get 1V for AVDDESD          | Potentiometer near U8, Jumer Top pin                     | 1V AVDD_ESD @Jumer Top Pin     | Pass             |                  |
|                            | Tweak Potentiometer U9 to get 0.5V VCM                | Potentiometer near U9, Jumer left pin                    | 0.5V VCM @Jumper Left Pin      | Pass             |                  |
|                            | Sig_IN Test                                           |                                                          |                                |                  |                  |
|                            |                                                       |                                                          | 200K Hz Offset 0V, Amp 0.4V    |                  |                  |
|                            | Connect 200K Hz Offset 0V, Amp 0.4V Sine wave into J2 | J2 SMA, TestPoint Near J2                                | Sine wave                      | Pass             |                  |
|                            | U10(LPF) Connect to 1M filter choice                  |                                                          |                                |                  |                  |
|                            | 200K Hz Offset 0V, Amp 0.4V Sine wave shows up at     |                                                          | 200K Hz Offset 0V, Amp 0.4V    |                  |                  |
|                            | P4, no distortion                                     | U10 filter choice jumer, jumper head, P4 right pins, TP2 | Sine wave into J2              | Pass             |                  |
|                            | Connect P4 Jumer, siganal go through U4 buffer and    |                                                          | 200K Hz Offset 0V, Amp 0.4V    |                  |                  |
|                            | measure P12 Output                                    | U4, P12 rightmost Pin                                    | Sine wave                      | Pass             |                  |
|                            |                                                       |                                                          | SIN_P: 200K Hz Offset 0.5V,    |                  |                  |
|                            |                                                       |                                                          | Amp 0.4V Sine wave             |                  |                  |
|                            |                                                       |                                                          | SIN_N: 200K Hz Offset 0.5V,    |                  |                  |
|                            | U5(SE_DE) signal coming from P12, Measure SIN_IN_P    | P12 Jumer head                                           | Amp 0.4V Sine wave, 180 out of |                  |                  |
|                            | and SIN_IN_N Sig property                             | SIN_IN_P header and SIN_IN_N header right most pin       | phase                          | Pass             |                  |
|                            | Digital Test                                          |                                                          |                                |                  |                  |
|                            | CLK Connect to J1                                     | J1                                                       |                                | Pass             |                  |
| 1                          | MUX Choice                                            | Used female to female jumer to connect the MUX choices   |                                | Needed to verify | MUX0: 0, MUX1: 1 |



#### Current Issue 1.0



Period: 1u s Freq; 1M Hz

CLK\_IN

- Connect the CLK onto the board
- 2. 1MHz, 0.5V Offset, 1 Vpp



#### Current Issue 1.1



CLK\_IN

- 1. Then connect the sine wave on to the board
- 2. 500kHz, 0V offset, 500m Vpp
- 3. Sin\_IN drags the CLK frequency downs to 500KHz



#### Current Issue 1.2 However....



SE\_DE\_POS: 0.5V offset, 0.5Vpp CLK\_IN: 0.5V offset, 1Vpp

- We tried Mingjie's Lab instrument
- 2. Everything looks good as expected
- 3. Had saved all the probes, function generator, oscilloscope, and power supply setup.
- 4. Will give another attempt on Wednesday in our 266B's Lab



### Current Issue 2



- Some distortion @ 10MHz CLK\_IN
- 2. Adding lots of noise on SIN IN



#### Current Issue 3 - SEDE



SE\_DE\_POS SE\_DE\_NEG

- Different DC offset after SE-DE
- 2. But similar Vpp Amplitude



#### FFT – one of SINE



- -15 dBV @ fundamental frequency
- 2. Other tones are below -70 dBV



## ADC\_Test\_Questions

- 1. What data needs to be saved to plot SNR, THD, etc...
  - 1. Digital code file from oscilloscope
  - 2. FFT Data from oscilloscope
  - 3. what else?