

## **PRELIMINARY**

CY62512V

# 64K x 8 Static RAM

#### **Features**

- 2.7V-3.6V operation
- · CMOS for optimum speed/power
- Low active power (70 ns, LL version)
  - -144 mW (max.)
- Low standby power (70 ns, LL version)
  - $-54 \mu W (max.)$
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub>, and OE options

#### **Functional Description**

The CY62512V is a high-performance CMOS static RAM organized as 65,536 words by 8 bits. Easy memory expansion is provided by an active LOW chip enable  $(\overline{\text{CE}}_1)$ , an active HIGH chip enable  $(\overline{\text{CE}}_2)$ , an active LOW output enable  $(\overline{\text{OE}})$ , and three-state drivers. This device has an automatic pow-

er-down feature that reduces power consumption by more than 99% when deselected.

Writing to the device is accomplished by taking chip enable one  $(\overline{CE}_1)$  and write enable  $(\overline{WE})$  inputs LOW and chip enable two  $(\overline{CE}_2)$  input HIGH. Data on the eight I/O pins  $(\overline{I}/O_0)$  through  $\overline{I}/O_7$ ) is then written into the location specified on the address pins  $(A_0)$  through  $A_{15}$ .

Reading from the device is accomplished by taking chip enable one  $(\overline{CE}_1)$  and output enable  $(\overline{OE})$  LOW while forcing write enable  $(\overline{WE})$  and chip enable two  $(CE_2)$  HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when the device is deselected (CE<sub>1</sub> HIGH or CE<sub>2</sub> LOW), the outputs are disabled (OE HIGH), or during a write operation (CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH, and WE LOW).

The CY62512V is available in standard 32-pin TSOP type I package.



#### Selection Guide

f.dzsc.com

| 51/6                                      |       |    | CY62512V-55 | CY62512V-70 |
|-------------------------------------------|-------|----|-------------|-------------|
| Maximum Access Time (ns)                  |       |    | 55          | 70          |
| Maximum Operating Current                 |       |    | 40 mA       | 40 mA       |
| Maximum CMOS Standby Current              |       | L  | 100 μΑ      | 100 μΑ      |
| PDE                                       | Com'l | LL | 15 μΑ       | 15 μΑ       |
| SE K                                      | Ind'l | LL | 30 μΑ       | 30 μΑ       |
| Shaded areas contain advance information. |       | -  |             |             |



## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied ...... –55°C to +125°C Supply Voltage on  $V_{CC}$  to Relative GND...... -0.5 V to +4.6 VDC Voltage Applied to Outputs in High Z State  $^{[1]}$  ......-0.5V to V  $_{\rm CC}$  +0.5V DC Input Voltage<sup>[1]</sup>.....-0.5V to V<sub>CC</sub> +0.5V

| Current into Outputs (LOW)                             | 20 mA   |
|--------------------------------------------------------|---------|
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V  |
| Latch-Up Current                                       | >200 mA |

## **Operating Range**

| Range      | Ambient<br>Temperature <sup>[2]</sup> | V <sub>CC</sub> |
|------------|---------------------------------------|-----------------|
| Commercial | 0°C to +70°C                          | 2.7V-3.6V       |
| Industrial | -40C to +85C                          |                 |

## Electrical Characteristics Over the Operating Range

|                  |                                  |                                                                                         |                                                       |    |      | 62512V                     |                          |      |
|------------------|----------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------|----|------|----------------------------|--------------------------|------|
| Parameter        | Description                      | Test Conditions                                                                         |                                                       |    | Min. | <b>Typ.</b> <sup>[3]</sup> | Max.                     | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage              | $V_{CC} = Min., I_{OH} = -1.0 \text{ mA}$                                               |                                                       |    | 2.4  |                            |                          | V    |
| V <sub>OL</sub>  | Output LOW Voltage               | $V_{CC} = Min., I_{OL} = 2.1mA$                                                         |                                                       |    |      |                            | 0.4                      | V    |
| V <sub>IH</sub>  | Input HIGH Voltage               |                                                                                         |                                                       |    |      |                            | V <sub>CC</sub> +<br>0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[1]</sup> |                                                                                         |                                                       |    | -0.3 |                            | 0.8                      | V    |
| I <sub>IX</sub>  | Input Load Current               | $GND \le V_1 \le V_{CC}$                                                                | $GND \le V_1 \le V_{CC}$                              |    |      | ±0.1                       | +1                       | μΑ   |
| I <sub>OZ</sub>  | Output Leakage<br>Current        | $GND \le V_1 \le V_{CC}$ , Output Di                                                    | $GND \le V_1 \le V_{CC}$ , Output Disabled            |    |      |                            | +1                       | μА   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating        | V <sub>CC</sub> = Max.,                                                                 |                                                       |    |      | 20                         | 40                       | mA   |
|                  | Supply Current                   | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{MAX} = 1/t_{RC}$                                   | $I_{OUT} = 0 \text{ mÅ},$<br>$f = f_{MAX} = 1/t_{RC}$ |    |      | 20                         | 40                       | mA   |
| I <sub>SB1</sub> | Automatic CE                     | Max. $V_{CC}$ , $\overline{CE}_1 \ge V_{IH}$                                            |                                                       |    |      | 15                         | 300                      | μΑ   |
|                  | Power-Down Current —TTL Inputs   | or $CE_2 \le V_{IL}$ ,<br>$V_{IN} \ge V_{IH}$ or<br>$V_{IN} \le V_{IL}$ , $f = f_{MAX}$ |                                                       |    |      | 15                         | 300                      | μΑ   |
| I <sub>SB2</sub> | Automatic CE                     | Max. V <sub>CC</sub> ,                                                                  |                                                       | L  |      | 0.4                        | 100                      | μΑ   |
|                  | Power-Down Current —CMOS Inputs  | $\overline{CE}_1 \ge V_{CC} - 0.3V$ ,<br>or $CE_2 \le 0.3V$ ,                           | Com'l                                                 | LL |      | 0.4                        | 15                       | μΑ   |
|                  | Civico inputo                    | $V_{IN} \ge V_{CC} - 0.3V$ ,<br>or $V_{IN} \le 0.3V$ , f=0                              | Ind                                                   | LL |      | 0.4                        | 30                       | μА   |

## Capacitance<sup>[4]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0V$                         | 8    | pF   |

#### Notes:

- $V_{\rm L}$  (min.) = -2.0V for pulse durations of less than 20 ns.  $T_{\rm A}$  is the "instant on" case temperature. Typical specifications are the mean values measured over a large sample size across normal production process variations and are taken at nominal conditions ( $T_{\rm A} = 25^{\circ}{\rm C}$ ,  $V_{\rm CC}$ =3.0V). Parameters are guaranteed by design and characterization, and not 100% tested.
- Tested initially and after any design or process changes that may affect these parameters.



# Switching Characteristics<sup>[5]</sup> Over the Operating Range

|                   |                                                                                 | 6251 | 2V-55 | 62512V-70 |      |      |
|-------------------|---------------------------------------------------------------------------------|------|-------|-----------|------|------|
| Parameter         | Description                                                                     | Min. | Max.  | Min.      | Max. | Unit |
| READ CYCLE        |                                                                                 | •    |       |           |      | .I.  |
| t <sub>RC</sub>   | Read Cycle Time                                                                 | 55   |       | 70        |      | ns   |
| t <sub>AA</sub>   | Address to Data Valid                                                           |      | 55    |           | 70   | ns   |
| t <sub>OHA</sub>  | Data Hold from Address Change                                                   | 10   |       | 10        |      | ns   |
| t <sub>ACE</sub>  | CE <sub>1</sub> LOW to Data Valid, CE <sub>2</sub> HIGH to Data Valid           |      | 55    |           | 70   | ns   |
| t <sub>DOE</sub>  | OE LOW to Data Valid                                                            |      | 25    |           | 35   | ns   |
| t <sub>LZOE</sub> | OE LOW to Low Z <sup>[7]</sup>                                                  | 10   |       | 10        |      | ns   |
| t <sub>HZOE</sub> | OE HIGH to High Z <sup>[6, 7]</sup>                                             |      | 20    |           | 25   | ns   |
| t <sub>LZCE</sub> | CE <sub>1</sub> LOW to Low Z, CE <sub>2</sub> HIGH to Low Z <sup>[7]</sup>      | 10   |       | 10        |      | ns   |
| t <sub>HZCE</sub> | CE <sub>1</sub> HIGH to High Z, CE <sub>2</sub> LOW to High Z <sup>[6, 7]</sup> |      | 20    |           | 25   | ns   |
| t <sub>PU</sub>   | CE₁ LOW to Power-Up, CE₂ HIGH to Power-Up                                       | 0    |       | 0         |      | ns   |
| t <sub>PD</sub>   | CE <sub>1</sub> HIGH to Power-Down, CE <sub>2</sub> LOW to Power-Down           |      | 55    |           | 70   | ns   |
| WRITE CYCLE       | [8]                                                                             |      |       |           |      |      |
| t <sub>WC</sub>   | Write Cycle Time                                                                | 55   |       | 70        |      | ns   |
| t <sub>SCE</sub>  | CE <sub>1</sub> LOW to Write End, CE <sub>2</sub> HIGH to Write End             | 45   |       | 60        |      | ns   |
| t <sub>AW</sub>   | Address Set-Up to Write End                                                     | 45   |       | 60        |      | ns   |
| t <sub>HA</sub>   | Address Hold from Write End                                                     | 0    |       | 0         |      | ns   |
| t <sub>SA</sub>   | Address Set-Up to Write Start                                                   | 0    |       | 0         |      | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                                                                  |      |       | 55        |      | ns   |
| t <sub>SD</sub>   | Data Set-Up to Write End                                                        | 25   |       | 30        |      | ns   |
| t <sub>HD</sub>   | Data Hold from Write End                                                        | 0    |       | 0         |      | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[7]</sup>                                                 | 5    |       | 5         |      | ns   |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[6,7]</sup>                                               |      | 20    |           | 25   | ns   |

Shaded areas contain advance information.

Test conditions assume signal transition time of 5ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified  $I_{OL}/I_{OH}$  and 100pF load capacitance.

The internal write time of the memory is defined by the overlap of CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH, and WE LOW. CE<sub>1</sub> and WE must be LOW and CE<sub>2</sub> HIGH to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.



#### Data Retention Characteristics (Over the Operating Range for "L" and "LL" version only)

| Parameter                       | Description                             |       |    | Conditions                                           | Min.            | <b>Typ.</b> <sup>[3]</sup> | Max. | Unit |
|---------------------------------|-----------------------------------------|-------|----|------------------------------------------------------|-----------------|----------------------------|------|------|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention      |       |    |                                                      | 2.0             |                            |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current                  |       | L  | No input may exceed V <sub>CC</sub> + 0.3V           |                 | 0.4                        | 80   | μΑ   |
|                                 |                                         | Com'l | LL | $V_{CC} = V_{DR} = 3.0V,$<br>$CE \ge V_{CC} - 0.3V,$ |                 | 0.4                        | 12   | μΑ   |
|                                 |                                         | Ind'l | LL | $V_{IN} \ge V_{CC} - 0.3V$ or                        |                 | 0.4                        | 25   | μΑ   |
| t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data<br>Retention Time |       |    | V <sub>IN</sub> ≤ 0.3V                               | 0               |                            |      | ns   |
| t <sub>R</sub>                  | Operation Recovery Time                 |       |    |                                                      | t <sub>RC</sub> |                            |      | ns   |

#### **Data Retention Waveform**



## **Switching Waveforms**

Read Cycle No.1<sup>[9,10]</sup>



# Read Cycle No. 2 (OE Controlled)[10,11]



#### Notes:

- Device is continuously selected.  $\overline{\text{OE}}$ ,  $\overline{\text{CE}}_1 = \text{V}_{\text{IL}}$ ,  $\text{CE}_2 = \text{V}_{\text{IH}}$ .  $\overline{\text{WE}}$  is HIGH for read cycle. Address valid prior to or coincident with  $\overline{\text{CE}}_1$  transition LOW and  $\text{CE}_2$  transition HIGH.



## Switching Waveforms (continued)

Write Cycle No. 1 ( $\overline{\text{CE}}_1$  or  $\text{CE}_2$  Controlled)[12,13]



Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[12,13]



#### Note:

- 12. Data I/O is high impedance if OE = V<sub>IH</sub>.
  13. If CE<sub>1</sub> goes HIGH or CE<sub>2</sub> goes LOW simultaneously with WE going HIGH, the output remains in a high-impedance state.
  14. During this period the I/Os are in the output state and input signals should not be applied.



# Switching Waveforms (continued)

Write Cycle No.3 (WE Controlled, OE LOW)[12,13]



#### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | I/O <sub>0</sub> – I/O <sub>7</sub> | Mode                       | Power                      |
|-----------------|-----------------|----|----|-------------------------------------|----------------------------|----------------------------|
| Н               | Х               | Х  | Х  | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| X               | L               | Х  | Х  | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| L               | Н               | L  | Н  | Data Out                            | Read                       | Active (I <sub>CC</sub> )  |
| L               | Н               | Х  | L  | Data In                             | Write                      | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code   | Package<br>Name | Package Type                       | Operating<br>Range |
|---------------|-----------------|-----------------|------------------------------------|--------------------|
| 70            | CY62512VLL-70ZC | Z32             | 32-Lead Thin Small Outline Package | Commercial         |

Document #: 38-00640



## **Package Diagram**

#### 32-Lead Thin Small Outline Package Z32

