# STEVO BAILEY

804-437-0141 stevo@berkeley.edu 1322 Shattuck Ave. Apt. 205 Berkeley, CA 94709-1440

# **EDUCATION**

# UNIVERSITY OF CALIFORNIA, BERKELEY, Berkeley, CA (UCB)

Fall 2012-Present

MS (Fall 2014), Doctor of Philosophy in Electrical Engineering and Computer Science (GPA: 3.97 / 4.00)

#### UNIVERSITY OF VIRGINIA, Charlottesville, VA (UVA)

Fall 2008–Spring 2012

BS in Engineering Science, Minor in Electrical Engineering, BA in Physics, BA in Music (GPA: 3.86 / 4.00)

Programming Skills: Java, Perl, Python, Bash, Verilog, Chisel, TCL, MATLAB, LaTeX, HTML, CSS Computer Skills: Linux, Cadence CAD tools, Synopsys CAD tools, Git, Microsoft Office, VIM

# **EMPLOYMENT HISTORY**

Graduate Researcher, UCB

Fall 2012-Present

- Researching under Professors Bora Nikolic and Krste Asanovic
- Scripted a flow to calculate the energy efficiency and failure rate of numerous soft-error resiliency techniques for arbitrary logic circuits and flip-flop designs; tested on the Raven 3 architecture
- Established and perfected the place-and-route flow for Raven 3, a custom RISC-V processor with on-chip DVFS using highefficiency, unregulated DCDC converters and an adaptive clock generator; taped out in ST's 28nm UTB FDSOI process in August 2013; achieved 26 GFLOPS/W running DGEMM
- Helped update and improve Raven 3 with more vector lanes, more test and measurement structures, and a back-bias generator; taped out in November 2014
- Led the tape-out of the 10 GHz bandwidth ASIC spectrometer I designed at JPL in Summer 2014, which also included a high-speed 8 lane SerDes, nearly fully digital bang-bang PLL, and new radiation-hardened flip-flop design; taped out December 2015 in ST's 28nm UTB FDSOI process

Intern, Nvidia Corporation

Summer 2015

• Researched the effect of radiation-induced soft errors in integrated circuits in the Circuits Research Group under Tom Gray

*Intern*, NASA Jet Propulsion Laboratory

Summer 2014

Designed a 10 GHz bandwidth ASIC spectrometer digital backend using Chisel, a Berkeley hardware construction language

Researcher, UVA Summer 2011

- Researched as an undergrad with Professor Mircea Stan and graduate students
- Investigated an integrated circuit modular adder design with error detection and correction

# **PUBLICATIONS**

Zimmer, B., Lee, Y., Puggelli, A., Kwak, J., Jevtic, R., Keller, B., Bailey, S., Blagojevic, M., Chiu, P.-F., Le, H.-P., Chen, P.-H., Sutardja, N., Avizienis, R., Waterman, A., Richards, B., Flatresse, P., Alon, E., Asanovic, K., and Nikolic, B., "A RISC-V vector processor with tightly-integrated switched-capacitor DC-DC converters in 28nm FDSOI," VLSI Circuits, 2015.

Jevtic, R., Hanh-Phuc Le, Blagojevic, M., Bailey, S., Asanovic, K., Alon, E., and Nikolic, B., "Per-Core DVFS With Switched-Capacitor Converters for Energy Efficiency in Manycore Processors," TVLSI, vol. PP, no. 99, 2014.

Bailey, S. and Stan, M. "A new taxonomy for reconfigurable prefix adders," ISCAS, 2012.

#### **AWARDS AND HONORS**

Electrical Engineering and Computer Sciences Departmental Fellowship, UCB ASM Eastern Virginia Scholarship

Fall 2012-Spring 2013 Fall 2008-Spring 2012

# **ACTIVITIES AND LEADERSHIP POSITIONS**

Student, Engineering in a Global Context, Stuttgart, Germany

Summer 2009

- Attended presentations at 12 different locations including German engineering companies, universities, and museums to hear speakers and ask questions related to research topic
- Researched and wrote a 10 page paper comparing German and American sustainability