Preferred Device

# **Complementary Silicon Power Transistors**

Complementary silicon power transistors are designed for general-purpose switching and amplifier applications.

#### **Features**

- DC Current Gain  $h_{FE} = 20-70$  @  $I_C = 4$  Adc
- Collector–Emitter Saturation Voltage  $V_{CE(sat)} = 1.1 \text{ Vdc (Max) } @ I_C = 4 \text{ Adc}$
- Excellent Safe Operating Area
- Pb-Free Packages are Available\*

#### **MAXIMUM RATINGS**

| Rating                                                            | Symbol                            | Value        | Unit      |
|-------------------------------------------------------------------|-----------------------------------|--------------|-----------|
| Collector–Emitter Voltage                                         | V <sub>CEO</sub>                  | 60           | Vdc       |
| Collector–Emitter Voltage                                         | V <sub>CER</sub>                  | 70           | Vdc       |
| Collector-Base Voltage                                            | V <sub>CB</sub>                   | 100          | Vdc       |
| Emitter-Base Voltage                                              | V <sub>EB</sub>                   | 7            | Vdc       |
| Collector Current – Continuous                                    | Ic                                | 15           | Adc       |
| Base Current                                                      | Ι <sub>Β</sub>                    | 7            | Adc       |
| Total Power Dissipation @ T <sub>C</sub> = 25°C Derate Above 25°C | P <sub>D</sub>                    | 115<br>0.657 | W<br>W/°C |
| Operating and Storage Junction<br>Temperature Range               | T <sub>J</sub> , T <sub>stg</sub> | -65 to +200  | °C        |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.



<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



#### ON Semiconductor®

http://onsemi.com

# 15 AMPERE POWER TRANSISTORS COMPLEMENTARY SILICON 60 VOLTS, 115 WATTS



TO-204AA (TO-3) CASE 1-07 STYLE 1

#### **MARKING DIAGRAM**



xxxx55 = Device Code

xxxx = 2N30 or MJ20 = Pb-Free Package

G = Pb-Free Packa A = Location Code

YY = Year WW = Work Week MEX = Country of Orgin

#### **ORDERING INFORMATION**

| Device  | Package               | Shipping         |
|---------|-----------------------|------------------|
| 2N3055  | TO-204AA              | 100 Units / Tray |
| 2N3055G | TO-204AA<br>(Pb-Free) | 100 Units / Tray |
| MJ2955  | TO-204AA              | 100 Units / Tray |
| MJ2955G | TO-204AA<br>(Pb-Free) | 100 Units / Tray |

Preferred devices are recommended choices for future use and best overall value

#### THERMAL CHARACTERISTICS

| Characteristic                       | Symbol         | Max  | Unit |
|--------------------------------------|----------------|------|------|
| Thermal Resistance, Junction-to-Case | $R_{	heta JC}$ | 1.52 | °C/W |

#### ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted

| Characteristic                                                                                                                                                                                          | Symbol                | Min       | Max        | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------|------------|------|
| OFF CHARACTERISTICS*                                                                                                                                                                                    |                       |           |            |      |
| Collector-Emitter Sustaining Voltage (Note 1) (I <sub>C</sub> = 200 mAdc, I <sub>B</sub> = 0)                                                                                                           | V <sub>CEO(sus)</sub> | 60        | _          | Vdc  |
| Collector–Emitter Sustaining Voltage (Note 1) ( $I_C$ = 200 mAdc, $R_{BE}$ = 100 $\Omega$ )                                                                                                             | V <sub>CER(sus)</sub> | 70        | -          | Vdc  |
| Collector Cutoff Current (V <sub>CE</sub> = 30 Vdc, I <sub>B</sub> = 0)                                                                                                                                 | I <sub>CEO</sub>      | -         | 0.7        | mAdc |
| Collector Cutoff Current $(V_{CE} = 100 \text{ Vdc}, V_{BE(off)} = 1.5 \text{ Vdc})$ $(V_{CE} = 100 \text{ Vdc}, V_{BE(off)} = 1.5 \text{ Vdc}, T_C = 150^{\circ}\text{C})$                             | I <sub>CEX</sub>      | -<br>-    | 1.0<br>5.0 | mAdc |
| Emitter Cutoff Current (V <sub>BE</sub> = 7.0 Vdc, I <sub>C</sub> = 0)                                                                                                                                  | I <sub>EBO</sub>      | -         | 5.0        | mAdc |
| ON CHARACTERISTICS* (Note 1)                                                                                                                                                                            |                       |           |            |      |
| DC Current Gain $ \begin{aligned} \text{(I}_{\text{C}} &= 4.0 \text{ Adc, V}_{\text{CE}} = 4.0 \text{ Vdc)} \\ \text{(I}_{\text{C}} &= 10 \text{ Adc, V}_{\text{CE}} = 4.0 \text{ Vdc)} \end{aligned} $ | h <sub>FE</sub>       | 20<br>5.0 | 70<br>-    | -    |
| Collector–Emitter Saturation Voltage (I <sub>C</sub> = 4.0 Adc, I <sub>B</sub> = 400 mAdc) (I <sub>C</sub> = 10 Adc, I <sub>B</sub> = 3.3 Adc)                                                          | V <sub>CE(sat)</sub>  | -         | 1.1<br>3.0 | Vdc  |
| Base-Emitter On Voltage (I <sub>C</sub> = 4.0 Adc, V <sub>CE</sub> = 4.0 Vdc)                                                                                                                           | V <sub>BE(on)</sub>   | -         | 1.5        | Vdc  |
| SECOND BREAKDOWN                                                                                                                                                                                        |                       |           |            |      |
| Second Breakdown Collector Current with Base Forward Biased (V <sub>CE</sub> = 40 Vdc, t = 1.0 s, Nonrepetitive)                                                                                        | I <sub>s/b</sub>      | 2.87      | -          | Adc  |
| DYNAMIC CHARACTERISTICS                                                                                                                                                                                 |                       |           |            |      |
| Current Gain – Bandwidth Product (I <sub>C</sub> = 0.5 Adc, V <sub>CE</sub> = 10 Vdc, f = 1.0 MHz)                                                                                                      |                       | 2.5       | -          | MHz  |
| *Small-Signal Current Gain (I <sub>C</sub> = 1.0 Adc, V <sub>CE</sub> = 4.0 Vdc, f = 1.0 kHz)                                                                                                           |                       | 15        | 120        | _    |
| *Small-Signal Current Gain Cutoff Frequency (V <sub>CE</sub> = 4.0 Vdc, I <sub>C</sub> = 1.0 Adc, f = 1.0 kHz)                                                                                          | f <sub>hfe</sub>      | 10        | _          | kHz  |

<sup>\*</sup>Indicates Within JEDEC Registration. (2N3055)

<sup>1.</sup> Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2.0%.



Figure 2. Active Region Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 2 is based on  $T_C = 25^{\circ}C$ ;  $T_{J(pk)}$  is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated for temperature according to Figure 1.



Figure 3. DC Current Gain, 2N3055 (NPN)



Figure 4. DC Current Gain, MJ2955 (PNP)



Figure 5. Collector Saturation Region, 2N3055 (NPN)



Figure 6. Collector Saturation Region, MJ2955 (PNP)



Figure 7. "On" Voltages, 2N3055 (NPN)



Figure 8. "On" Voltages, MJ2955 (PNP)

#### PACKAGE DIMENSIONS

**TO-204 (TO-3)** CASE 1-07 ISSUE Z



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
   V14 5M 1982
- Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH.
- 3. ALL RULES AND NOTES ASSOCIATED WITH REFERENCED TO-204AA OUTLINE SHALL APPLY.

|     | INCHES    |       | MILLIMETERS |       |
|-----|-----------|-------|-------------|-------|
| DIM | MIN       | MAX   | MIN         | MAX   |
| Α   | 1.550 REF |       | 39.37       | 'REF  |
| В   |           | 1.050 |             | 26.67 |
| С   | 0.250     | 0.335 | 6.35        | 8.51  |
| D   | 0.038     | 0.043 | 0.97        | 1.09  |
| E   | 0.055     | 0.070 | 1.40        | 1.77  |
| G   | 0.430 BSC |       | 10.92 BSC   |       |
| Н   | 0.215 BSC |       | 5.46 BSC    |       |
| K   | 0.440     | 0.480 | 11.18       | 12.19 |
| L   | 0.665 BSC |       | 16.89 BSC   |       |
| N   |           | 0.830 |             | 21.08 |
| Q   | 0.151     | 0.165 | 3.84        | 4.19  |
| U   | 1.187     | BSC   | 30.15 BSC   |       |
| ٧   | 0.131     | 0.188 | 3.33        | 4.77  |

STYLE 1:
PIN 1. BASE
2. EMITTER
CASE: COLLECTOR

ON Semiconductor and was registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.