# Xilinx ISE 14.7 Training

# 1. 以 Xilinx ISE 做為驗證環境

(配合 cnt.v, 及cnt\_tb.v 為例)

# **New project:**

# (1) File子New Project



(2) Create New Project: Project Name, Project Location, Top-Level Source Type



(3) Device Properties: Family, Device, Package, Speed 子看 FPGA board 上的 chip





(4) Create New Source: 若需直接在 ISE 上寫程式,則使用此項。若程式已經寫好,則 跳過此 選項。



### (5) Add Existing Sources: 選取 cnt4.v 及 cnt\_tb.v(測試檔)



# 兩隻程式已經被加入:



# (6) Project Summary:



# (7) 主畫面:

# **Sources, Processes:**



# **FPGA Design Summary:**



Report: 基本報告

#### cnt Project Status (09/22/2017 - 14:14:29) Parser Errors: Project File: first.xise No Errors Module Name: ont Implementation Synthesized State: Target Device: xc3s200an-4ftg256 No Errors • Errors: Product ISE 14.7 • Warnings: Warnings Version: Design Goal: Balanced Routing Results: • Timing Constraints: Design Xilinx Default Strategy: (unlocked) Environment: System Settings • Final Timing Score:

| Device Utilization Summary (estimated values) |      |           |             |  |  |  |  |
|-----------------------------------------------|------|-----------|-------------|--|--|--|--|
| Logic Utilization                             | Used | Available | Utilization |  |  |  |  |
| Number of Slices                              | 2    | 1792      | 0%          |  |  |  |  |
| Number of Slice Flip Flops                    | 4    | 3584      | 0%          |  |  |  |  |
| Number of 4 input LUTs                        | 4    | 3584      | 0%          |  |  |  |  |
| Number of bonded IOBs                         | 6    | 195       | 3%          |  |  |  |  |
| Number of GCLKs                               | 1    | 24        | 4%          |  |  |  |  |

| Detailed Reports                 |         |                           |        |          |       |
|----------------------------------|---------|---------------------------|--------|----------|-------|
| Report Name                      | Status  | Generated                 | Errors | Warnings | Infos |
| Synthesis<br>Report              | Current | 週五 九月 22<br>14:14:28 2017 | 0      | 0        | 0     |
| Translation<br>Report            |         |                           |        |          |       |
| Map Report                       |         |                           |        |          |       |
| Place and<br>Route Report        |         |                           |        |          |       |
| Power Report                     |         |                           |        |          |       |
| Post-PAR Static<br>Timing Report |         |                           |        |          |       |
| Bitgen Report                    |         |                           |        |          |       |

| Secondary Reports |        |           |  |  |
|-------------------|--------|-----------|--|--|
| Report Name       | Status | Generated |  |  |

### **Libraries:**



### (8)Check Syntax: 檢查 code 的語法是否有錯



# (9) View RTL Schematic: RTL code 的裴構圖

Sources子 Design: 內合主程式構成之 modules



(10) View Synthesis Report: 合成結果

Device utilization summary: 使用 device 的資源有多少



Timing Summary: 最快頻率可以到多少

### 最長路徑:

Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'

Total number of paths / destination ports: 4 / 4

Offset: 5.744ns (Levels of Logic = 1)

Source: q\_0 (FF)
Destination: q<0> (PAD)
Source Clock: clk rising

Data Path: q\_0 to q<0>

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

FDC:C->Q 5 0.591 0.633 q\_0 (q\_0)
OBUF:I->O 4.520 q\_0\_OBUF (q<0>)

Total 5.744ns (5.111ns logic, 0.633ns route)
(89.0% logic, 11.0% route)

Total REAL time to Xst completion: 5.00 secs
Total CPU time to Xst completion: 5.10 secs

# (11) Processes子 View Technology Schematic: 經合成後的電路圖







# (12)Create New Test Fixture: 新增測試程式擋。







### (13) Test Bench Waveform Result:





### Test Bench Waveform Result:

