# S5K5BAFX

1/5" 2Mp CMOS Image Sensor SoC with an Embedded Image Processor

**Technical Data Sheet** 

(Preliminary – EVT2, R01)

SAMSUNG ELECTRONICS PROPRIETARY
Copyright © 2007-2008 Samsung Electronics, Inc. All Rights Reserved



# **REVISION HISTORY**

| Revision | Date      | Amendment     |
|----------|-----------|---------------|
| R00      | 19-Aug-08 | Initial draft |
| R01      | 13-Oct-08 |               |
|          |           |               |

# **Contents**

| Revision History                   | 2  |
|------------------------------------|----|
| Features                           | 4  |
| General Description                | 5  |
| Logical Symbol Diagram             | 6  |
| Pad Configuration                  | 7  |
| Pad Description                    | 8  |
| Pixel Array Information            | 11 |
| Video Output Interface Description | 12 |
| Control Interface Description      | 21 |
| Functional Description             | 26 |
| System State Diagram               | 36 |
| Power-Up/Down Sequence             | 37 |
| Standby Sequence                   | 38 |
| Electrical Characteristics         | 39 |
| Imaging Characteristics            | 40 |
| Register Description               | 41 |



# **FEATURES**

# **Image Sensor**

Optical format : 1/5 inchUnit pixel size : 1.75um

Effective resolution : 1600 (H) x 1200 (V)
 Active resolution : 1616 (H) x 1216 (V)
 Color filter : RGB Bayer pattern
 Shutter type : Electronic rolling shutter
 Max. capture frame rate : 15fps @full resolution

Max. video frame rate : 30fps @VGA
Max. pixel clock Frequency : 70MHz
Max. pixel rate : 35Mp/s
ADC accuracy : 10-bit

- · Progressive scan readout
- Window panning & cropping
- · Vertical flip and horizontal mirror mode
- · Continuous and single frame capture mode
- Frame rate control
- 2x2 analog averaged sub-sampling
- · LED and flash strobe mode
- Parallel output format: ITU-R. 656/601 YUV422, RGB888/RGB565, RAW10
- Serial output format: MIPI CSI2 (single lane) YUV422, RGB888/RGB565, RAW10

#### **Image Processor**

- · Color recovery and correction
- False color suppression
- · Lens shading correction
- Noise removal
- · Edge enhancement
- SXGA or any size smaller than SXGA down scaling
- Programmable gamma correction
- · Auto defect correction
- · Auto dark level compensation
- Auto flicker correction (50/60Hz)
- Auto exposure (AE)
- Auto white balance (AWB)
- Built-in test image generation

# **Device**

- Host control interface: I<sup>2</sup>C bus
- Internal PLL (6MHz to 27MHz input frequency)
- · Stand-by mode for power saving
- Operating temperature: -20°C to +60°C
- Supply voltage: 2.8V for analog, 1.5V for digital core (with internal regulator off), 1.8V 2.8V for I/O
- 1.8V to 1.5V internal regulator



# **GENERAL DESCRIPTION**

The S5K5BAFX is a highly integrated 2Mp camera chip which includes CMOS image sensor, image processor and both 8-bit ITU-R 656/601 parallel interface and MIPI CSI2 compliant serial interface. It is fabricated by SAMSUNG  $0.13\mu m$  CMOS image sensor process developed for imaging application to realize high-efficiency and low-power photo sensor.

The CMOS image sensor consists of 1616x1216 Active Pixel Sensor (APS) array which has 1/5 inch optical format, on-chip 10-bit ADC array to digitize the analog pixel output, and on-chip Correlated Double Sampling (CDS) to reduce Fixed Pattern Noise (FPN) drastically.

The image processor performs sophisticated image processing functions including color recovery and correction, false color suppression, lens shading correction, noise removal, edge enhancement, programmable gamma correction, image down scaling, auto defect correction, auto dark level compensation, auto flicker correction (50/60Hz), auto exposure (AE), auto white balance (AWB). The auto functions are performed by F/W on an embedded RISC processor. The host controller is able to access and control this device via general IIC bus.



# LOGICAL SYMBOL DIAGRAM



Figure 1: Logical Symbol Diagram

# PAD CONFIGURATION



Figure 2: Pad Configuration

# PAD DESCRIPTION

**Table 1: Pad Description** 

| Pad No | Pad Name | I/O | Description                                                                                                                 |  |
|--------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------|--|
| 9      | MCLK     | i   | Master clock. 6M to 27MHz. 27MHz is default. If lower frequencies are used, the PLL register settings should be changed.    |  |
| 66     | RSTN     | i   | Master reset (Active low)                                                                                                   |  |
| 63     | STBYN    | i   | Hardware standby mode (Active low). Set to '1' if not used. All parallel outputs go to Hi-Z state during STBYN is asserted. |  |
| 74     | TST      | i   | Test mode. Set to '0' in normal mode                                                                                        |  |
|        |          |     |                                                                                                                             |  |
| 43     | REG_PD   | а   | Internal regulator power-down 0:operation, 1:power-down                                                                     |  |
| 24     | VPAD     | а   | Analog test. Open in normal mode                                                                                            |  |
| 36     | REFIN    | а   | Analog test. Open in normal mode                                                                                            |  |
| 39     | VREF     | а   | Analog pad. 0.1uF external capacitor between pin and ground.                                                                |  |
| 28     | VTGSL    | а   | Analog pad. 0.1uF external capacitor between pin and ground.                                                                |  |
| 38     | VNTG     | а   | Analog pad. 0.1uF external capacitor between pin and ground.                                                                |  |
| 42     | VCID     | а   | Analog test. Connect to 2.8V                                                                                                |  |
| 12     | PLL_FLT  | а   | PLL test. Open in normal                                                                                                    |  |
| 25     | VPIX     | а   | Analog test.                                                                                                                |  |
| 26     | VRG      | а   | Analog test.                                                                                                                |  |
| 27     | VCP      | а   | Analog test.                                                                                                                |  |
| 31     | VNCP     | а   | Analog test.                                                                                                                |  |
| 37     | SIGIN    | а   | Analog test.                                                                                                                |  |
|        |          |     |                                                                                                                             |  |
| 75     | IIC_ID   | i   | IIC slave address selection IIC_ID= 0: 0111_100b, 1: 0101_101b                                                              |  |
| 67     | SCL      | iod | IIC slave clock for host control                                                                                            |  |
| 68     | SDA      | iod | IIC slave data for host control                                                                                             |  |
|        |          |     |                                                                                                                             |  |
| 3      | GPIO_1   | ioz | General purpose I/Os                                                                                                        |  |
| 2      | GPIO_2   | ioz | [NOTE] GPIO_1: flash strobe output                                                                                          |  |
| 1      | GPIO_3   | ioz | GPIO_2: flash strobe input                                                                                                  |  |
|        |          |     |                                                                                                                             |  |
| 62     | VSYNC    | OZ  | Vertical sync output for parallel interface                                                                                 |  |
| 61     | HSYNC    | OZ  | Horizontal sync output for parallel interface                                                                               |  |
| 60     | PCLK     | OZ  | oz Pixel clock output for parallel interface                                                                                |  |
| 73     | D0       | ΟZ  | Pixel data output for parallel interface.                                                                                   |  |

**SAMSUNG PROPRIETARY** 



| 72                                   | D1                                                                        | oz | D9: MSB, D0: LSB                                                                                                                                                                  |
|--------------------------------------|---------------------------------------------------------------------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 56                                   | D2                                                                        | OZ | D[9:0] for 10-bit data                                                                                                                                                            |
| 55                                   | D3                                                                        | OZ | D[9:2] for 8-bit data                                                                                                                                                             |
| 54                                   | D4                                                                        | OZ |                                                                                                                                                                                   |
| 53                                   | D5                                                                        | OZ |                                                                                                                                                                                   |
| 52                                   | D6                                                                        | OZ |                                                                                                                                                                                   |
| 51                                   | D7                                                                        | OZ |                                                                                                                                                                                   |
| 50                                   | D8                                                                        | OZ |                                                                                                                                                                                   |
| 49                                   | D9                                                                        | OZ |                                                                                                                                                                                   |
|                                      |                                                                           |    |                                                                                                                                                                                   |
| 14                                   | MIPI_TX_CP                                                                | 0  | CSI-2 Tx clock positive. Open if not used.                                                                                                                                        |
| 15                                   | MIPI_TX_CN                                                                | 0  | CSI-2 Tx clock negative. Open if not used.                                                                                                                                        |
| 18                                   | MIPI_TX_DP                                                                | 0  | CSI-2 Tx data positive. Open if not used.                                                                                                                                         |
| 19                                   | MIPI_TX_DN                                                                | 0  | CSI-2 Tx data negative. Open if not used.                                                                                                                                         |
| 20                                   | MIPI_TX_ATEST                                                             | а  | Analog test. Open in normal mode or if not used.                                                                                                                                  |
| 21                                   | MIPI_TX_CAP                                                               | а  | CSI-2 Tx capacitor. 0.1uF external capacitor between pin and ground. Open if not used.                                                                                            |
| 8<br>34<br>48<br>65<br>69<br>70<br>5 | VDD15_1<br>VDD15_2<br>VDD15_3<br>VDD15_4<br>VDD15_5<br>VDD15_6<br>VDD15_7 | р  | Digital Core Power  1.5V (1.4V to 1.6V)  [NOTE] a) Regulator on (REG_PD=0): 0.4uF capacitor between VDD15 and ground b) Regulator off (REG_PD=1): 1.5V with 0.4uF power capacitor |
| 47                                   | VDD_REG                                                                   | р  | Regulator input power  1.8V (1.7V to 1.9)  [NOTE] a) Regulator on (REG_PD=0): 1.8V b) Regulator off (REG_PD=1): 1.5V                                                              |
| 7<br>58<br>59                        | VDDIO_1<br>VDDIO_2<br>VDDIO_3                                             | р  | I/O power 1.8V (1.65V to 1.95V) or 2.8V (2.5V to 3.1V) with 0.1uF power capacitor                                                                                                 |



| 4<br>6<br>35<br>46<br>64<br>10<br>57<br>71 | VSS_REG_5 VSS_REG_1 VSS_REG_2 VSS_REG_3 VSS_REG_4  VSSIO_1 VSSIO_2 VSSIO_3 | р | Digital ground                                                |
|--------------------------------------------|----------------------------------------------------------------------------|---|---------------------------------------------------------------|
| 16<br>13<br>22<br>32<br>32<br>33<br>44     | VDDA_MIPI VDDA_PLL VDDA_1 VDDA_2 VDDA_3 VDDA_4                             | p | Analog power  2.8V (2.6V to 3.0V)  with 0.1uF power capacitor |
| 17<br>11<br>23<br>29<br>30<br>45           | VSSA_MIPI VSSA_PLL VSSA_1 VSSA_2 VSSA_3 VSSA_4                             | p | Analog ground                                                 |

# **PIXEL ARRAY INFORMATION**



**Figure 3: Pixel Arrary Information** 

# VIDEO OUTPUT INTERFACE DESCRIPTION

# **Parallel Output Interface**



[NOTE] The data output sequence, (a) to (d) can be selected by register setting.

Figure 4: ITU-R.601 YCbCr Data Output Timing



# [NOTE]

- (1) The video data is in compliance with Recommendation 656.
- (2) The data words 0 and 255 (00 and FF in hex notation) are reserved for data identification purposes and consequently only 254 of the possible 256 words may be used to express a signal value.
- (3) Each timing reference code consists of a four word sequence in the following format: FF 00 00 NN.
- (4) The fourth word(NN) contains information, the state of field blanking, and the state of line blanking
- (5) NN consist of 1(MSB, fixed), F, V, H, P3, P2, P1, P0(LSB) bits
   (F = 0 during field 1, 1 during field 2, V = 0 elsewhere, 1 during field blanking,
   H = 0 in SAV(Start of Active Video), 1 in EAV(End of Active Video), P3,P2,P1,P0 : protection bits)

Figure 5: ITU-R.656 YCbCr Data Output Timing





Figure 6: 565RGB Data Output Timing



Figure 7: 888RGB Data Output Timing



[NOTE] 10-bit parallel data pads should be bonded for RAW10 interface.

Figure 8: CIS Raw Data Output Timing – RAW10





Figure 9: CIS Raw Data Output Timing – RAW10(8+2)



[NOTE] (1): blank & start code, otherwise '0' for ITU-R.656 output format:

| SYMBOL | PARAMETER               | MIN | MAX | UNIT |
|--------|-------------------------|-----|-----|------|
| T1     | Data Setup Time to PCLK | 4   | -   | ns   |
| T2     | Data Hold Time to PCLK  | 4   | -   | ns   |
| T3     | HSYNC↑ to PCLK↑ delay   | 4   | -   | ns   |

Figure 10: Output Data and Pixel Clock Timing

# Serial Output Interface (MIPI CSI-2)



Figure 11: CSI-2 and CCI Transmitter and Receiver Interface



Figure 12: One Lane Transmitter and Four Lane Receiver Example





Figure 13: Low Level Protocol Packet Overview

## DATA IDENTIFIER (DI): Contains the Virtual Channel Identifier and the Data Type Information Data Type denotes the format/content of the Application Specific Payload Data. Used by the application specific layer. 16-bit WORD COUNT (WC): The receiver reads the next WC data words independent of their values. The receiver is NOT looking for any embedded sync sequences within the payload data. The receiver uses the WC value to determine the end End of the Packet 8-bit Error Correction Code (ECC) for the Packet Header: 8-bit ECC code for the Packet Header. Allows 1-bit errors with the packet header to be corrected and 2-bit errors to be detected APPLICATION SPECIFIC PAYLOAD CHECKSUM (CS) Data WC-3 Data WC-2 Data WC-4 Data WC-1 Checksur က $^{\circ}$ 16-bit ECC Data Data Data Data SoT LPS EoT LPS 32-bit PACKET DATA: 16-bit PACKET Length = Word Count (WC) \* Data Word PACKET

Figure 14: Long Packet Structure

on the values of the data words

Width (8-bits). There are NO restrictions

**FOOTER** 

(PF)

HEADER

(PH)



[NOTE] Byte values transmitted LSB first.

Figure 15: YUV422 Transmission



Figure 16: YUV422 Frame Format



Figure 17: RGB888 Transmission



Figure 18: RGB888 Frame Format



[NOTE] Byte values transmitted LSB first.

Figure 19: RGB565 Transmission



Figure 20: RGB566 Frame Format



[NOTE] Byte values transmitted LSB first.

Figure 21: RAW10 Transmission



Figure 22: RAW10 Frame Format

# CONTROL INTERFACE DESCRIPTION

The I<sup>2</sup>C interface is a two-wire bi-directional serial bus. Both wires (Serial Clock Line -SCL and Serial Data Line -SDA) are connected to a positive supply via a pull-up resistor, and when the bus is free both lines are high. The output stage of the device must have an open-drain or open collector type IO cell so that a wired-AND function between all devices that are connected on the bus can be performed.

The two-wire serial interface defines several different transmission stages, as follows:

- A start bit
- The slave device 7-bit address
- An (No) acknowledge bit coming from slave.
- An 8-bit or 16-bit message (address and/or data).
- A stop bit (or another 8bit or 16bit message in multiple Read/Write access)

The data on the SDA pin must be stable during the high period of the clock (SCL) as shown in the figure below. Only the master may change the data while SCL is high. A high-to-low transition marks a START condition, and a low-to-high a STOP condition.



| SYMBOL | PARAMETER                                      | MIN | MAX  | UNIT |
|--------|------------------------------------------------|-----|------|------|
|        | SCL clock frequency                            | 0   | 100  | kHz  |
| T1     | Hold time for START condition                  | 0.4 | -    | us   |
| T2     | Setup time for STOP condition                  | 4.0 | -    | us   |
| T3     | Data setup time                                | 250 | -    | ns   |
| T4     | Data hold time                                 | 0   | 3.45 | us   |
| T5     | High period of the SCL clock                   | 4.0 | -    | us   |
| T6     | Low period of the SCL clock                    | 4.7 | -    | us   |
| T7     | Bus free time between STOP and START condition | 4.7 | -    | us   |
|        | Rise time for both SDA and SCL signals         |     | 1000 | ns   |
|        | Fall time for both SDA and SCL signals         |     | 300  | ns   |
| Св     | Capacitive load for each bus line              |     | 400  | pF   |

# (a) Standard Mode

| SYMBOL | PARAMETER                     | MIN | MAX | UNIT |
|--------|-------------------------------|-----|-----|------|
|        | SCL clock frequency           | 0   | 400 | kHz  |
| T1     | Hold time for START condition | 0.6 | -   | us   |
| T2     | Setup time for STOP condition | 0.6 | -   | us   |



| T3 | Data setup time                                | 100 | -   | ns |
|----|------------------------------------------------|-----|-----|----|
| T4 | Data hold time                                 | 0   | 0.9 | us |
| T5 | High period of the SCL clock                   | 0.6 | -   | us |
| T6 | Low period of the SCL clock                    | 1.3 | -   | us |
| T7 | Bus free time between STOP and START condition | 1.3 | -   | us |
|    | Rise time for both SDA and SCL signals         |     | 300 | ns |
|    | Fall time for both SDA and SCL signals         |     | 300 | ns |
| Св | Capacitive load for each bus line 400          |     | pF  |    |

(b) Fast Mode

Figure 23: I<sup>2</sup>C General Timing Specification

The master device activates a START condition, and sends the first byte of data that contains the 7-bit address, and a direction bit (R/W#, 1 for read, 0 for write). The addressed device answers by pulling down the SDA line as an acknowledge procedure.

Detailed sequences of read and write data transfers are shown in the figures below.

- The colored boxes represent master-to-slave data transfer.
- The clear boxes represent slave-to-master data transfer.



[NOTE] The device address can be changed by pin configuration of IIC\_ID, which is described in pad description.

Figure 24: I<sup>2</sup>C Write Timing Example(16 Address, 2 data bytes)



[NOTE] The device address can be changed by pin configuration of IIC\_ID, which is described in pad description.

Figure 25: I<sup>2</sup>C Single Read Timing Example(16 Address, 2 data bytes)



Figure 26: I<sup>2</sup>C multiple(N) Read Timing Example(16 Address, 2 data bytes)





Figure 27: I<sup>2</sup>C Single Read acess with Repeated Start Example(16 Address, 2 data bytes)

# **IIC Writing Example**

| IIC_ID | Device Address |
|--------|----------------|
| 0      | 0111_100b/3Ch  |
| 1      | 0101_101b/2Dh  |

Configure IIC\_ID=0, for device address, 0111\_100b.



When accessing one of GTG Registers, its page address is CO. You can access it in 8-bit access mode or 16-bit access mode.

ex) When writing data(AAh) to register (04h) of page C0 in 8-bit access mode; write(78h, FEh, C0h) // set page C0



```
write(78h, 04h, 00h) // upper byte
write(78h, 05h, AAh) // lower byte
[NOTE] write(device address & R/W bit, register address, data, ...)
[NOTE] All data are regarded as 16-bits.

ex) When writing a series of data to continuous registers of page (C0h) in 8-bit access mode;
data(AAh) -> register(04h)
data(BBh) -> register(06h)
data(CCh) -> register(08h)
data(DDh) -> register(0Ah)
write(78h, FEh, C0h) // set page C0
write(78h, 04h, 00h, AAh, 00h, BBh, 00h, CCh, 00h, DDh)

ex) When writing a series of data to continuous registers of page (C0h) in 16-bit access mode;
write(78h, C0h, 04h, 00h, AAh, 00h, BBh, 00h, CCh, 00h, DDh)
```



# **FUNCTIONAL DESCRIPTION**



Figure 28: Functional Block Diagram

# 1. Analog to Digital Converter (ADC)

The image sensor has an on-chip ADC. Column parallel ADC scheme is used for low power analog processing.

# 1-1. Correlated Double Sampling (CDS)

The analog output signal of each pixel includes some temporal random noise caused by the pixel reset action and some fixed pattern noise by the in-pixel amplifier offset deviation. To eliminate those noise components, a correlated double sampling (CDS) circuit is used before converting to digital code. The input signal level of each pixel is determined as the differential value between the pre-reset pixel value and its current charged one. Therefore its value is sampled twice during a pixel period, once for the reference(reset) level detection and then

SAMSUNG ELECTRONICS the actual signal level.

# 1-2. Programmable Gain

The user can control the gain of pixel signal by Gain Control Register. As increasing the signal gain control register, the ADC conversion range slope becomes decreased and its output code value is increased. The gain increased as following equation:



Figure 29: Relative Channel Gain

# 1-2. PROGRAMMABLE OFFSET TBD

The user can control the offset of pixel signal by

# 2. Timing Generator Functions

# 2-1. CIS RAW DATA OUTPUT

GTG supports configurable-bit CIS raw data.

# **PIXEL ARRAY ADDRESSES**

An addressable pixel array is defined as the pixel address range to be read. The addressable pixel array can be assigned anywhere on the pixel array. The addressed region of the pixel array is controlled by **x\_addr\_start**, **y\_addr\_start**, **x\_addr\_end** and **y\_addr\_end** register.





Figure 30: Window of interest of Pixel Array

#### MIRROR/FLIP

The pixel data is normally read out from left to right in the horizontal direction and from top to bottom in the vertical direction. By changing the *mirror/flip* mode, the read-out sequence can be reversed, and the resulting image can be flipped like a mirror image. Pixel data is then read out from right to left in horizontal mirror mode and from bottom to top in vertical flip mode. The horizontal mirror and the vertical flip mode can be programmed by the image orientation register.

The sensor module supports four possible pixel readout orders, as described in the sections below.

# STANDARD READOUT

The addressed region of the horizontal pixel data output is controlled by the **x\_addr\_start**, **x\_addr\_end** register, and the addressed region of the vertical pixel data output is controlled by the **y\_addr\_start**, **y\_addr\_end** register.



# HORIZONTALLY MIRRORED AND VERTICALLY FLIPPED READOUT

The addressed region of the horizontal pixel data output is controlled by the **x\_addr\_end**, **x\_add\_start** register, and that of the vertical pixel data output is controlled by the **y\_addr\_end**, **y\_add\_start** register.



Figure 31: Horizontal Mirror and Vertical Flip



# **SUB-SAMPLED READOUT**

By programming the x and y odd and even increment registers (x\_even\_inc, x\_odd\_inc, y\_even\_inc, y\_odd\_inc), the sensor can be configured to read out sub-sampled pixel data.



Figure 32: Sub-sampled readout

NOTE: All figure examples are related to the red first array structure. Generic TG also supports green first array structures.

# FRAME RATE CONTROL (VIRTUAL FRAME)

The line rate and the frame rate can be changed by varying the size of the virtual frame. The virtual frame's width and depth are controlled by the line\_length\_pck and frame\_length\_lines register. The horizontal and vertical blanking times (horizontal blanking time: line\_length\_pck - x\_output\_size, vertical blanking time: frame\_length\_lines - y\_output\_size) should meet system requirements.

Frame rate = TGCLK / (frame\_length\_lines \* line\_length\_pck)



Figure 33: Virtual Frame Timing



# INTEGRATION TIME CONTROL (ELECTRONIC SHUTTER CONTROL)

The pixel integration time is controlled by the shutter operation. During the shutter operation, the amount of time – integration time – is determined by the column Step Integration Time Control Register (fine\_integration\_time) and the line Step Integration Time Control Register (coarse\_integration\_time). The total integration time of the sensor module can be calculated using the following formula:

Total\_integration\_time = {(coarse\_integration\_time \* line\_length\_pck) + fine\_integration\_time + const} \* pclk period [sec]



Figure 34: Integration time counter diagram

#### 2-8. LED Flash Control

Both devices are controlled by the firmware and activated directly by the sensor.

# **Register-Based Host Interface**

The following registers control the flash status and functionality:

| REG_TC_FLS_Mode      | Sets flash mode according to TC_FlashSt_type enum              |
|----------------------|----------------------------------------------------------------|
| REG_TC_FLS_Threshold | Sets flash activation threshold in normalized brightness units |
| REG_TC_FLS_Polarity  | Sets flash device polarity. 1: active high, 0: active low      |

#### [NOTE]

- There is no guarantee for the quality of AE or any other algorithm convergence before the flash capture. There is typically only one frame for convergence. This time frame is too short, and the results may not be perfect.
- Using an extra frame for AE or AWB convergence extends the preview to capture time. Typically, it doubles this period.





Figure 35: Flash Timing Diagram

Following are application examples for each flash device type. Please note that when LED is used, the host is responsible for algorithm convergence prior to capture, the FW is responsible for algorithm convergence. Dedicated flash algorithms convergence code can be added to the FW using a special SW hook function that is loaded to the FW during initialization.



Figure 36: LED Flash Capture Sequence



## 3. Image Signal Processor

## 3-1. Auto Exposure

The embedded AE control algorithm tracks the change of the luminance in selected windows, and then compares it to the AE target value. The target value varies according to the scene type. The image brightness is adjusted by controlling analog and digital gains and image sensor integration time. The AE algorithm is designed for fast convergence and may adapt very quickly to dynamic illumination changes.

#### 3-2. Auto White Balance

The AWB algorithm alters the color components of the image in order to ensure that the white color appears white under all illumination types. The algorithm uses three different statistics channels – one per illumination group (warm, outdoor and general). Each channel filters the image pixels based on R-gain / B-gain plane polygon. The algorithm includes a scene type detector (six scene types).

#### 3-3. Auto Flicker Correction

Flicker may occur when the sensor integration time is not an integer multiple of the frequency of electrical network, for example under a 50Hz or 60Hz fluorescent lamp. The flicker is detected using a dynamic algorithm and can be corrected by adjusting the integration time to some limited values. If the exposure value is smaller than 1/100 of a second (or 1/120, depending on the lighting frequency), flicker band noise may be seen in an office environment.

# 3-4. Lens Shading Correction

Two different methods of shading correction are used— one uses parabolic shading compensation, and another removes residual effects and is based on grid model. Shading correction dynamically changes based on illumination type.

#### 3-5. Color Demosaicking

Each Bayer color pixel from the image sensor is converted into an RGB pixel and the missing color information of a Bayer pixel is derived from the value of adjacent pixels. The algorithm uses several special-purpose approaches such as text and natural modes. Separate decisions are made for each pixel in the image.

#### 3-6. Color Correction

Variable color profiles are used for color representation improvement. The decision about the profile is taken based on scene brightness and illumination type. Color correction is done using non-linear transformation, parameterized by 18 coefficients, based on ICC device-link technology.

# 3-7. Despeckle

This algorithm detects and replaces isolated bad pixels and pixel pairs on the raw image data based on their neighbors' pattern and average.

# 3-8. Denoising

The denoising algorithm implements the "edge-preserving smoothing" algorithm. It averages pixels that are close in value to the central pixel. Neighboring pixels are equalized before averaging.

# 3-9. Gamma Correction

Five Gamma correction tables are used for the following color components:

R, G and B – Contrast and device correction

Y – Luminance correction

UV - For color saturation correction

# 3-10. Image Downscaling

The image from the sensor can be downscaled to an arbitrary size with even X and Y dimensions. The downscaling accuracy ensures any output size up to a 3-5 pixel variance. More precise output sizes can be achieved by cropping. Among other resolutions, SXGA, SVGA, VGA, QVGA, QVGA, CIF, and QCIF resolutions

SAMSUNG PROPRIETARY



are supported. In order to increase the frame rate, averaged sub-sampled scaling is supported for output sizes of VGA and below.

# 3-11. Special Effects

The special effects may be used to create a Sepia (warm tone), Aqua (cool tone), Monochrome or Negative effect on Image.

# 3-12. Output Formatting

The ISP outputs 8-bit processed video data in the form of standard YUV ITU-R.656/601 or RGB data. Raw sensor data in Bayer format may also be outputted with 8-10 bit accuracy.

# 3-13. Image Properties Controls

The user may dynamically control the following image properties independently - Brightness, Contrast, Saturation, Sharpness, Glamour.



# **SYSTEM STATE DIAGRAM**



Figure 37: System State Diagram

### **POWER-UP/DOWN SEQUENCE**



[NOTE] If internal regulator is not used, open VDD\_REG and apply VDD15, of which power-up sequence is same to VDD\_REG.

Figure 38: Power-Up Sequence



[NOTE] If internal regulator is not used, open VDD\_REG and apply VDD15, of which power-down sequence is same to VDD\_REG.

Figure 39: Power-Down Sequence



### **STANDBY SEQUENCE**



FIGURE 40: STANDBY/WAKEUP- SEQUENCES

# **ELECTRICAL CHARACTERISTICS**

**Table 2: Absolute Maximum Rating** 

| Parameter                        | Symbol            | Value       | Unit |
|----------------------------------|-------------------|-------------|------|
| I/O Digital Power (2.8V or 1.8V) | V <sub>DDIO</sub> | -0.3 to 3.8 |      |
| Analog Power (2.8V)              | $V_{DDA}$         | -0.3 to 3.8 | V    |
| Core Digital Power (1.5V)        | $V_{DDD}$         | -0.3 to 2.0 |      |
| Input Voltage                    | $V_{I}$           | -0.3 to 3.8 |      |
| Ambient Temperature              | $T_A$             | -20 to +60  | °C   |
| Storage Temperature              | $T_S$             | -40 to +85  | C    |

**Table 3: DC Characteristics** 

(V\_DDIO1 = 2.8V  $\pm$  0.2V, V\_DDIO2 = 1.8V  $\pm$  0.10V , V\_DDD = 1.5V  $\pm$  0.1V,  $\;$  Ta = -20 to + 60  $^{\circ}$ C)

| Parameter                   | Symbol             | Condition                                    | Min                       | Тур | Max                       | Unit  |
|-----------------------------|--------------------|----------------------------------------------|---------------------------|-----|---------------------------|-------|
|                             | $V_{DDA}$          |                                              | 2.6                       | 2.8 | 3.0                       |       |
| Cupply Voltage              | $V_{DDD}$          |                                              | 1.40                      | 1.5 | 1.60                      |       |
| Supply Voltage              | V <sub>DDIO1</sub> |                                              | 2.6                       | 2.8 | 3.0                       |       |
|                             | V <sub>DDIO2</sub> |                                              | 1.7                       | 1.8 | 1.90                      |       |
| High-Level Input Voltage    | V <sub>IH</sub>    |                                              | 0.7*<br>V <sub>DDIO</sub> | -   | -                         | V     |
| Low-Level Input Voltage     | $V_{IL}$           |                                              | -                         | -   | 0.2*<br>V <sub>DDIO</sub> |       |
| High Level Output Voltage   | $V_{OH}$           |                                              | V <sub>DDIO</sub> -0.2    | -   | -                         |       |
| Low-Level Output Voltage    | $V_{OL}$           |                                              | -                         | -   | 0.2                       |       |
| High-Level Input Current    | I <sub>IH</sub>    | $V_I = V_{DDIO}$                             | -10                       | -   | 10                        |       |
| riigii-Level iliput Current | 'IH                | $V_I = V_{DDIO}$ (with Pull-Down)            | -                         | -   | 72                        |       |
| Low-Level Input Current     | I <sub>IL</sub>    | $V_I = V_{SS}$                               | -10                       | -   | 10                        | uA    |
| Low-Level Input Current     | ·IL                | $V_I = V_{SS}$ (with Pull-Up)                | -72                       | -   | -                         |       |
| Standby Current             | I <sub>STBY</sub>  | STBYN = Low, MCLK = Low (0 lux Illumination) | -                         | 200 | 250                       |       |
| Supply Current              | I <sub>DD</sub>    | Serial Output Mode @15fps                    | 81                        | 95  | 180                       | mA    |
| Зарріу Сапені               | -טט                | Parallel Output Mode @15fps                  | TBD                       | -   | TBD                       | IIIA  |
| Power Consumption           | $P_{DD}$           | Serial Output Mode @15fps                    | 120                       | -   | 270                       | mW    |
| 1 Ower Consumption          | . טט               | Parallel Output Mode @15fps                  | TBD                       | -   | TBD                       | 11100 |
| Input Capacitance           | C <sub>IN</sub>    |                                              | -                         | -   | TBD                       | pF    |



# **IMAGING CHARACTERISTICS**

**Table 4: Imaging Characteristics** 

| Parameter            | Unit       | Value                              | Remark |
|----------------------|------------|------------------------------------|--------|
| Effective resolution | pixel      | 1600 x 1200                        |        |
| Active resolution    | pixel      | 1616 x 1216                        |        |
| Optical fomat        | Inch       | 1/5                                |        |
| Pixel size           | Um         | 1.75um                             |        |
| Shutter type         | -          | Electronic rolling shutter         |        |
| Full saturation      | mV         | TBD                                |        |
| ADC saturation       | mV         | TBD                                |        |
| Sensitivity          | mV/lux.sec | TBD                                |        |
| Dark current         | mV/sec     | TBD                                |        |
| Random noise         | e-         | TBD                                |        |
| Dynamic range        | dB         | TBD                                |        |
| Max. SNR             | dB         | TBD                                |        |
| Max. Gr/Gb ratio     |            | TBD                                |        |
| Max. frame rate      | fps        | 15fps@full resolution<br>30fps@VGA |        |
| Max. CRA             | degree     | TBD                                |        |
| ADC resolution       | bit        | 10                                 |        |

### **REGISTER DESCRIPTION**

#### **ADDRESS MEMORY MAP**





| Peripheral     |                            | Memory(Registers) Address       |
|----------------|----------------------------|---------------------------------|
| APB Peripheral |                            | 0xF000_0000 ~ 0xFFFF_FFF        |
| Reserved       |                            | 0xE000_0000 ~ 0xEFFF_FFF        |
|                | GTG Registers              | 0xD000_C000 ~ 0xDFFF_FFFF       |
|                | Output Interface Registers | 0xD000_B000 ~ 0xD000_BFFF       |
|                | TG Registers               | 0xD000_A000 ~ 0xD000_AFFF       |
|                | Timers Registers           | 0xD000_9000 ~ 0xD000_9FFF       |
|                | Reserved                   | 0xD000_8000 ~ 0xD000_8FFF       |
|                | LCD ISP Registers          | 0xD000_7000 ~ 0xD000_7FFF       |
| APB Peripheral | RGB ISP Registers          | 0xD000_6000 ~ 0xD000_6FFF       |
|                | Reserved                   | 0xD000_5000 ~ 0xD000_5FFF       |
|                | Bayer ISP Registers        | 0xD000_4000 ~ 0xD000_4FFF       |
|                | Sensor Front End Registers | 0xD000_3000 ~ 0xD000_3FFF       |
|                | Reserved                   | 0xD000_2000 ~ 0xD000_2FFF       |
|                | Control Registers          | 0xD000_1000 ~ 0xD000_1FFF       |
|                | General Registers          | 0xD000_0000 ~ 0xD000_0FFF       |
| Reserved       |                            | 0x8000_0000 ~ 0xCFFF_FFF        |
| Internal SRAM  |                            | 0x7000_0000 ~ 0x7000_2FFF(12KB) |
| Reserved       |                            | 0x1000_0000 ~ 0x6FFF_FFFF       |
| Internal Rom   |                            | 0x0000_0000 ~ 0x0000_BFFF(48KB) |

# GENERAL REGISTERS(0XD000\_0000 ~ 0XD000\_0FFF)

#### I2C mode (Read/Write) 0xD000 0000

| Bits        | 7                     | 6        | 5      | 4       | 3 | 2 | 1                     | 0            |
|-------------|-----------------------|----------|--------|---------|---|---|-----------------------|--------------|
| Default     |                       |          |        | 0x11    |   |   |                       |              |
| description | I2C_8bit_add_det_mode | I2C_synd | c_mode | I2C_lpf |   |   | I2c_clock_stretch_dis | I2C_msbfirst |

**12C\_8bit\_add\_det\_mode - (fcfc\_enable)** – Select the detect mode for 8bit address access

- 0 Switching to 8bit address mode when 'xxfe' or 'fexx' sequence, detected in address field of I2C transaction.
- 1 Switching to 8bit address mode when only 'fefe' sequence, detected in address field of I2C transaction. This mode allows using RAM access method via 'fcfc'.
- I2C\_msbfirst Communicate with a data width of 2 bytes. The default is that the MSByte of the I2C transaction (address and data) is received on the interface. The byte order of the data transaction can be changed to LSByte-first by lowering the I2C\_msbfirst register to zero.
- **I2c\_clock\_stretch\_dis** –When bit is reset, clock stretching in read cycle is enabled, and last as long as defined in register *clk\_str\_delay\_reg*.

When this bit is set, it disables the clock stretching on read cycle in Slave I2C. It might be set only if system guarantee for imidiate response since AHB request to AHB response (and readback data arrives no later than **TBD** clock cycles since requested).

- **I2C\_lpf** Use optional low pass filter on the I2C (default is bypass)
- **I2C\_sync\_mode** The minimal I2C clock duration is determined by the type of synchronization used in the I2C unit.
- 00 Sampling input on each clock minimum of 8 internal clocks required for the I2C clock.
- 01 Sampling input on each second clock minimum of 12 internal clocks required for the I2C clock.
- 10 Sampling input on each third clock minimum of 18 internal clocks required for the I2C clock
- 11 Sampling input on each fourth clock a minimum of 24 internal clocks required for the I2C clock.

Sampling on each clock – 8:1 minimum relationship (due to a different constraint)

Sampling on each second clock - 12:1 minimum relationship (3 samples in half a waveform \* 2 clocks

\* 2 phases)

Sampling on each third clock - 18:1 minimum relationship (3 samples in half a waveform \* 3 clocks

\* 2 phases)

Sampling on each fourth clock - 24:1 minimum relationship (3 samples in half a waveform \* 4 clocks

\* 2 phases)

#### Reset\_I2C\_mode(Read/Write) 0xD000\_0002

| Bits        | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0              |
|-------------|---|---|---|----|----|---|---|----------------|
| Default     |   |   |   | 0x | 00 |   |   |                |
| description |   |   |   |    |    |   |   | Reset_I2C_mode |

**Reset\_I2C\_mode** – Setting this register resets the I2C slave to MSB first and 16bit address/data mode.

### I2C\_dis\_addr\_inc(Read/Write) 0xD000\_0004



SAMSUNG PROPRIETARY

**43/**82

| Bits        | 7 | 6 | 5 | 4  | 3        | 2 | 1 | 0                |
|-------------|---|---|---|----|----------|---|---|------------------|
| Default     |   |   |   | 0> | <b>d</b> |   |   |                  |
| description |   |   |   |    |          |   |   | I2C_dis_addr_inc |

**I2C\_dis\_addr\_inc** – This bit must be set for every memory access, in order to prevent the auto increment of the I2C address.

#### I2c\_clk\_str\_delay\_cnt(Read/Write) 0xD000\_0006

| Bits        | 8 | 7 | 6  | 5          | 4        | 3  | 2 | 1 | 0 |
|-------------|---|---|----|------------|----------|----|---|---|---|
| Default     |   |   |    | 0x1        | 9        |    |   |   |   |
| description |   |   | 12 | c_clk_str_ | delay_re | eg |   |   |   |

I2c\_clk\_str\_delay\_reg — This 9bit register defines the duration of clock stretching delay in read cycle of slave I2C (in terms of internal clock cycles). In other words, it represents the time between readback data has been set up on I2C data signal, SDIN, to release point of the I2C clock signal, SCLK.

It should be configured to ensure minimum setup time of **250nsec** between SDIN and SCLK signals, as required by I2C BUS SPECIFICATION version 2.1.

Default value is 25 decimal, based on internal clock cycle of 10nsec (to ensure set up time of 250nsec).

#### I2c\_ahb\_msb\_addr\_ptr(Read/Write) 0xD000\_0008

| Bits        | 15 | 14 | 13 | 12 | 11 | 10 | 9     | 8     | 7      | 6      | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|-------|-------|--------|--------|---|---|---|---|---|---|
| Default     |    |    |    |    |    |    |       | 0xd   | 000    |        |   |   |   |   |   |   |
| description |    |    |    |    |    |    | I2c_a | ahb_m | sb_ado | dr_ptr |   |   |   |   |   |   |

*I2c\_ahb\_msb\_addr\_ptr* - This register contains the 16bit MSB of the 32bit address in accessing the AHB bus.

It can be accessed (read/write) in two ways:

- a By special reserved address *ahb\_msb\_addr\_ptr* which configured to **0xfcfc**.
- b Approaching as a general register, only when this register contains the APB peripherals start address (**0xd000**).

#### sw\_reset (Read/Write) 0xD000\_0010

| Bits        | 7      | 6       | 5        | 4 | 3        | 2 | 1 | 0 |  |
|-------------|--------|---------|----------|---|----------|---|---|---|--|
| Default     |        |         |          |   |          |   |   |   |  |
| description | Not us | ed – mu | st be ze |   | Sw reset |   |   |   |  |

Sw\_reset -

When sw\_reset is equal to zero, normal operation of the device is enabled. When the host sets this bit to one, the internal reset signal is activated for seven clk cycles. The device operation is stopped, all units are put into idle and all registers are reset to their default state.

#### sw\_core\_reset (Read/Write) 0xD000\_0012

| Bits        | 7       | 6        | 5         | 4 | 3 | 2 | 1 | 0             |  |  |
|-------------|---------|----------|-----------|---|---|---|---|---------------|--|--|
| Default     |         | 0x1      |           |   |   |   |   |               |  |  |
| description | Not use | ed – mus | t be zero | ) |   |   |   | Sw_core_reset |  |  |

SAMSUNG ELECTRONICS Sw\_core\_reset -

When sw\_core\_reset is equal to zero, normal operation of the CONT core is enabled. When the host sets this bit to one, the internal reset signal to the CONT core is activated for seven clk cycles.

#### sw\_load\_complete (Read/Write) 0xD000\_0014

| Bits        | 7       | 6        | 5         | 4 | 3   | 2 | 1 | 0                |
|-------------|---------|----------|-----------|---|-----|---|---|------------------|
| Default     |         |          |           |   | 0x0 | ) |   |                  |
| description | Not use | ed – mus | t be zero | ) |     |   |   | Sw_load_complete |

**Sw\_load\_complete** – When the host finishes the loading process of the program memory, an access to this register, asserting the Sw\_load\_complete bit, will disable the reset signal to the CONT.

#### Command\_Wr\_addH (Read/Write) 0xD000\_0020

| Bits        | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0                |
|-------------|---|---|---|---|-----|---|---|------------------|
| Default     |   |   |   |   | 0x0 | ) |   |                  |
| description |   |   |   |   |     |   | M | em_wr_add[19:16] |

#### Command\_Wr\_addL(Read/Write) 0xD000\_0022

| Bits        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8     | 7  | 6 | 5 | 4 | 3 | 2     | 1     | 0      |
|-------------|----|----|----|----|----|----|---|-------|----|---|---|---|---|-------|-------|--------|
| Default     |    |    |    |    |    |    |   | 0x000 | 00 |   |   |   |   |       |       |        |
| description |    |    |    |    |    |    |   |       |    |   |   |   | N | lem_w | r_add | [15:0] |

The following register defines the start-address (Byte address) for host READ access to the core memory. The CONT unit increments the address after each memory access by the host.

#### Mem\_Rd\_addH(Read/Write) 0xD000\_0024

| Bits        | 7 | 6 | 5 | 4 | 3   | 2 | 1      | 0            |
|-------------|---|---|---|---|-----|---|--------|--------------|
| Default     |   |   |   |   | 0x0 |   |        |              |
| description |   | • |   |   |     |   | Mem_rd | r_add[19:16] |

#### Mem\_Rd\_addL(Read/Write) 0xD000\_0026

| Bits        | 15   | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2    | 1      | 0     |
|-------------|------|----|----|----|----|----|---|---|---|---|---|---|----|------|--------|-------|
| Default     | 0x00 | 00 |    |    |    |    |   |   |   |   |   |   |    |      |        |       |
| description |      | •  |    | •  |    | •  | • |   | • |   | • | • | Ме | m_rd | _add[1 | 15:0] |

The second set of host access registers to main memory follows.

The following register defines the start-address (Byte address) for host Write access to the core memory. The CONT unit increments the address after each memory access by the host.

SAMSUNG

#### Command\_Wr\_addH (Read/Write) 0xD000\_0028

| Bits        | 7 | 6 | 5 | 4 | 3                 | 2 | 1 | 0 |  |  |
|-------------|---|---|---|---|-------------------|---|---|---|--|--|
| Default     |   |   |   |   | 0x                | 0 |   |   |  |  |
| description |   |   |   |   | Mem_wr_add[19:16] |   |   |   |  |  |

#### Command\_Wr\_addL(Read/Write) 0xD000\_002A

| Bits        | 15               | 14 | 13 | 12 | 11 | 10 | 9 | 8     | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------------------|----|----|----|----|----|---|-------|----|---|---|---|---|---|---|---|
| Default     |                  |    |    |    |    |    |   | 0x000 | 00 |   |   |   |   |   |   |   |
| description | Mem_wr_add[15:0] |    |    |    |    |    |   |       |    |   |   |   |   |   |   |   |

The following register defines the start-address (Byte address) for host READ access to the core memory. The CONT unit increments the address after each memory access by the host.

#### Mem\_Rd\_addH(Read/Write) 0xD000\_002C

| Bits        | 7 | 6 | 5 | 4 | 3   | 2 | 1      | 0            |
|-------------|---|---|---|---|-----|---|--------|--------------|
| Default     |   |   |   |   | 0x0 |   |        |              |
| description |   |   |   |   |     |   | Mem_rd | r_add[19:16] |

#### <u>Mem\_Rd\_addL(Read/Write) 0xD000\_002E</u>

| Bits        | 15 | 14               | 13 | 12 | 11 | 10 | 9 | 8     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|------------------|----|----|----|----|---|-------|---|---|---|---|---|---|---|---|
| Default     |    |                  |    |    |    |    | ( | 000xC | 0 |   |   |   |   |   |   |   |
| description |    | Mem_rd_add[15:0] |    |    |    |    |   |       |   |   |   |   |   |   |   |   |

#### adr\_tg\_sw\_stby\_n (Read/Write) 0xD000\_0030

| Bits        | 7 | 6 | 5        | 4 | 3 | 2             | 1              | 0            |
|-------------|---|---|----------|---|---|---------------|----------------|--------------|
| Default     |   |   |          |   |   | 0x06          |                |              |
| description |   |   | reserved |   |   | n_stby_sw_reg | n_stby_sw_atop | n_stby_sw_tg |

tg\_sw\_stby\_n - Software standby bit (Move clock system to SW-STBY mode). This wire does not connect to TG stand-by bit.

atop\_sw\_stby\_n - Software standby bit for ATOP block

 $reg\_sw\_stby\_n$  – Disconnected for future use.

#### adr\_fw\_wait (Read/Write) 0xD000\_0036

| Bits        | 7                | 6 | 5 | 4 | 3 | 2 | 1    | 0 |  |
|-------------|------------------|---|---|---|---|---|------|---|--|
| Default     |                  |   |   |   |   |   | 0x00 |   |  |
| description | reserved Fw_wait |   |   |   |   |   |      |   |  |

**Fw\_wait** – When writing '1' to this bit, the clock system enter to **Firmware Wait** state as defined in power management table.

#### adr\_force\_clk\_setting (Read/Write) 0xD000\_0038

| Bits        | 7    | 6        | 5    | 4        | 3        | 2        | 1       | 0        |
|-------------|------|----------|------|----------|----------|----------|---------|----------|
| Default     |      |          |      |          | 0xFF     |          |         |          |
| description | sclk | sclk_byp | ATOP | sclk_oif | sclk_isp | sclk_cin | sclk_tg | sclk_cpu |

**Force\_sclk\_cpu\_en\_n[0]** – When '1', it enables to permanently turn-on or turn-off clock signal: sclk\_cpu. **Force\_sclk\_tg\_en\_n[1]** – When '1', it enables to permanently turn-on or turn-off clock signal: sclk\_tg.

SAMSUNG ELECTRONICS Force\_sclk\_cin\_en\_n[2] - Not functional since CIN does not exist.

Force\_sclk\_isp\_en\_n[3] - When '1', it enables to permanently turn-on or turn-off clock signal: sclk\_isp.

Force\_sclk\_oif\_en\_n[4] - When '1', it enables to permanently turn-on or turn-off clock signal: sclk\_oif.

Force\_ATOP\_en\_n[5] - When '1', it enables to permanently turn-on or turn-off clock signal: sclk\_atop\_x2

Force\_sclk\_byp\_en\_n[6] - When '1', it enables to permanently turn-on or turn-off clock signal: sclk\_byp.

**IMPORTANT:** If turn-off, only Hardware-reset will release the chip.

Force\_sclk\_en\_n[7] When '1', it enables to permanently turn-off clock signal: sclk.

**IMPORTANT:** If turn-off, only Hardware-reset will release the chip.

#### adr config clk setting (Read/Write) 0xD000 003A

| Bits        | 7        | 6         | 5         | 4         | 3         | 2        | 1        | 0        |
|-------------|----------|-----------|-----------|-----------|-----------|----------|----------|----------|
| Default     |          |           |           | 0x0       | 0         |          |          |          |
| description | Dis_En_n | Dis_En_n  | Dis_En_n_ | Dis_En_n  | Dis_En_n  | Dis_En_n | Dis_En_n | Dis_En_n |
|             | _Sclk    | _Sclk_byp | ATOP      | _Sclk_oif | _Sclk_isp | Sclk_cin | Sclk_tg  | Sclk_cpu |

All configuration bits are influence only if its corresponding force bit from register: adr\_force\_clk\_setting is set.

*Disable\_Enable\_n\_sclk\_cpu\_en\_n[0]* – When '1', it turn-off clock signal: sclk\_cpu.

- When '0', it turn-on clock this clock signal.

Disable\_Enable\_n\_sclk\_tg\_en\_n[1] - When '1', it turn-off clock signal: sclk\_tg.

- When '0', it turn-on clock this clock signal.

*Disable\_Enable\_n\_sclk\_cin\_en\_n[2]* – Not functional since CIN does not exist.

Disable\_Enable\_n\_sclk\_isp\_en\_n[3] - When '1', it turn-off clock signal: sclk\_isp.

- When '0', it turn-on clock this clock signal.

*Disable\_Enable\_n\_sclk\_oif\_en\_n[4]* – When '1', it turn-off clock signal: sclk\_cpu.

-When '0', it turn-on clock this clock signal.

Disable\_Enable\_n\_sclkx2\_ATOP\_en\_n[5] - When '1' turn-off clock signal: sclk\_ATOP\_x2.

- When '0', it turn-on clock this clock signal.

Disable\_Enable\_n\_sclk\_byp\_en\_n[6] - When '1', it turn-off clock signal: sclk\_byp.

**IMPORTANT:** If turn-off, only Hardware-reset will release the chip (if its *force* bit is set too).

-When '0', it turn-on clock this clock signal.

Disable Enable n sclk en n[6] When '1', it turn-off clock signal: sclk.

When '0', it turn-On this clock signal.

**IMPORTANT:** If turn-off, only Hardware-reset will release the chip (if its *force* bit is set too).



#### **PLL REGISTERS**

#### PLL en (Read/Write) 0xD000 0050

| Bits        | 7    | 6 | 5    | 4    | 3 | 2 | 1         | 0      |
|-------------|------|---|------|------|---|---|-----------|--------|
| Default     | 0x00 |   |      |      |   |   |           |        |
| description |      |   | rese | rved |   |   | PLL_FLTEN | PLL_En |

PLL En – This bit Enables the PLL

PLL\_FLTEN - This bit Enables the PLL\_FLT

#### PLL config\_m (Read/Write) 0xD000\_0052

| Bits        | 15 | 14 | 13 | 12   | 11   | 10 | 9     | 8 | 7 | 6 | 5     | 4    | 3      | 2  | 1 | 0 |
|-------------|----|----|----|------|------|----|-------|---|---|---|-------|------|--------|----|---|---|
| Default     |    |    |    |      |      |    | 0x0D9 |   |   |   |       |      |        |    |   |   |
| description |    |    |    | rese | rved |    |       |   |   |   | PII_m | (mul | tiplie | r) |   |   |

**PII\_m** (multiplier) – (div x1 .. x1024)

Multiplier setting multiplies the comparison frequency to get the VCO frequency.

For the relation between the register and M, see the PLL chapter.

#### PLL config\_p (Read/Write) 0xD000\_0054

| Bits        | 15 | 14   13   12   11   10   9   8   7   6   5   4   3   2   1   0   0   0   0   0   0   0   0   0 |  |    |         |  |  |  |  |  |  |      |       | 0      |      |  |
|-------------|----|------------------------------------------------------------------------------------------------|--|----|---------|--|--|--|--|--|--|------|-------|--------|------|--|
| Default     |    | 0x009                                                                                          |  |    |         |  |  |  |  |  |  |      |       |        |      |  |
| description |    |                                                                                                |  | re | eserved |  |  |  |  |  |  | PII_ | p (pr | e divi | der) |  |

**PII\_p** (pre-divider) – (div x1 .. x64)

Pre-divider setting divides the input. The loop comparison frequency is Fref/P. For the relation between the register and P, see the PLL chapter.

#### pll\_reg1 (Read/Write) 0xD000\_0056

| Bits        | 15   | 14   | 13       | 12     | 11  | 10    | 9      | 8       | 7  | 6     | 5     | 4  | 3  | 2     | 1      | 0  |
|-------------|------|------|----------|--------|-----|-------|--------|---------|----|-------|-------|----|----|-------|--------|----|
| Default     |      |      | 0x1      | 0x0    | 0:  | κ1    | 0:     | x0      |    | 0:    | κ8    |    |    | 0>    | 8      |    |
| description | rese | rved | resistor | Charge | Cha | arge  | V-I co | nverter | L  | oop   | filte | r  |    | Loop  | filter | ſ  |
|             |      |      | select   | pump   | pu  | mp    | cur    | rent    | Co | effic | ient  | (R | Co | effic | ient ( | (C |
|             |      |      | for bias | power- | cur | rent  | cor    | ntrol   |    | con   | trol) |    |    | con   | trol)  |    |
|             |      |      | current  | down   | cor | itrol |        |         |    |       |       |    |    |       |        |    |

pll\_reg1 - PLL configuration register1.

Register input for general setting for PLL

[13]: Internal resistor selection - for PLL bias current

(0b : External resistor(default), 1b : Internal resistor)

[12]: Charge pump power-down

(0b : normal operation(default), 1b : power-down)

[11:10]: Charge pump current control [9:8]: V-I converter current control [7:4]: Loop filter Coefficient (R control) [3:0]: Loop filter Coefficient (C control)



#### pll\_lock (Read Only) 0xD000\_005C

| Bits        | 15 | 14     | 13 | 12 | 11 | 10 | 9    | 8  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0        |
|-------------|----|--------|----|----|----|----|------|----|---|---|---|---|---|---|---|----------|
| Default     |    | 0x0000 |    |    |    |    |      |    |   |   |   |   |   |   |   |          |
| description |    |        |    |    |    | re | serv | ed |   |   |   |   |   |   |   | PII_lock |

PII\_lock[0:0] - PLL lock active high indication - directly from PLL.

#### **Dividers and VCO:**

#### PLL\_sclk\_div (Read/Write) 0xD000\_0060

| Bits        | 15 | 14 | 13  | 12     | 11 | 10 | 9 | 8                | 7        | 6 | 5 | 4    | 3    | 2    | 1 | 0 |
|-------------|----|----|-----|--------|----|----|---|------------------|----------|---|---|------|------|------|---|---|
| Default     |    |    |     |        |    |    |   | 0x0008           |          |   |   |      |      |      |   |   |
| Description |    |    | res | served |    |    |   | Sclk_dec_disable | reserved |   |   | PII_ | Scll | ۲-di | / |   |

PII\_Sclk-div (divider) - (div x1 .. x64)

Sclock divider configuration. Possible divide ratio: 1,2,4,6...64

**Sclk\_Dec\_dis** – decoder disable – When high, the PII\_sclk-div routed directly to PLL.

When low, the PII sclk-div gets the decoder output.

| Sclk_dec_disable | Div ratio  | PLL_sclk_div | PLL input (SDIV) | Comment             |
|------------------|------------|--------------|------------------|---------------------|
| 1                | xN         | N            | N                | Max is 63 (decimal) |
| 0                | <b>x</b> 1 | 1            | 61               | decimal             |
|                  | x2         | 2            | 62               |                     |
|                  | x4         | 4            | 63               |                     |
|                  | x6         | 6            | 2                |                     |
|                  | xN         | N            | N-4              |                     |
|                  | x64        | 64           | 60               |                     |

#### PLL\_IFclk\_div (Read/Write) 0xD000\_0062

| Bits        | 15 | 14 | 13  | 12    | 11 | 10 | 9 | 8     |              | 7        | 6 | 5 | 4        | 3   | 2     | 1 | 0 |
|-------------|----|----|-----|-------|----|----|---|-------|--------------|----------|---|---|----------|-----|-------|---|---|
| Default     |    |    |     |       |    |    |   |       | 0x0008       |          |   |   |          |     |       |   |   |
| Description |    |    | res | serve | d  |    |   | IFclk | _dec_disable | reserved |   | F | <u> </u> | Fcl | κ-div | / |   |

*PII\_IFcIk-div* (divider) – (div x1 .. x64)

IFclock divider configuration. Possible divide ratio: 1,2,4,6...64

IFclk\_Dec\_dis - decoder disable - When high, the PII\_IFclk-div routed directly to PLL.
When low, the PII IFclk\_div gets the decoder output.

| IFclk dec disable | Div ratio | PLL IFclk div | PLL input (IFDIV) | Comment           |
|-------------------|-----------|---------------|-------------------|-------------------|
| 1                 | xN        | N             | N                 | Max is 63 decimal |
| 0                 | x1        | 1             | 61                | decimal           |
|                   | x2        | 2             | 62                |                   |
|                   | x4        | 4             | 63                |                   |
|                   |           |               |                   |                   |



 x6
 6
 2

 xN
 N
 N-4

 x64
 64
 60

#### PLL\_TXclk\_div (Read/Write) 0xD000\_0064

| Bits        | 15 | 14 | 13 | 12    | 11 | 10 | 9 | 8                 | 7  | 6    | 5  | 4   | 3    | 2     | 1 | 0 |
|-------------|----|----|----|-------|----|----|---|-------------------|----|------|----|-----|------|-------|---|---|
| Default     |    |    |    |       |    |    |   | 0x0001            |    |      |    |     |      |       |   |   |
| description |    |    | re | serve | t  |    |   | TXclk_dec_disable | re | serv | ed | PII | _TXc | lk-di | ٧ |   |

PII\_TXclk-div (divider) - (div x1 .. x16)

TXclock divider configuration. Possible divide ratio: 1,2,4,6...64

**TXclk\_Dec\_dis** – decoder disable – When high, the PII\_TXclk-div routed directly to PLL. When low, the PII **TX**clk-div gets the decoder output.

| TXclk_dec_disable | Div ratio | PLL_TXclk_div | PLL input (TXDIV) | Comment           |
|-------------------|-----------|---------------|-------------------|-------------------|
| 1                 | xN        | N             | N                 | Max is 63 decimal |
| 0                 | x1        | 1             | 61                | decimal           |
|                   | x2        | 2             | 62                |                   |
|                   | x4        | 4             | 63                |                   |
|                   | х6        | 6             | 2                 |                   |
|                   | xN        | N             | N-4               |                   |
|                   | X16       | 64            | 60                |                   |

#### pll\_div\_en (Read/Write) 0xD000\_0066

| Bits        | 15   | 14    | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2          | 1          | 0         |
|-------------|------|-------|----|----|----|----|---|---|---|---|---|---|---|------------|------------|-----------|
| Default     | 0x0  | 000   |    |    |    |    |   |   |   |   |   |   |   |            |            |           |
| description | rese | erved |    |    |    |    |   |   |   |   |   |   |   | PII_TXclk_ | PII_IFclk_ | PII_sclk_ |
|             |      |       |    |    |    |    |   |   |   |   |   |   |   | en         | en         | en        |

PII\_TXclk\_en - TXclock enable signal.

PII\_IFcIk\_en - IFclock enable signal.

PII\_Sclk\_en - Sclock enable signal.

#### pll\_div\_bypass (Read/Write) 0xD000\_0068

| Bits        | 15  | 14  | 13 | 12 | 11  | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3        | 2          | 1          | 0         |
|-------------|-----|-----|----|----|-----|------|---|---|---|---|---|---|----------|------------|------------|-----------|
| Default     | 0x0 | 00F |    |    |     |      |   |   |   |   |   |   |          |            |            |           |
| description |     |     |    |    | res | erve | k |   |   |   |   |   | PII_VCO_ | PII_TXclk_ | PII_IFclk_ | PII_Sclk_ |
|             |     |     |    |    |     |      |   |   |   |   |   |   | byp      | byp        | byp        | byp       |

PII\_VCO\_byp - VCO bypass signal.

PII\_TXclk\_byp - Select the EXTCLK to be routed to PLL TXclk.

PII\_IFclk\_byp - Select the EXTCLK to be routed to PLL IFclk.

PII\_Sclk\_byp - Select the EXTCLK to be routed to PLL Sclk.



### pll\_div\_bypass\_rst (Read/Write) 0xD000\_006A

| Bits        | 15 | 14       | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6        | 5          | 4          | 3         | 2       | 1       | 0       |
|-------------|----|----------|----|----|----|----|---|---|---|----------|------------|------------|-----------|---------|---------|---------|
| Default     |    |          |    |    |    |    |   |   |   |          | 0          | x00        | 00        |         |         |         |
| description |    | reserved |    |    |    |    |   |   |   | PII_VCO_ | PII_TXclk_ | PII_IFclk_ | PII_Sclk_ |         |         |         |
|             |    |          |    |    |    |    |   |   |   |          |            |            | Byp_rst   | Byp_rst | Byp_rst | Byp_rst |

**PII\_VCO\_byp\_rst** - Reset to the PLL VCO bypass mux. Verifies that the EXTCLK can go through the mux (self reset bit). When write '1' to this bit, the PLL\_VCO\_BYP\_RST signal goes high for 4 clock cycles.

Note: PLL[vco\_byp\_rst] = **PII\_VCO\_Byp\_rst** | (!io\_rstn)

**PII\_TXclk\_byp\_rst** - Reset to the PLL TXclk bypass mux. Verifies that the EXTCLK can go through the mux (self reset bit). When write '1' to this bit, the PLL\_TXclk\_BYP\_RST signal goes high for 4 clock cycles.

Note: PLL[TXclk\_byp\_rst] = **PII\_TXclk\_Byp\_rst** | (!io\_rstn)

PII\_IFclk\_byp\_rst - Reset to the PLL IFclk bypass mux. Verifies that the EXTCLK can go through the mux (self reset bit). When write '1' to this bit, the PLL\_IFclk\_BYP\_RST signal goes high for 4 clock cycles. Note:
PLL[IFclk\_byp\_rst] = PII\_IFclk\_Byp\_rst | (!io\_rstn)

*pll\_Sclk\_byp\_rst* - Reset to the PLL Sclk bypass mux. Verifies that the EXTCLK can go through the mux (self reset bit). When write '1' to this bit, the PLL\_Sclk\_BYP\_RST signal goes high for 4 clock cycles.

Note: PLL[Sclk\_byp\_rst] = **PII\_Sclk\_Byp\_rst** | (!io\_rstn)

#### pll\_div\_update (Read/Write) 0xD000\_006C

| Bits        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7     | 6    | 5 | 4 | 3 | 2 | 1 | 0        |
|-------------|----|----|----|----|----|----|---|-----|-------|------|---|---|---|---|---|----------|
| Default     |    |    |    |    |    |    |   |     | 0x0   | 0000 |   |   |   |   |   |          |
| description |    |    |    |    |    |    |   | res | erved |      |   |   |   |   |   | pll_div_ |
|             |    |    |    |    |    |    |   |     |       |      |   |   |   |   |   | Update   |

pll div update - PLL dividers update (self reset bit).

When write '1' to this bit, the PLL goes high for 4 clock cycles.

#### Core\_memory(Read/Write) 0xD000\_0F10

| Bits        | 15   | 14   | 13     | 12  | 11 | 10 | 9 | 8     | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------|------|--------|-----|----|----|---|-------|----|---|---|---|---|---|---|---|
| Default     |      |      |        |     |    |    |   | 0x000 | 00 |   |   |   |   |   |   |   |
| description | Core | _mem | ory[15 | :0] | •  | •  | • | •     | •  |   | • |   |   | • |   | • |

Host may Read/Write 48K Core Rom memory and 12K high memory by access to this address. The access start-address is defined by address 0x0020-0x0022 for Write and by address 0x0024-0x0026 for Read.

SAMSUNG ELECTRONICS

### Core\_memory\_cnt(Read/Write) 0xD000\_0F12

| Bits        | 15   | 14   | 13     | 12  | 11 | 10 | 9 | 8     | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------|------|--------|-----|----|----|---|-------|----|---|---|---|---|---|---|---|
| Default     |      |      |        |     |    |    |   | 0x000 | 00 |   |   |   |   |   |   |   |
| description | Core | _mem | ory[15 | :0] |    |    |   |       |    |   |   |   |   |   |   |   |

Host may Read/Write 48K Core memory and 12K high memory by access to this address. The access start-address is defined by address 0x0028-0x002a for Write, and by address 0x002c-0x002e for Read.

# CONT REGISTERS(0XD000\_1000 ~ 0XD000\_1FFF)

#### <u>int0(Read/Write) 0xD000\_1000</u>

| Bits        | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0    |
|-------------|---|---|---|---|-----|---|---|------|
| Default     |   |   |   |   | 0x1 |   |   |      |
| description |   |   |   |   |     |   |   | Int0 |

int0- host interrupt

#### Core\_status1(Read/Write) 0xD000\_1002

| Bits        | 15   | 14     | 13     | 12 | 11 | 10 | 9 | 8     | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------|--------|--------|----|----|----|---|-------|----|---|---|---|---|---|---|---|
| Default     |      |        |        |    |    |    |   | 0x000 | 00 |   |   |   |   |   |   |   |
| description | Core | _statu | s1[15: | 0] |    |    |   |       |    |   |   |   |   |   |   |   |

#### Core\_status2(Read/Write) 0xD000\_1004

| Bits        | 15   | 14     | 13     | 12 | 11 | 10 | 9 | 8     | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------|--------|--------|----|----|----|---|-------|----|---|---|---|---|---|---|---|
| Default     |      |        |        |    |    |    |   | 0x000 | 00 |   |   |   |   |   |   |   |
| description | Core | _statu | s2[15: | 0] |    |    |   |       |    |   |   |   |   |   |   |   |

Core status 1/2 are Debug registers!!!!!

#### chip\_id\_ (READ only) 0xD000\_1006

| Bits        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8     | 7  | 6 | 5 | 4 | 3 | 2   | 1      | 0   |
|-------------|----|----|----|----|----|----|---|-------|----|---|---|---|---|-----|--------|-----|
| Default     |    |    |    |    |    |    |   | 0x05E | 3A |   |   |   |   |     |        |     |
| description |    |    |    |    |    |    |   |       |    |   |   |   |   | Chi | p ID – | 5BA |

#### chip\_version (READ only) 0xD000\_1008

| Bits        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7    | 6       | 5      | 4    | 3 | 2 | 1 | 0 |
|-------------|----|----|----|----|----|----|---|---|------|---------|--------|------|---|---|---|---|
| Default     |    |    |    |    |    |    |   |   |      |         |        | 0xAC | ) |   |   |   |
| description |    |    |    |    |    |    |   |   | Chip | version | on – A | 0    |   |   |   |   |

CHIP\_ID 05BA CHIP\_VERSION A0

### Gpio\_data\_out (Write/Read) 0xD000\_100A

| Bits        | 8 | 7 | 6 | 5 | 4    | 3 | 2               | 1               | 0               |
|-------------|---|---|---|---|------|---|-----------------|-----------------|-----------------|
| Default     |   |   |   |   | 0x00 |   |                 |                 |                 |
| description |   |   |   |   |      |   | GPIO3 -<br>DATA | GPIO2<br>- DATA | GPIO1 -<br>DATA |

**GPIOx\_data** – When GPIOx\_mode is set to 'GPO' the GPIOx port will contain the GPIOx\_data out[x] contains.

# Gpio\_data\_In (Read only) 0xD000\_100C

| Bits | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------|---|---|---|---|---|---|---|---|---|



| Default     | 0x00 |                 |                 |                 |
|-------------|------|-----------------|-----------------|-----------------|
| description |      | GPIO3 -<br>DATA | GPIO2<br>- DATA | GPIO1 -<br>DATA |

**GPIOx\_data** – When GPIOx\_mode is set to 'GPI' the GPIOx port will be sampled to Gpio\_data\_In[x].

#### Gpio's\_mode (Read/Write) 0xD000\_100E

| Bits        | 15   | 14                                        | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------|-------------------------------------------|----|----|----|----|---|---|---|----|---|---|---|---|---|---|
| Default     |      | 0xFFFF                                    |    |    |    |    |   |   |   |    |   |   |   |   |   |   |
| description | rese | reserved GPIO3 mode GPIO2 mode GPIO1 mode |    |    |    |    |   |   |   | de |   |   |   |   |   |   |

**GPIOx mode -** 0000 - STRB\_OUT.

0001 - **Tri state**.

0010 - **Tri state**.

0011 - **Tri state**.

0100 - Tri state.

0101 - Tri state.

0110 - Tri state.

0111 - Master I2C (gpio1 = mclk, gpio2 = mdat).

1000 - GPO mode.

1001 - GPI mode.

1010 - **STRB IN.** 

1011 - XENON (gpio1 only).

1111 – **Tri state** 

#### adr\_tst\_pin\_toggeling\_capture (Read Only) 0xD000\_1010

| Bits        | 15 14 13 | 12   | 11  | 10   | 9 | 8 | 7     | 6   | 5 | 4    | 3    | 2 | 1 | 0 |
|-------------|----------|------|-----|------|---|---|-------|-----|---|------|------|---|---|---|
| Default     | 0x0000   |      |     |      |   |   |       |     |   |      |      |   |   |   |
| description | reserved | Dis_ | mer | nsel |   |   | reser | ved |   | TST_ | MODE |   |   |   |
|             |          | sw_  |     |      |   |   |       |     |   |      |      |   |   |   |
|             |          | conf |     |      |   |   |       |     |   |      |      |   |   |   |

[4:0] TST\_MODE = Caputre the 5 (0-4) first toggling of pin TST after RSTN.

When tst\_mode = 0x0 - SW configuration: not perform any test setup (Normal)

When tst\_mode = 0x4 - SW configuration: TST\_PVI
When tst\_mode = 0x07 - SW configuration: TST\_PLL
When tst\_mode = 0x0d - SW configuration: TST\_MIPI\_ANA
When tst\_mode = 0x0e - SW configuration: TST\_IDD

#### [11:8] memsel = Caputre the 4 (5-8) toggeling of pin TST.

When (tst\_mode = 0x4) and (memsel = 0x1)

When (tst\_mode = 0x4) and (memsel = 0x2)

When (tst\_mode = 0x4) and (memsel = 0x3)

When (tst\_mode = 0x4) and (memsel = 0x4)

When (tst\_mode = 0x4) and (memsel = 0x4)

When (tst\_mode = 0x4) and (memsel = 0x5)

- SW configuration: TST\_MIPI\_LP1

- SW configuration: TST\_MIPI\_LP2

- SW configuration: TST\_MIPI\_LP2

- SW configuration: TST\_STBY



[12] Disable\_SW\_configuration - When '1' - SW will not setup any test configuration.

#### adr\_jtag\_bypass (Read/Write) 0xD000\_1012

| Bits        | 7 | 6                        | 5 | 4 | 3    | 2 | 1 | 0 |  |  |  |  |
|-------------|---|--------------------------|---|---|------|---|---|---|--|--|--|--|
| Default     |   |                          |   |   | 0x00 | ) |   |   |  |  |  |  |
| description |   | reserved adr_jtag_bypass |   |   |      |   |   |   |  |  |  |  |

adr\_jtag\_bypass - When writing '1' - the jtag interface is bypassed toward the ARM with no synchronization.

#### <u>Tst\_modes\_ (Read/Write) 0xD000\_1014</u>

| Bits        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8     | 7  | 6 | 5 | 4 | 3 | 2    | 1     | 0    |
|-------------|----|----|----|----|----|----|---|-------|----|---|---|---|---|------|-------|------|
| Default     |    |    |    |    |    |    |   | 0x000 | 00 |   |   |   |   |      |       |      |
| description |    |    |    |    |    |    |   |       |    |   |   |   |   | Cnt_ | tst_m | odes |

TST PLL = cnt\_tst\_modes[1] TST PVI = cnt\_tst\_mode[2] TST CID = cnt tst modes[3] = cnt\_tst\_modes[4] TST\_CIS TST\_IDD = cnt\_tst\_modes[5] TST\_ARM\_JTAG = cnt\_tst\_modes[6] Reserved cnt tst modes[7] TST\_MONITOR = cnt\_tst\_modes[8]
= cnt\_tst\_modes[9] TST\_FPGA Reserved cnt\_tst\_modes[10] cnt\_tst\_modes[11] Reserved TST\_LPBK\_B TST\_PLLBYP = cnt\_tst\_modes[12] = cnt\_tst\_modes[13] TST MIPI ANA = cnt tst modes[14] TST\_CIS\_11BIT = cnt\_tst\_modes[15]

#### <u>Tst\_monitor\_ (Read/Write) 0xD000\_1016</u>

| Bits        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8     | 7  | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|-------------|----|----|----|----|----|----|---|-------|----|---|---|---|---|---|-------|-------|
| Default     |    |    |    |    |    |    |   | 0x000 | 00 |   |   |   |   |   |       |       |
| description |    |    |    |    |    |    |   |       |    |   |   |   |   | T | st_mo | nitor |

**Test port** - Enables output debug registers.

#### Monitor\_select (Read/Write) 0xD000\_1018

| Bits        | 15 - 1   | 0               |
|-------------|----------|-----------------|
| Default     | 0x0000   |                 |
| description | Reserved | Tst_monitor_sel |

**Test port** - Enables tst\_monitor output debug registers.



#### SW\_STRB\_IN\_ (Read/Write) 0xD000\_101C

| Bits        |        | 0          |
|-------------|--------|------------|
| Default     | 0x0000 |            |
| description |        | Sw_strb_in |

SW\_STRB\_IN - Software Strobe In

### ROM\_HALF\_CLK\_MODE (Read/Write) 0xD000\_1026

| Bits        |        | 0                 |
|-------------|--------|-------------------|
| Default     | 0x0001 |                   |
| description |        | Rom_half_clk_mode |

rom\_half\_clk\_mode – when set Rom gets clock with half rate of ARM clock. and generate single wait state after each read.

#### GPIO\_Rise\_fall\_n (Read/Write) 0xD000\_1028

| Bits        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                |
|-------------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|------------------|
| Default     |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   | 0x1              |
| description |    |    |    |    |    |    | • |   |   | • |   |   |   | • |   | GPIO_rise_fall_n |

GPIO\_rise\_fall\_n – when set GPIO interrupt will detect rising edges of GPI, when low GPIO interrupt will detect falling edges of GPI (0x100C).

#### Int0 (Read/Write) 0xD000\_1030

| Bits        | 7           | 6       | 5  | 4 | 3   | 2 | 1 | 0              |
|-------------|-------------|---------|----|---|-----|---|---|----------------|
| Default     |             |         |    |   | 0x1 |   |   |                |
| Description |             |         |    |   |     |   |   | host interrupt |
| T 40 1 /D 1 | /TT7 *4 \ A | D000 10 | 12 |   |     |   |   |                |

#### Int0 mask (Read/Write) 0xD000\_1032

| Bits        | 7 | 6 | 5 | 4 | 3   | 2 | 1 | 0                   |
|-------------|---|---|---|---|-----|---|---|---------------------|
| Default     |   |   |   |   | 0x1 |   |   |                     |
| Description |   |   |   |   |     |   |   | host interrupt_mask |

**Host\_interrupt** - The Host interface can activate an interrupt by writing to the Host\_interrupt address

#### Int2 (Read/Write) 0xD000 1038 - GPIO

| Bits        | 8 | 7   | 6 | 5 | 4 | 3 | 2     | 1     | 0     |  |  |  |  |
|-------------|---|-----|---|---|---|---|-------|-------|-------|--|--|--|--|
| Default     |   | 0x0 |   |   |   |   |       |       |       |  |  |  |  |
| description |   |     |   |   |   |   | GPIO3 | GPIO2 | GPIO1 |  |  |  |  |

#### Int2 mask (Read/Write) 0xD000\_103A

| Bits        | 8 | 7   | 6 | 5 | 4 | 3 | 2     | 1     | 0     |  |  |  |  |
|-------------|---|-----|---|---|---|---|-------|-------|-------|--|--|--|--|
| Default     |   | 0xF |   |   |   |   |       |       |       |  |  |  |  |
| description |   |     |   |   |   |   | GPIO3 | GPIO2 | GPIO1 |  |  |  |  |

SAMSUNG ELECTRONICS Int2— The Int2 signal that goes to the core is the OR bitwise on the entire vector. In order to reset a single bit the core should write `1` to this bit.

#### Int3 (Read/Write) 0xD000\_103C - END\_COLOR - VOUT

| Bits                               | 7 | 6                | 5 | 4   | 3 | 2 | 1 | 0 |  |  |  |  |  |
|------------------------------------|---|------------------|---|-----|---|---|---|---|--|--|--|--|--|
| Default                            |   | 0x0              |   |     |   |   |   |   |  |  |  |  |  |
| Description                        |   | Isp end Vout end |   |     |   |   |   |   |  |  |  |  |  |
| Int3 mask (Read/Write) 0xD000_103E |   |                  |   |     |   |   |   |   |  |  |  |  |  |
| Dito.                              | - | c                | - | I 4 |   |   | 4 |   |  |  |  |  |  |

| Bits        | 7 | 6                | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |  |
|-------------|---|------------------|---|---|---|---|---|---|--|--|--|--|--|
| Default     |   | 0x3              |   |   |   |   |   |   |  |  |  |  |  |
| Description |   | Isp end Vout end |   |   |   |   |   |   |  |  |  |  |  |

**ISP\_end\_int** - The ISP preview sends a signal notifies that end of frame is detected and all frame data

has been sent by the ISP.

**Vout\_end\_int -** The VOUT sends an interrupt notifies that end of frame is detected and all frame data has been sent out output interface.

#### Int7 (Read/Write) 0xD000\_104C

| Bits                               | 7 | 6      | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|------------------------------------|---|--------|---|---|---|---|---|---|--|--|--|
| Default                            |   | 0x0    |   |   |   |   |   |   |  |  |  |
| Description                        |   | Timer0 |   |   |   |   |   |   |  |  |  |
| Int7 mask (Read/Write) 0xD000_104E |   |        |   |   |   |   |   |   |  |  |  |

| Bits        | 7 | 6 | 5 | 4 | 3 | 2   | 1 | 0      |
|-------------|---|---|---|---|---|-----|---|--------|
| Default     |   |   |   |   |   | 0x1 | 1 |        |
| Description |   |   |   |   |   |     |   | Timer0 |

**Timer0** - Timer0 interrupt reflect that the Timer counter has finished the counting.

*Int7* – the Int7 signal that goes to the core is the OR bitwise on the entire vector. In order to reset a single bit the core should write `1` to this bit.

#### Int8 (Read/Write) 0xD000 1050

| Bits        | 7 | 6      | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|---|--------|---|---|---|---|---|---|--|
| Default     |   | 0x0    |   |   |   |   |   |   |  |
| Description |   | Timer1 |   |   |   |   |   |   |  |

#### Int8 mask (Read/Write) 0xD000\_1052

| Bits        | 7 | 6      | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|---|--------|---|---|---|---|---|---|--|--|
| Default     |   | 0x1    |   |   |   |   |   |   |  |  |
| Description |   | Timer1 |   |   |   |   |   |   |  |  |

Timer0 -

Timer0 interrupt reflect that the Timer counter has finished the counting.

*Int8* – the Int8 signal that goes to the core is the OR bitwise on the entire vector. In order to reset a single bit the core should write `1` to this bit.

### Int9 (Read/Write) 0xD000\_1054 - FLICKER

| Bits        | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------------|---|-------------|---|---|---|---|---|---|--|--|--|
| Default     |   | 0x0         |   |   |   |   |   |   |  |  |  |
| Description |   | Flicker_req |   |   |   |   |   |   |  |  |  |

#### Int9\_mask (Read/Write) 0xD000\_1056

| Bits        | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------------|---|-------------|---|---|---|---|---|---|--|--|--|
| Default     |   | 0x1         |   |   |   |   |   |   |  |  |  |
| Description |   | Flicker_req |   |   |   |   |   |   |  |  |  |

Flicker\_req -

Flicker interrupt for every line statistics.

*Int9* – the Int9 signal that goes to the core is the OR bitwise on the entire vector. In order to reset a single bit the core should write `1` to this bit.

#### Int10 (Read/Write) 0xD000\_1058 - EVEN THUMBNAL STATISTIC

| Bits        | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-------------|---|-------------|---|---|---|---|---|---|--|--|--|
| Default     |   | 0x0         |   |   |   |   |   |   |  |  |  |
| Description |   | thstat even |   |   |   |   |   |   |  |  |  |

#### Int10 mask (Read/Write) 0xD000\_105A

| Bits        | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0           |  |  |  |
|-------------|---|-----|---|---|---|---|---|-------------|--|--|--|
| Default     |   | 0x1 |   |   |   |   |   |             |  |  |  |
| Description |   | •   |   |   | • | • |   | thstat even |  |  |  |

Thstate even strip finished

#### Intl1 (Read/Write) 0xD000\_105C - THUMBNALI STATISTIC

| Bits        | 7 | 6 | 5 | 4 | 3 | 2   | 1 | 0          |
|-------------|---|---|---|---|---|-----|---|------------|
| Default     |   |   |   |   |   | 0x( | ) |            |
| Description |   |   |   |   |   |     |   | thstat odd |

#### <u>Int11\_mask (Read/Write) 0xD000\_105E</u>

| Bits        | 7 | 6 | 5 | 4 | 3 | 2   | 1 | 0          |
|-------------|---|---|---|---|---|-----|---|------------|
| Default     |   |   |   |   |   | 0x1 | 1 |            |
| Description |   |   |   | • |   |     |   | thstat odd |

Thstate odd strip finished

#### <u>Int12 (Read/Write) 0xD000\_1060 - TG vector[13:0]</u>

| Bits        | 13 | 12     | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-------------|----|--------|----|----|----|----|----|----|----|----|----|----|----|----|
| Default     |    | 0x0000 |    |    |    |    |    |    |    |    |    |    |    |    |
| description | TG | TG     | TG | TG | TG | TG | TG | TG | TG | TG | TG | TG | TG | TG |

SAMSUNG PROPRIETARY



|              | vec<br>[13]       | vec<br>[12]           | vec<br>[11]       | vec<br>[10]       | vec<br>[9]       | vec<br>[8]       | vec<br>[7]       | vec<br>[6]       | vec<br>[5]       | vec<br>[4]       | vec<br>[3]       | vec<br>[2]       | vec<br>[1]       | vec<br>[0]       |
|--------------|-------------------|-----------------------|-------------------|-------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Int12_mask ( | Read/V            | Vrite) <mark>0</mark> | <u>xD000</u>      | <u>1062</u>       |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| Bits         | 13                | 12                    | 11                | 10                | 9                | 8                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
| Default      |                   |                       |                   |                   |                  |                  | 0x3FF            | F                |                  |                  |                  |                  |                  |                  |
| description  | TG<br>vec<br>[13] | TG<br>vec<br>[12]     | TG<br>vec<br>[11] | TG<br>vec<br>[10] | TG<br>vec<br>[9] | TG<br>vec<br>[8] | TG<br>vec<br>[7] | TG<br>vec<br>[6] | TG<br>vec<br>[5] | TG<br>vec<br>[4] | TG<br>vec<br>[3] | TG<br>vec<br>[2] | TG<br>vec<br>[1] | TG<br>vec<br>[0] |

| Interrupt Name         | Bit           | Description                                                            |
|------------------------|---------------|------------------------------------------------------------------------|
| TG frame start         | TG_vector[0]  | Indicates Vertical and Horizontal counters zero.                       |
| TG frame end           | TG_vector[1]  | Indicates Vertical and Horizontal counters last value.                 |
| TG line start          | TG_vector[2]  | Indicates Horizontal counters zero.                                    |
| TG line int0           | TG_vector[3]  | Indicates Vertical counter equals interrupt register_0.(immediate)     |
| TG line int1           | TG_vector[4]  | Indicates Vertical counter equals interrupt register_1.(non immediate) |
| TG active start        | TG_vector[5]  | Indicates start of active visible lines readout.                       |
| TG active end          | TG_vector[6]  | Indicates end of active visible lines readout.                         |
| TG LE Rout start       | TG_vector[7]  | Indicates start of long exposure readout.                              |
| TG SE Rout start       | TG_vector[8]  | Indicates start of short exposure readout.                             |
| TG                     |               | Indicates the timing of global array reset. (All lines were globally   |
| Global_array_reset     | TG_vector[9]  | reset)                                                                 |
| TG Vsync start         | TG_vector[10] | Indicates Vsync signal start.                                          |
| TG all line integrated | TG_vector[11] | Indicates integration event of last image line.                        |
| TG last long readout   | TG_vector[12] | Indicates finish of long readout.                                      |
| TG last short readout  | TG_vector[13] | Indicates finish of short readout.                                     |

### Int15 (Read/Write) 0xD000\_106C - TG strobe ({out/in}{fe/re})

| Bits        | 7 | 6 | 5 | 4  | 3               | 2               | 1                   | 0                   |
|-------------|---|---|---|----|-----------------|-----------------|---------------------|---------------------|
| Default     |   |   |   | 0x | 00              |                 |                     |                     |
| Description |   |   |   |    | TG strobe in RE | TG strobe in FE | TG strobe<br>out RE | TG strobe<br>out FE |

# Int15 mask (Read/Write) 0xD000\_106E

| Bits        | 7 | 6 | 5 | 4 | 3               | 2               | 1                   | 0                   |
|-------------|---|---|---|---|-----------------|-----------------|---------------------|---------------------|
| Default     |   |   |   | 0 | x0F             |                 |                     |                     |
| Description |   |   |   |   | TG strobe in RE | TG strobe in FE | TG strobe<br>out RE | TG strobe<br>out FE |

TG strobe out/in – Falling Edge/Rising Edge

# PLL - RB Register (Not interrupt) 0xD000\_1070

| Bits        | 7 | 6 | 5 | 4 | 3 | 2 | 1             | 0             |  |
|-------------|---|---|---|---|---|---|---------------|---------------|--|
| Default     |   |   |   |   |   | C | x0            |               |  |
| Description |   | • |   | • | • |   | PLL_lock_fall | PLL_lock_rise |  |



### PLL mask (Read/Write) 0xD000\_1072

| Bits        | 7 | 6 | 5 | 4 | 3 | 2 | 1             | 0             |
|-------------|---|---|---|---|---|---|---------------|---------------|
| Default     |   |   |   |   |   | 0 | x3            |               |
| Description |   |   |   |   |   |   | PLL_lock_fall | PLL_lock_rise |

PLL\_lock\_fall - Event Pll lock falling edge

*PLL\_lock\_rise* – Event Pll lock rising edge

### MIPI - RB Register (Not interrupt) 0xD000\_1074

| Bits        | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7    | 6 | 5 | 4 | 3 | 2 | 1      | 0      |
|-------------|----|----|----|----|----|---|----|------|---|---|---|---|---|--------|--------|
| Default     |    |    |    |    |    |   | 0x | 0000 |   |   |   |   |   |        |        |
| description |    |    |    |    |    |   |    |      |   |   |   |   | ( | Outif_ | errors |

**Test port** - Enables output debug registers.

#### MIPI\_mask (Read/Write) 0xD000\_1076

| Bits        | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7    | 6 | 5 | 4 | 3 | 2 | 1       | 0      |
|-------------|----|----|----|----|----|---|----|------|---|---|---|---|---|---------|--------|
| Default     |    |    |    |    |    |   | 0x | 7FFF |   |   |   |   |   |         |        |
| description |    |    |    |    |    |   |    |      |   |   |   |   |   | Outif_e | errors |

- [14] ileaver\_error\_video\_underflow
- [13] ileaver\_error\_jpeg\_underflow
- [12] ileaver\_error\_emb\_underflow
- [11] ileaver\_error\_missed\_event
- [10] ileaver\_error\_events\_overflow
- [9] ileaver\_error\_syncbuf\_overflow
- [8] pack\_video\_error\_overflow
- [7] pack\_video\_error\_rw\_contention
- [6] pack\_video\_error\_size
- [5] pack\_jpeg\_error\_overflow
- [4] pack\_jpeg\_error\_rw\_contention
- [3] pack\_emb\_error\_overflow
- [2] pack\_emb\_error\_rw\_contention
- [1] csi2llp\_error\_starvation\_sync
- [0] csi2llp\_error\_inconsistence\_sync

#### PVI – RB Register (Not interrupt) 0xD000\_1078

| Bits                              | 8 | 7                                                          | 6 | 5   | 4 | 3 | 2                  | 1                  | 0                |  |  |  |  |
|-----------------------------------|---|------------------------------------------------------------|---|-----|---|---|--------------------|--------------------|------------------|--|--|--|--|
| Default                           |   |                                                            |   |     |   |   | 0x00               |                    |                  |  |  |  |  |
| Description                       |   | pvi_lpckt_err_sync   pvi_spckt_err_sync   pvi_seq_err_sync |   |     |   |   |                    |                    |                  |  |  |  |  |
| PVI mask (Read/Write) 0xD000_107A |   |                                                            |   |     |   |   |                    |                    |                  |  |  |  |  |
| Bits                              | 8 | 7                                                          | 6 | 5 4 | 3 |   | 2                  | 1                  | 0                |  |  |  |  |
| Default                           |   | 0x7                                                        |   |     |   |   |                    |                    |                  |  |  |  |  |
| Description                       |   |                                                            |   | •   |   |   | pvi_lpckt_err_sync | pvi_spckt_err_sync | pvi_seq_err_sync |  |  |  |  |

#### MI2C - RB Register (Not interrupt) 0xD000\_107C

| Bits        | 7 | 6   | 5 | 4 | 3 | 2 | 1                 | 0             |  |  |  |
|-------------|---|-----|---|---|---|---|-------------------|---------------|--|--|--|
| Default     |   | 0x0 |   |   |   |   |                   |               |  |  |  |
| Description |   |     |   |   |   |   | mi2c_transfer_end | mi2c_fifo_int |  |  |  |

SAMSUNG ELECTRONICS

#### MI2C mask (Read/Write) 0xD000\_107E

| Bits        | 7 | 6   | 5 | 4 | 3 | 2 | 1                 | 0             |  |  |  |
|-------------|---|-----|---|---|---|---|-------------------|---------------|--|--|--|
| Default     |   | 0x3 |   |   |   |   |                   |               |  |  |  |
| Description |   |     |   |   |   |   | mi2c_transfer_end | mi2c_fifo_int |  |  |  |

**mi2c\_transfer\_end -** The end transfer interrupt is sent when the master I2C completes sending or receiving the data according to its programming.

mi2c\_fifo\_int - The FIFO interrupt is set when MI2C FIFO is half occupancy

#### D0\_D4\_cs12 [11:0] (Read/Write) 0xD000\_1082

| Bits        | 11 | 10    | 9  | 8    | 7  | 6       | 5 | 4       | 3 | 2       | 1 | 0      |  |  |
|-------------|----|-------|----|------|----|---------|---|---------|---|---------|---|--------|--|--|
| Default     |    | 0x155 |    |      |    |         |   |         |   |         |   |        |  |  |
| Description |    |       | D4 | cd10 | D: | D3 cd10 |   | D2 cd10 |   | D1 cd10 |   | 0 cd10 |  |  |

 $D0\_cd10$  [1:0] – D0 pad cd1/0 control { $D0\_cd1$ ,  $D0\_cd0$ }.

00 - 2mA

01 - 4mA

10 - 6mA

11 - 8mA

 $D1\_cd10$  [1:0] – D1 pad cd1/0 control { $D1\_cd1$ ,  $D1\_cd0$ }.

 $D2\_cd10$  [1:0] – D2 pad cd1/0 control { $D2\_cd1$ ,  $D2\_cd0$ }.

 $D3\_cd10$  [1:0] – D3 pad cd1/0 control { $D3\_cd1$ ,  $D3\_cd0$ }.

 $D4\_cd10$  [1:0] – D4 pad cd1/0 control { $D4\_cd1$ ,  $D4\_cd0$ }.

#### D9 D5 cd12 [11:0] (Read/Write) 0xD000 1084

| Bits          | 11                                       | 10        | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---------------|------------------------------------------|-----------|---|---|---|---|---|---|---|---|---|---|--|--|
| Default       |                                          | 0x155     |   |   |   |   |   |   |   |   |   |   |  |  |
| Description   |                                          | D9_cd10   |   |   |   |   |   |   |   |   |   |   |  |  |
| D5_cd10 [1:0] | <b> </b> –                               | D5 pad cd |   |   | _ |   |   |   |   |   |   |   |  |  |
| D6 cd10 [1:0] | - D6 pad cd1/0 control {D6 cd1, D6 cd0}. |           |   |   |   |   |   |   |   |   |   |   |  |  |

Do\_ca10 [1:0] - Do pad cd1/0 control {Do\_ca1, Do\_ca0}

D7\_cd10 [1:0] - D7 pad cd1/0 control {D7\_cd1, D7\_cd0}.

D8\_cd10 [1:0] - D8 pad cd1/0 control {D8\_cd1, D8\_cd0}.

 $D9\_cd10$  [1:0] – D9 pad cd1/0 control { $D9\_cd1$ ,  $D9\_cd0$ }.

#### <u>GPIO\_cd10 [11:0] (Read/Write) 0xD000\_1086</u>

| Bits        | 11                               | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1      | 0 |  |  |  |
|-------------|----------------------------------|------|---|---|---|---|---|---|---|---|--------|---|--|--|--|
| Default     |                                  | 0x55 |   |   |   |   |   |   |   |   |        |   |  |  |  |
| Description | GPIO3_cd10 GPIO2_cd10 GPIO1_cd10 |      |   |   |   |   |   |   |   |   | 1_cd10 |   |  |  |  |

*GPIO1\_cd10* [1:0] - *GPIO1* pad cd1/cd0 control / *GPIO1\_cd1*, *GPIO1\_cd0*}.

GPIO2\_cd10 [3:2] - GPIO2 pad cd1/cd0 control { GPIO2\_cd1, GPIO2\_cd0}.

GPIO3\_cd10 [5:4] - GPIO3 pad cd1/cd0 control { GPIO3\_cd1, GPIO3\_cd0}.



**SAMSUNG PROPRIETARY** 

**61/**82

#### CLKs\_cd10 [11:0] (Read/Write) 0xD000\_1088

| Bits           | 11                                                         | 11 10                                                   |       | 8       | 7        | 6         | 5        | 4      | 3    | 2      | 1    | 0      |  |  |  |
|----------------|------------------------------------------------------------|---------------------------------------------------------|-------|---------|----------|-----------|----------|--------|------|--------|------|--------|--|--|--|
| Default        |                                                            |                                                         |       |         |          | 0x55      | 55       |        |      |        |      |        |  |  |  |
| Description    |                                                            | Sda_cd10                                                | S     | cl_cd10 | PCL      | K_cd10    | Re       | served | Vsyn | c_cd10 | Hsyn | c_cd10 |  |  |  |
| Hsync _cd10 [  | 1:0] –                                                     | 0] - Hsync pad cs1/0 control { Hsync _cd1, Hsync _cd0}. |       |         |          |           |          |        |      |        |      |        |  |  |  |
| Vsync _cd10 [  | [1:0] – Vsync pad cs1/0 control { Vsync _cd1, Vsync _cd0}. |                                                         |       |         |          |           |          |        |      |        |      |        |  |  |  |
| PCLK _cd10 [   | 1:0] –                                                     | PCLK pad                                                | cs1/0 | control | { PCLK _ | _cd1, PCI | LK _cd0} | •      |      |        |      |        |  |  |  |
| Scl _cd10 [1:0 | 0] - Scl pad cs1/0 control { Scl _cd1, Scl _cd0}.          |                                                         |       |         |          |           |          |        |      |        |      |        |  |  |  |
| Sdat _cd10 [1: | :0] - Sdat pad cs1/0 control { Sdat _cd1, Sdat _cd0}.      |                                                         |       |         |          |           |          |        |      |        |      |        |  |  |  |

#### Cnt\_normal\_output\_en [11:0] (Read/Write) 0xD000\_108A

| Bits        | 12 | 11     | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|----|--------|----|---|---|---|---|---|---|---|---|---|---|--|
| Default     |    | 0x1111 |    |   |   |   |   |   |   |   |   |   |   |  |
| Description |    |        |    |   |   |   |   |   |   |   |   |   |   |  |

d0\_en = cnt\_normal\_output\_en[0];
d1\_en = cnt\_normal\_output\_en[1];
d2\_en = cnt\_normal\_output\_en[2];
d3\_en = cnt\_normal\_output\_en[3];
d4\_en = cnt\_normal\_output\_en[4];
d5\_en = cnt\_normal\_output\_en[5];
d6\_en = cnt\_normal\_output\_en[6];
d7\_en = cnt\_normal\_output\_en[7];
d8\_en = cnt\_normal\_output\_en[8];
d9\_en = cnt\_normal\_output\_en[9];
hsync\_en = cnt\_normal\_output\_en[10];
vsync\_en = cnt\_normal\_output\_en[11];
pclk\_en = cnt\_normal\_output\_en[12];

# <u>Cnt\_normal\_output\_ien [11:0] (Read/Write) 0xD000\_108C</u>

| Bits        | 12 | 11     | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|----|--------|----|---|---|---|---|---|---|---|---|---|---|--|
| Default     |    | 0x1111 |    |   |   |   |   |   |   |   |   |   |   |  |
| Description |    |        |    |   |   |   |   |   |   |   |   |   |   |  |

d0\_en = cnt\_normal\_output\_ien[0]; d1\_en = cnt\_normal\_output\_ien[1];



d2\_en = cnt\_normal\_output\_ien[2];
d3\_en = cnt\_normal\_output\_ien[3];
d4\_en = cnt\_normal\_output\_ien[4];
d5\_en = cnt\_normal\_output\_ien[5];
d6\_en = cnt\_normal\_output\_ien[6];
d7\_en = cnt\_normal\_output\_ien[7];
d8\_en = cnt\_normal\_output\_ien[8];
d9\_en = cnt\_normal\_output\_ien[9];
hsync\_en = cnt\_normal\_output\_ien[10];
vsync\_en = cnt\_normal\_output\_ien[11];
pclk\_en = cnt\_normal\_output\_ien[12];

#### sel\_gtg\_types(Read/Write) 0xD000\_1090

| Bits        | 8                    | 7      | 6         | 5   | 4 | 3       | 2        | 1  | 0 |  |  |
|-------------|----------------------|--------|-----------|-----|---|---------|----------|----|---|--|--|
| Default     | 0x155                |        |           |     |   |         |          |    |   |  |  |
| Description | Sel_gtg_types_bypass | Sel_gt | g_line_ty | /ре |   | Sel_gto | g_col_ty | ре |   |  |  |

Sel\_gtg\_col\_type - Select the gtg-col type to be capture. Default =4'h5 [5BA], which is active pixels code.

Sel\_gtg\_line\_type - Select the gtg-line type to be capture. Default =4'h5 [5BA], which is active lines code.

Sel\_gtg\_types\_bypass – bypass all pixels to isp chain. Default 1'b1 – no filtering.

#### sel\_bayer\_tg\_isp\_n (Read/Write) 0xD000\_1092

| Bits        | 7 | 6 | 5 | 4 | 3 | 2   | 1 | 0                  |
|-------------|---|---|---|---|---|-----|---|--------------------|
| Default     |   |   |   |   |   | 0x1 |   |                    |
| Description |   |   |   |   |   |     |   | sel_bayer_tg_isp_n |

When '1' – The Bayer for OUTIF is coming from TG output (after sensor\_fe blocks).

When '1' - The Bayer for OUTIF is coming from GRAS output bus.

### Pclk\_delay\_r (Read/Write) 0xD000\_1094

| Bits        | 7          | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |  |
|-------------|------------|-----|---|---|---|---|---|---|--|--|--|--|--|
| Default     |            | 0x0 |   |   |   |   |   |   |  |  |  |  |  |
| Description | Pclk_delay | y_r |   |   |   |   |   |   |  |  |  |  |  |



#### chip\_id\_ (READ only) 0xD000\_1096

| I | Bits        | 15            | 14     | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-------------|---------------|--------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1 | Default     |               | 0x05BA |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|   | description | Chip ID – 5BA |        |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

### chip\_version (READ only) 0xD000\_1098

| Bits        | 15   | 14                | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------|-------------------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Default     |      | 0x00              |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| description | Chip | Chip version – 00 |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

CHIP\_ID 05BA CHIP\_VERSION 00

### TP\_enable0 [15:0] (Read/Write) 0xD000\_1100

| Bits        | 15   | 14     | 13   | 12   | 11   | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-------------|------|--------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Default     |      | 0x0000 |      |      |      |      |     |     |     |     |     |     |     |     |     |     |
| Description | TP15 | TP14   | TP13 | TP12 | TP11 | TP10 | TP9 | TP8 | TP7 | TP6 | TP5 | TP4 | TP3 | TP2 | TP1 | TP0 |

**TP\_enable0[15:0]** — if bit is set the corresponding Trap comparator is enabled.

### <u>Trap\_add [15:0] (Read/Write) 0xD000\_1110 ~ 0xD000\_112E</u>

| Bits        | 15     | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0   |
|-------------|--------|----|----|----|----|----|---|---|---|---|---|---|---|---|------|-----|
| Default     | 0x0000 |    |    |    |    |    |   |   |   |   |   |   |   |   |      |     |
| Description |        |    |    | •  |    |    |   |   | • | • |   |   | • | • | Trap | add |

**Trap\_add** – 0-31 addresses registers related to enable0.

This address can be compared to the address arrives from the core, and if equals it will be replaced with the Patch address.

#### Patch\_add [15:0] (Read/Write) 0xD000\_1150 ~ 0xD000\_116E

| Bits        | 15     | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1                  | 0    |
|-------------|--------|----|----|----|----|----|---|---|---|---|---|---|---|---|--------------------|------|
| Default     | 0x0000 |    |    |    |    |    |   |   |   |   |   |   |   |   |                    |      |
| Description |        |    |    |    |    |    |   |   |   |   |   |   |   |   | Patch <sub>.</sub> | _add |

**Patch\_add** – 0-31 addresses registers related to enable0.

This address can be placed instead of the core address, if the Trap address equals to the core address.

# SENSOR FRONT END REGISTERS(0XD000\_3000 ~ 0XD000\_3FFF)



#### Disable\_ISP\_input\_data (Read/Write) 0xD000\_3000

| Bits        | 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0                      |
|-------------|---|----------|---|---|---|---|---|------------------------|
| Default     | 0 | 0        | 0 | 0 | 0 | 0 | 0 | 0                      |
| description |   | Reserved |   |   |   |   |   | Disable_ISP_input_data |

#### Disable\_ISP\_input\_data - Bayer Data and Controls zero muxing

0 - Regular data input to GISP

1 - Zero input data/controls to GISP

# Bayer Crop

### bcrop bypass 0xD000 3200

Address: 0x00

| Bits        | 7       | 6  | 5 | 4 | 3 | 2 | 1 | 0            |
|-------------|---------|----|---|---|---|---|---|--------------|
| Default     | 0       | 0  | 0 | 0 | 0 | 0 | 0 | 1            |
| Description | reserve | ed |   |   |   |   |   | bcrop_bypass |

# bcrop\_start\_x 0xD000\_3202

Address: 0x02



#### **TECHNICAL DATA SHEET(R01)**

| Bits        | 11            | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---------------|----|---|---|---|---|---|---|---|---|---|---|
| Default     | 0             | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | bcrop_start_x |    |   |   |   |   |   |   |   |   |   |   |

crop\_start\_x - defines the X-coordinate of the button left corner of the output window in the input image

# bcrop\_start\_y 0xD000\_3204

Address: 0x04

| Bits        | 10      | 9       | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---------|---------|---|---|---|---|---|---|---|---|---|
| Default     | 0       | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | bcrop_s | start_y |   |   |   |   |   |   |   |   |   |

crop\_start\_x - defines the Y-coordinate of the button left corner of the output window in the input image

# bcrop\_size\_x 0xD000\_3206

Address: 0x06

| Bits        | 11     | 10     | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|--------|--------|---|---|---|---|---|---|---|---|---|---|
| Default     | 0      | 1      | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | bcrop_ | size_x |   |   |   |   |   |   |   |   |   |   |

bcrop\_size\_x - defines the image size X-coordinate of the output window

# bcrop\_size\_y 0xD000\_3208

Address: 0x08

| Bits        | 10      | 9      | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---------|--------|---|---|---|---|---|---|---|---|---|
| Default     | 1       | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | bcrop_s | size_y |   |   |   |   |   |   |   |   |   |

bcrop\_size\_y - defines the iamge size Y-coordinate of the output window



# DTP (Digital Test Pattern Generator) dtp\_mode (Read/Write) 0xD000\_3100

| Bits        | 7 | 6 | 5        | 4 | 3 | 2 | 1        | 0 |
|-------------|---|---|----------|---|---|---|----------|---|
| Default     | 0 | 0 | 0        | 0 | 0 | 0 | 0        | 0 |
| description |   |   | Reserved |   |   |   | Dtp mode |   |

**Dtp\_mode** - Controls the output of the test pattern module.

- 0 no pattern
- 1 solid color
- 2 100% color bar
- 3 fade to grey color bars
- 4 PN9
- 5 PN12
- 6 Macbeth

# dtp\_solid\_red (Read/Write) 0xD000\_3102

| Bits    | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|----|----|---|---|---|---|---|---|---|---|---|---|
| Default | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

description dtp\_solid\_red

Dtp\_solid\_red - The test data used to replace red pixel data

# <u>dtp\_solid\_green\_r (Read/Write) 0xD000\_3104</u>

| Bits        | 11 | 10 | 9 | 8 | 7  | 6        | 5       | 4 | 3 | 2 | 1 | 0 |
|-------------|----|----|---|---|----|----------|---------|---|---|---|---|---|
| Default     | 0  | 0  | 0 | 0 | 0  | 0        | 0       | 0 | 0 | 0 | 0 | 0 |
| description |    |    |   |   | dt | p_solid_ | _green_ | r |   |   |   |   |

Dtp\_solid\_green\_r - The test data used to replace green pixel data (on Red line)

# dtp\_solid\_green\_b (Read/Write) 0xD000\_3106

| Bits        | 11 | 10 | 9 | 8 | 7  | 6        | 5       | 4  | 3 | 2 | 1 | 0 |
|-------------|----|----|---|---|----|----------|---------|----|---|---|---|---|
| Default     | 0  | 0  | 0 | 0 | 0  | 0        | 0       | 0  | 0 | 0 | 0 | 0 |
| description |    |    |   |   | dt | p_solid_ | _green_ | .b |   |   |   |   |

Dtp\_solid\_green\_b - The test data used to replace green pixel data (on Blue line)

# <u>dtp\_solid\_blue (Read/Write) 0xD000\_3108</u>

| Bits    | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|----|----|---|---|---|---|---|---|---|---|---|---|
| Default | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

description dtp\_solid\_blue

\*Dtp\_solid\_blue - The test data used to replace blue pixel data

SAMSUNG ELECTRONICS SAMSUNG PROPRIETARY

**67/**82

| <b>Dtp</b> | cursor | h | width | (Read/Write | 0xD000 | 310A |
|------------|--------|---|-------|-------------|--------|------|
|------------|--------|---|-------|-------------|--------|------|

Bits ()Default description

dtp\_cursor\_h\_width

Dtp\_cursor\_h\_width - Defines the width of the horizontal cursor (in pixels)

# Dtp\_cursor\_h\_position (Read/Write) 0xD000\_310C

Bits Default 

description dtp\_cursor\_h\_position

Dtp\_cursor\_h\_position - Defines the top edge of the horizontal cursor (actual value is value+1 since first pixel is zero)

# Dtp\_cursor\_v\_width (Read/Write) 0xD000 310E

Bits Default description dtp\_cursor\_v\_width

Dtp\_cursor\_v\_width - Defines the width of the vertical cursor (in pixels)

# Dtp\_cursor\_v\_position (Read/Write) 0xD000\_3110

Bits Default 

description dtp\_cursor\_v\_position

**Dtp\_cursor\_v\_position** - Defines the left-hand edge of the vertical cursor.

A value of 0xFFFF switches the vertical cursor into automatic mode where it automatically advances every frame. (actual value is value+1 since first line is zero)

# Dtp\_bit\_mask (Read/Write) 0xD000 3112

Bits Default 

description Bit\_Mask\_pattern Bit mask

Defines ancillary configurations for test pattern modes.

bit\_mask - mask for 12-bit bayer.

Bit\_mask\_pattern - bit mask pattern.

0 - masked bits replaced with 0.

1 - masked bits replaced with 1.

#### Dtp\_color\_mask (Read/Write) 0xD000\_3114

SAMSUNG **ELECTRONICS** 

Bits Default description Color\_Mask\_pattern Reserved color\_mask

Defines ancillary configurations for test pattern modes.

**color\_mask** – color masking (3=GreenR, 2=Red, 1=GreenB, 0=Blue)(1=synthetic image, replace with fix value, 0=remain original value).

color\_mask\_pattern - color mask pattern.

0 - masked colors replaced with 0.

1 - masked colors replaced with 1.

# <u>Dtp\_fade\_aux (Read/Write) 0xD000\_3116</u>

Bits () Default 

description reserved Fade\_aux

Defines ancillary configurations for test pattern modes.

Fade\_aux- number of LSBs for quanization (Zero padding only)

# Dtp\_size\_x (Read/Write) 0xD000\_3118

Bits Default description Dtp\_Size\_x

**Dtp\_Size\_x** – Defines X-size of out-coming synthetic image.

.

# Dtp\_size\_y (Read/Write) 0xD000\_311A

Bits Default description Dtp\_Size\_y

*Dtp\_Size\_y* – Defines Y-size of out-coming synthetic image.

#### Notes:

- 1. Skip-to feature allowed.
- 2. No special bypass bit indicating if processed or non-processed test-pattern will be send out via PVI. Binning enable/disable is enough to play the role.
- 5. The colors of Macbeth are standard only globally. Slight deviations can appear from one Macbeth color chart to another.
- 6. Windowing allowed. Dedicated local registers (sizeX, sizeY) define synthetic picture size.

# <u>FirstPixelFirstLineColor (Read/Write) 0xD000\_311C</u>

| Bits        | 10            | 9                                                                       | 8            | 7            | 6            | 5          | 4         | 3     | 2 | 1 | 0 |  |  |
|-------------|---------------|-------------------------------------------------------------------------|--------------|--------------|--------------|------------|-----------|-------|---|---|---|--|--|
| Default     |               |                                                                         |              |              |              |            |           |       |   | 0 | 0 |  |  |
| Description | Bit[0] - Cont | Bit[0] - Controls the color of first line in frame (0 – red, 1 - blue). |              |              |              |            |           |       |   |   |   |  |  |
|             | Bit[1] - Cont | rols the co                                                             | olor of firs | t pixel in f | irst line (0 | ) – green, | 1 - red/b | lue). |   |   |   |  |  |



SAMSUNG PROPRIETARY

ONICS 69/82

# **HBinning**

# hbin\_control 0xD000\_3400

Address: 0x00

| Bits        | 7    | 6     | 5 | 4 | 3 | 2               | 1              | 0              |
|-------------|------|-------|---|---|---|-----------------|----------------|----------------|
| Default     | 0    | 0     | 0 | 0 | 0 | 1               | 0              | 0              |
| Description | rese | erved | t |   |   | binning_divide2 | binning_active | binning_bypass |

Asserted binning\_active -> average of two horizontal adjacent pixels from the same color. Asserted binning\_divide2 -> division by two on the binning result

Note that binning\_bypass=0 and binning\_active=0 is equivalent to binning\_bypass=1



#### SENSOR FRONT END GTG REGISTERS(0XD000\_F000 ~ 0XD000\_FFFF)



### Sensor ISP FE Config

# Adc resolution Control 0xD000\_FC00

Address: 0x00

| Bits        | 7 | 6 | 5        | 4 | 3 | 2        | 1      | 0     |
|-------------|---|---|----------|---|---|----------|--------|-------|
| Default     | 0 | 0 | 0        | 0 | 0 | 0        | 1      | 0     |
| description |   |   | Reserved | t |   | adc_mode | adc_re | s_sel |

adc\_res\_sel - Sel ADC resolution width.Bayer Data and Controls zero muxing

- 0 8 Bit data width.
- 1 9 Bit data width.
- 2 10 Bit data width. (default)
- 3 N/A

adc\_mode - Choose least or most significant bists (only in 9 or 10 bits resolutions).

- 0 least significant bists
- 1 most significant bists

#### **FEDTP**

### fedtp\_config 0xD000\_F600

Address: 0x00

| Bits 7 6 5 4 3 2 1 0 |  |
|----------------------|--|
|----------------------|--|



SAMSUNG PROPRIETARY

| Default     | 0       | 0  | 0 | 0       | 0    | 0 | 0 | 0            |
|-------------|---------|----|---|---------|------|---|---|--------------|
| Description | reserve | ed |   | fedtp_r | node |   |   | fedtp_bypass |

- 0 path through
- 1 solid color
- 2 gradient
- 3 address dependent noise
- 4 random
- 5 gradient + address dependent noise
- 6 gradient + random
- 7 out pixel attributes

# fedtp\_solid\_r 0xD000\_F602

Address: 0x02

| Bits        | 9        | 8      | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----------|--------|---|---|---|---|---|---|---|---|
| Default     | 1        | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | fedtp_sc | olid_r |   |   |   |   |   |   |   |   |

Red value for solid color output

### fedtp\_solid\_gr 0xD000\_F604

Address: 0x04

| Bits        | 9        | 8       | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----------|---------|---|---|---|---|---|---|---|---|
| Default     | 1        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | fedtp_so | olid_gr |   |   |   |   |   |   |   |   |

Green (Gr) value for solid color output

### fedtp\_solid\_gb 0xD000\_F606

Address: 0x06

| Bits        | 9       | 8       | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---------|---------|---|---|---|---|---|---|---|---|
| Default     | 1       | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | fedtp_s | olid_gb | • |   | • | • | • | • |   |   |

Green (Gb) value for solid color output

# fedtp\_solid\_b 0xD000\_F608

Address: 0x08

| Bits        | 9        | 8      | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----------|--------|---|---|---|---|---|---|---|---|
| Default     | 1        | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | fedtp_so | olid_b |   |   |   |   |   |   |   |   |

Blue value for solid color output

# fedtp\_gradient 0xD000\_F60A

Address: 0x0a

| Bits        | 9     | 8     | 7      | 6     | 5     | 4     | 3      |            | 2      |            | 1      |            | 0      |            |
|-------------|-------|-------|--------|-------|-------|-------|--------|------------|--------|------------|--------|------------|--------|------------|
| Default     | 0     | 0     | 0      | 0     | 0     | 0     | 0      |            | 0      |            | 1      |            | 1      |            |
| Description | fedtp | _grad | lient_ | fedtp | _grad | ient_ | fedtp_ | _gradient_ | fedtp_ | _gradient_ | fedtp_ | _gradient_ | fedtp_ | _gradient_ |

SAMSUNG PROPRIETARY



| vert_shift horz_shift vert_inv horz_inv vert horz |  | vert shift | horz shift | vert inv | horz inv | vert | horz |
|---------------------------------------------------|--|------------|------------|----------|----------|------|------|
|---------------------------------------------------|--|------------|------------|----------|----------|------|------|

Apply horizontal gradient

Apply vertical gradient

Invert address X

Invert address Y

Scaling factor for X dependent gradient

Scaling factor for Y dependent gradient

# fedtp\_noise 0xD000\_F60C

Address: 0x0C

| Bits        | 9           | 8              | 7            | 6              | 5            | 4              | 3                | 2          |
|-------------|-------------|----------------|--------------|----------------|--------------|----------------|------------------|------------|
| Default     | 0           | 0              | 0            | 0              | 0            | 0              | 0                | 0          |
| Description | fedtp_mode5 | 66_shift_right | fedtp_v_nois | se_shift_right | fedtp_h_nois | se_shift_right | fedtp_vert_noise | fedtp horz |

Right shift the random values

Enable horizontal address dependent noise 6bit

Enable vertical address dependent noise 6bit

Right shift for noise generated values

Right shift for noise generated values

Right shift for modes 5 and 6 generated values

### bpradic

# bpradlc\_control (Read/Write) 0xD000\_F700

Address: 0x00

| Bits        | 7       | 6           | 5            | 4       | 3 | 2 | 1                   | 0              |
|-------------|---------|-------------|--------------|---------|---|---|---------------------|----------------|
| Default     | 0       | 1           | 0            | 0       | 0 | 0 | 1                   | 0              |
| Description | bpradlc | _nactive_pe | edestal[2:0] | reserve | d |   | bpradlc_passthrough | bpradlc_bypass |

bpradlc\_nactive\_pedestal:

0:disable,

1:32,

2:64,

3:128,

4:256,

else - N.A.

bpradlc passthrough

Only active and CFPN data passthrough byradlc block. (not included OB data)

bpradlc\_bypass

All input data included OB data bypass bpradlc block. (Only for debugging)

### bpradlc\_ncfpn\_pedestal (Read/Write) 0xD000\_F702

Address: 0x02

| Bits        | 8       | 7                          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|---------|----------------------------|---|---|---|---|---|---|---|
| Default     | 0       | 0                          | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | Bpradlc | Bpradlc_ncfpnpedestal[8:0] |   |   |   |   |   |   |   |



Bpradlc\_ncfpnpedestal - determine the cfpn data pedestal

The register contain its actual value

0:0, 1:1,

.... 64:64,(default)

...

256:256 (max value)

# bpradlc\_rate\_control\_enable (Read/Write) 0xD000\_F704

#### Address: 0x04

| Bits        | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0                           |
|-------------|---------|---|---|---|---|---|---|-----------------------------|
| Default     | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 1                           |
| Description | reserve | d |   |   |   |   |   | bpradlc_rate_control_enable |

bpradlc\_rate\_control\_enable - enables pixel output rate control

# bpradlc\_pixels\_gap (Read/Write) 0xD000\_F706

#### Address: 0x06

| Bits        | 7        | 6        | 5         | 4  | 3 | 2 | 1 | 0 |
|-------------|----------|----------|-----------|----|---|---|---|---|
| Default     | 0        | 0        | 0         | 0  | 0 | 0 | 0 | 1 |
| Description | reserved | bpradlc_ | _pixels_g | ар |   |   |   |   |

bpradlc\_pixels\_gap - defines pixel output rate at the end of lines and for two last lines. Relevant while bpradlc\_rate\_control\_enable bit [0x0e] is set. Otherwise, pixels will be outputed every clock cycle

# Bpradlc f adlc tune r(Read/Write) 0xD000 F708

#### Address: 0x08

|             |         |                            |   |   | _ |   |   |   |  |
|-------------|---------|----------------------------|---|---|---|---|---|---|--|
| Bits        | 7       | 6                          | 5 | 4 | 3 | 2 | 1 | 0 |  |
| Default     | 0       | 0                          | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Description | bpradlo | opradic f adic tune r[7:0] |   |   |   |   |   |   |  |

Frame OB (R channel) data offset control register

# bpradle f adle tune gr (Read/Write) 0xD000 F70A

#### Address: 0x0a

| Bits        | 7       | 6                           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|---------|-----------------------------|---|---|---|---|---|---|--|--|
| Default     | 0       | 0                           | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| Description | bpradlo | opradlc_f_adlc_tune_gr[7:0] |   |   |   |   |   |   |  |  |

Frame OB (Gr channel) data offset control register

# bpradlc\_f\_adlc\_tune\_gb (Read/Write) 0xD000\_F70C

SAMSUNG ELECTRONICS Address: 0x0c

| Bits        | 7                                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|--------------------------------------|---|---|---|---|---|---|---|--|
| Default     | 0                                    | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Description | cription bpradlc_f_adlc_tune_gb[7:0] |   |   |   |   |   |   |   |  |

Frame OB (Gb channel) data offset control register

# bpradlc\_f\_adlc\_tune\_b (Read/Write) 0xD000\_F70E

Address: 0x0e

| Bits        | 7       | 6                          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|---------|----------------------------|---|---|---|---|---|---|--|
| Default     | 0       | 0                          | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Description | bpradlo | opradlc_f_adlc_tune_b[7:0] |   |   |   |   |   |   |  |

Frame OB (B channel) data offset control register

# bpradlc\_f\_adlc\_tune\_total (Read/Write) 0xD000\_F710

Address: 0x10

| Bits        | 7       | 6       | 5       | 4         | 3 | 2 | 1 | 0 |
|-------------|---------|---------|---------|-----------|---|---|---|---|
| Default     | 0       | 0       | 0       | 0         | 0 | 0 | 0 | 0 |
| Description | bpradlo | _f_adlc | _tune_t | otal[7:0] | ] |   |   |   |

All Frame OB data offset control register

# Bpradlc\_line\_adlc\_tune\_r(Read/Write) 0xD000\_F712

Address: 0x12

| Addices. U  | Addices: OXIE |          |         |          |   |   |   |   |  |  |  |  |
|-------------|---------------|----------|---------|----------|---|---|---|---|--|--|--|--|
| Bits        | 7             | 6        | 5       | 4        | 3 | 2 | 1 | 0 |  |  |  |  |
| Default     | 0             | 0        | 0       | 0        | 0 | 0 | 0 | 0 |  |  |  |  |
| Description | bpradlo       | c line a | dlc tun | e r[7:0] |   |   |   |   |  |  |  |  |

Line OB (R channel) data offset control register

# bpradlc line adlc tune gr (Read/Write) 0xD000 F714

Address: 0x14

| Addices. CA |         |                               |   |   |   |   |   |   |  |  |  |
|-------------|---------|-------------------------------|---|---|---|---|---|---|--|--|--|
| Bits        | 7       | 6                             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
| Default     | 0       | 0                             | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |
| Description | bpradlo | pradlc_line_adlc_tune_gr[7:0] |   |   |   |   |   |   |  |  |  |

Line OB (Gr channel) data offset control register



# bpradlc\_line\_adlc\_tune\_gb (Read/Write) 0xD000\_F716

Address: 0x16

| Bits        | 7       | 6                              | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|---------|--------------------------------|---|---|---|---|---|---|--|--|
| Default     | 0       | 0                              | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| Description | bpradlo | bpradlc_line_adlc_tune_gb[7:0] |   |   |   |   |   |   |  |  |

Line OB (Gb channel) data offset control register

# bpradlc line adlc tune b (Read/Write) 0xD000 F718

Address: 0x18

| Bits        | 7       | 6                             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------------|---------|-------------------------------|---|---|---|---|---|---|--|--|
| Default     | 0       | 0                             | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| Description | bpradlo | ppradlc_line_adlc_tune_b[7:0] |   |   |   |   |   |   |  |  |

Line OB (B channel) data offset control register

# bpradlc\_line\_adlc\_tune\_total (Read/Write) 0xD000\_F71A

Address: 0x1A

| Bits        | 7                                 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|-----------------------------------|---|---|---|---|---|---|---|--|
| Default     | 0                                 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Description | bpradlc_line_adlc_tune_total[7:0] |   |   |   |   |   |   |   |  |

All Line OB data offset control register

# bpradlc\_adlc\_en (Read/Write) 0xD000\_F71C

Address: 0x1C

| Bits        | 7   | 6   | 5  | 4 | 3 | 2                   | 1                 | 0                 |
|-------------|-----|-----|----|---|---|---------------------|-------------------|-------------------|
| Default     | 0   | 0   | 0  | 0 | 0 | 0                   | 0                 | 0                 |
| Description | res | erv | ed |   |   | bpradlc_f_l_adlc_en | bpradlc_f_adlc_en | bpradlc_h_adlc_en |

bpradlc\_f\_l\_adlc\_en - Line ADLC enable register for Frame OB data 0b:disable, 1b:enable

bpradlc\_f\_adlc\_en - Frame ADLC enable register 0b:disable, 1b:enable

bpradlc\_h\_adlc\_en - Line ADLC enable register 0b: disable, 1b: enable

# bpradlc\_adlc\_option (Read/Write) 0xD000\_F71E

Address: 0x1E

| Bits 7 6 5 4 | 3 | 2 | 1 | 0 |
|--------------|---|---|---|---|
|--------------|---|---|---|---|

SAMSUNG PROPRIETARY



| Default     | 0      | 0    | 0      | 0               | 0           | 0              | 0            | 0           |
|-------------|--------|------|--------|-----------------|-------------|----------------|--------------|-------------|
| Description | res    | erve | ed     | bpradlc_h_adlc_ | bpradlc_max | _data_clip_s   | bpradlc_f_ad | lc_max_data |
|             | ch_sel |      | ch_sel | el[1:0]         |             | _clip_sel[1:0] |              |             |

bpradlc\_h\_adlc\_ch\_sel - Line ADLC channel seperation option selection register

0: not seperating, 1: seperating

bpradlc\_max\_data\_clip\_sel[1:0] - Line ADLC maximum value limitation register

00 : Line ADLC data < 128

01: Line ADLC data < 256

10: Line ADLC data < 512

bpradlc\_f\_adlc\_max\_data\_clip\_sel[1:0] - Frame ADLC maximum value limitation register

00: Frame ADLC data < 128

01: Frame ADLC data < 256

10: Frame ADLC data < 512

# bpradlc\_adlc\_bpr\_en (Read/Write) 0xD000 F720

Address: 0x20

| Bits        | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                   |
|-------------|---|---|---|---|---|---|---|---------------------|
| Default     | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                   |
| Description |   |   |   |   |   |   |   | bpradlc adlc bpr en |

bpradlc\_adlc\_bpr\_en - All ADLC data BPR(1-D Bad pixel replacement) enable register

0: disable, 1: enable

# bpradlc\_adlc\_bpr\_thresh (Read/Write) 0xD000\_F722

Address: 0x22

| Bits        | 7        | 6        | 5         | 4    | 3 | 2 | 1 | 0 |  |  |
|-------------|----------|----------|-----------|------|---|---|---|---|--|--|
| Default     | 0        | 0        | 0         | 0    | 0 | 0 | 0 | 0 |  |  |
| Description | bpradlc_ | _adlc_bp | r_thresh[ | 7:0] |   | • |   |   |  |  |

bpradlc\_adlc\_bpr\_thresh[7:0] - BPR threshould value for detecting bad pixels

When (D(n-1) - D(n)) value and (D(n+1)-D(n)) value are lager than bpradlc\_adlc\_bpr\_thresh[7:0] register value, then internal logic operates BPR algorithm.



#### **CFPN**

# cfpn\_config 0xD000\_F900

Address: 0x00

| Bits        | 9     | 8      | 7   | 6      | 5        | 4        | 3                  | 2                     | 1           | 0      |
|-------------|-------|--------|-----|--------|----------|----------|--------------------|-----------------------|-------------|--------|
| Default     | 0     | 0      | 0   | 1      | 0        | 0        | 0                  | 1                     | 0           | 1      |
| Description | cfpn_ | _ref_g | ain | cfpn_r | ef_lines | cfpn_    | cfpn_output_direct | cfpn_overflow_protect | cfpn_       | cfpn_  |
|             |       |        |     |        |          | hbinning |                    |                       | passthrough | bypass |

0x1 - Bypassing correction, all incoming data bypassed to output,

0x0 - No bypassing, performing CFPN correction (unless passthrough mode is set)

0x1 - incoming data bypassed to output, but MinCFPN, MaxCFPN, MeanRef and CFPN data are calculated divide incoming data by 2 to prevent overflow during MeanRef calculation

Output direct lines during CFPN collect data - can be enabled in regular operation or passthrough cfpn X binning - 0 - no binning

1 - binning 1/2

Number of reference lines to collect for MeanRef calculation

Number of reference lines = 2^(5+ref\_lines)

0x0 - 32

0x1 - 64

0x2 - 128

0x3 - 256

Reference Gain during direct lines = 2^(ref\_gain)

0x0 - 1

0x1 - 2

0x2 - 4

0x3 - 8

0x4 - 16

0x5 - 32

0x6 - 64

0x7 - reserved

# cfpn\_mean 0xD000\_F902

#### Address: 0x02

| Bits        | 11               | 10   | 9    | 8      | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|------------------|------|------|--------|---|---|---|---|---|---|---|---|
| Default     | 0                | 1    | 0    | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | cfpn num mean co | cfpn | mear | n star | t |   |   |   |   |   |   |   |

Pixel address to start mean columns calculation

Number of columns to perform calculation on them

Number of columns = 2^(7+num\_mean\_columns)

0x0 - 128

0x1 - 256

0x2 - 512

0x3 - 1024

# cfpn\_act\_start\_column 0xD000\_F904

Address: 0x04

SAMSUNG PROPRIETARY



| Bits        | 7         | 6          | 5  | 4 | 3 | 2 | 1 | 0 |
|-------------|-----------|------------|----|---|---|---|---|---|
| Default     | 1         | 0          | 1  | 0 | 0 | 1 | 1 | 0 |
| Description | cfpn_act_ | start_colu | mn |   |   |   |   |   |

Start address of active columns

# cfpn\_crnt\_gain 0xD000\_F906

Address: 0x06

| Bits        | 12             | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|----------------|----|----|---|---|---|---|---|---|---|---|---|---|--|
| Default     | 0              | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |  |
| Description | cfpn_crnt_gain |    |    |   |   |   |   |   |   |   |   |   |   |  |

Current analog gain 8.5 (8-integer, 5-fraction)

# cfpn\_min\_max (Read only) 0xD000\_F90A

Address: 0x0A

| Bits        | 15  | 14      | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|-----|---------|----|----|----|----|---|---|---|-----|---|---|---|---|---|---|
| Default     | 0   | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | Max | Max_FPN |    |    |    |    |   |   |   | FPN |   | • | • | • | • |   |

Max\_FPN - Maximal detected FPN (signed value – 2's complement)

Min\_FPN - Minimal detected FPN (signed value – 2's complement)

# <u>cfpn\_rate\_control\_enable (WRITE only) 0xD000\_F90C</u>

Address: 0x0C

| Addiess. UXUU | ,    |          |   |   |   |   |   |                          |
|---------------|------|----------|---|---|---|---|---|--------------------------|
| Bits          | 7    | 6        | 5 | 4 | 3 | 2 | 1 | 0                        |
| Default       | 0    | 0        | 0 | 0 | 0 | 0 | 0 | 0                        |
| Description   | rese | reserved |   |   |   |   |   | cfpn rate control enable |

cfpn\_rate\_control\_enable - enables pixel output rate control



# cfpn\_pixels\_gap (WRITE only) 0xD000\_F90E

Address: 0x0E

| Bits        | 7        | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|----------|-----------------|---|---|---|---|---|---|--|
| Default     | 0        | 0               | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Description | reserved | cfpn_pixels_gap |   |   |   |   |   |   |  |

cfpn\_pixels\_gap - defines pixel output rate at the end of lines and for two last lines.

Relevant while cfpn\_rate\_control\_enable bit [0x0e] is set.

Otherwise, pixels will be outputed every clock cycle.

# MSM (Periodic Offset)

### msm\_modes (Read/Write) 0xD000\_FA00

| Bits        | 7       | 6  | 5 | 4 | 3          | 2 | 1 | 0          |
|-------------|---------|----|---|---|------------|---|---|------------|
| Default     | 0       | 0  | 0 | 0 | 0          | 0 | 0 | 0          |
| Description | reserve | ed |   |   | gain_shift | t |   | msm_bypass |

shift left of: [up\_down\_limit(bayer +offset)]\*gain

# msm\_offset00 (Read/Write) 0xD000\_ FA 02

| Bits        | 12           | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|--------------|----|----|---|---|---|---|---|---|---|---|---|---|--|
| Default     | 0            | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Description | msm_offset00 |    |    |   |   |   |   |   |   |   |   |   |   |  |

offset for bayer input. 2's complement

### msm\_offset01 (Read/Write) 0xD000\_FA04

| r           | 1            | 1  | T  | 1_ | _ |   | _ | t <u> </u> | ١. | 1_ | 1 | ٠. |   |  |
|-------------|--------------|----|----|----|---|---|---|------------|----|----|---|----|---|--|
| Bits        | 12           | 11 | 10 | 9  | 8 | 7 | 6 | 5          | 4  | 3  | 2 | 1  | 0 |  |
| Default     | 0            | 0  | 0  | 0  | 0 | 0 | 0 | 0          | 0  | 0  | 0 | 0  | 0 |  |
| Description | msm_offset01 |    |    |    |   |   |   |            |    |    |   |    |   |  |

offset for bayer input. 2's complement

#### msm offset10 (Read/Write) 0xD000 FA06

| Bits        | 12           | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|--------------|----|----|---|---|---|---|---|---|---|---|---|---|
| Default     | 0            | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | msm_offset10 |    |    |   |   |   |   |   |   |   |   |   |   |

offset for bayer input. 2's complement

#### msm offset11 (Read/Write) 0xD000 FA08

| Bits        | 12           | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|--------------|----|----|---|---|---|---|---|---|---|---|---|---|--|
| Default     | 0            | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Description | msm_offset11 |    |    |   |   |   |   |   |   |   |   |   |   |  |

offset for bayer input. 2's complement

**SAMSUNG PROPRIETARY** 



# msm\_offset20 (Read/Write) 0xD000\_FA0A

| Bits        | 12           | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|--------------|----|----|---|---|---|---|---|---|---|---|---|---|--|
| Default     | 0            | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Description | msm_offset20 |    |    |   |   |   |   |   |   |   |   |   |   |  |

offset for bayer input. 2's complement

# msm\_offset21 (Read/Write) 0xD000 FA0C

| Bits        | 12           | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|--------------|----|----|---|---|---|---|---|---|---|---|---|---|
| Default     | 0            | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | msm_offset21 |    |    |   |   |   |   |   |   |   |   |   |   |

offset for bayer input. 2's complement

# msm\_offset30 (Read/Write) 0xD000\_FA0E

| Bits        | 12           | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|--------------|----|----|---|---|---|---|---|---|---|---|---|---|
| Default     | 0            | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | msm_offset30 |    |    |   |   |   |   |   |   |   |   |   |   |

offset for bayer input. 2's complement

# msm\_offset31 (Read/Write) 0xD000\_FA10

| Bits        | 12           | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|--------------|----|----|---|---|---|---|---|---|---|---|---|---|
| Default     | 0            | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Description | msm_offset31 |    |    |   |   |   |   |   |   |   |   |   |   |

offset for bayer input. 2's complement

# msm\_limit 0xD000\_FA12

#### Address: 0x12

| Bits        | 10        | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------------|-----------|---|---|---|---|---|---|---|---|---|---|--|
| Default     | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| Description | msm_limit |   |   |   |   |   |   |   |   |   |   |  |



#### **IMPORTANT NOTICE**

The information furnished by Samsung Electronics in this document is believed to be accurate and reliable. However, no responsibility is assumed by Samsung Electronics for its use, nor for any infringements of patents or other rights of third parties resulting from its use. No license is granted under any patents or patent rights of Samsung Electronics. Samsung Electronics reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current and complete.

#### For More Information

E-mail: jtjoo@samsung.com

http://www.samsung.com/Products/Semiconductor/index.htm

Copyright © 2006-2007 Samsung Electronics, Inc. All Rights Reserved

