











**TAS2505** 



ZHCS328B-FEBRUARY 2013-REVISED NOVEMBER 2016

# 具有音频处理功能的 TAS2505 2.6W 数字/模拟输入 D 类扬声器放大器

### 1 特性

- 单声道 D 类 BTL 扬声器放大器
  - 10% THD N 时功率为 2.6W(4Ω, 5.5V)
  - 10% THD+N 时的功率为 1.7W(8Ω, 5.5V)
- 支持数字和模拟输入
- 2.7V 至 5.5V 单电源
- 负载诊断功能:
  - 输出至 GND 短路
  - 终端至终端短路
  - 输出至电源短路
  - 过热
  - 直流输入
- 支持 9kHz 至 96kHz 的采样率
- 具有输出混合和电平控制的两个单端输入
- 嵌入式上电复位
- 可编程数字音频处理:
  - 低音增强
  - 高音
  - EQ(多达6个二阶滤波器)
- I<sup>2</sup>S, 左平衡, 右平衡, 数字信号处理器 (DSP) 和 时分复用 (TDM) 音频接口
- 可自动递增的 I<sup>2</sup>C 和 SPI 控制
- 24 引脚, VQFN 封装

### 2 应用

- 仪表组
- 自动紧急呼叫 (eCall)
- 远程信息处理

### 3 说明

TAS2505 是一款支持数字和模拟输入的单声道 D 类扬 声器放大器。该器件非常适用于汽车仪表组、紧急呼叫 (eCall) 和远程信息处理 应用。直接 I<sup>2</sup>S 输入免除了音 频信号路径对外部 DAC 的需求,集成式 LDO 则支持 单电源供电。除了集成之外, 该器件还 具备 可编程音 频处理功能。板载 DSP 支持低音增强、高音和 EQ (多达 6 个二阶滤波器)。片上 PLL 提供 DSP 所需 的高速时钟。音量由寄存器控制。

#### 器件信息(1)

| 器件型号    | 封装        | 封装尺寸 (标称值)      |
|---------|-----------|-----------------|
| TAS2505 | VQFN (24) | 4.00mm x 4.00mm |

(1) 要了解所有可用封装,请参阅数据表末尾的可订购产品附录。

#### 简化框图





| $\overline{}$ | $\Rightarrow$ |
|---------------|---------------|
| н             | ملحت          |
| _             | אני           |

| 1 | 特性 1                                               |    | 8.1 Overview                   | 15 |
|---|----------------------------------------------------|----|--------------------------------|----|
| 2 | 应用1                                                |    | 8.2 Functional Block Diagram   | 15 |
| 3 |                                                    |    | 8.3 Feature Description        | 15 |
| 4 | 修订历史记录                                             |    | 8.4 Device Functional Modes    | 17 |
| 5 | Pin Configuration and Functions                    |    | 8.5 Register Map               | 20 |
| 6 | Specifications                                     | 9  | Application and Implementation | 23 |
| U | 6.1 Absolute Maximum Ratings                       |    | 9.1 Application Information    | 23 |
|   | 6.2 ESD Ratings                                    |    | 9.2 Typical Applications       | 23 |
|   | 6.3 Recommended Operating Conditions               | 10 | Power Supply Recommendations   | 26 |
|   | 6.4 Thermal Information                            | 11 | Layout                         | 27 |
|   | 6.5 Electrical Characteristics                     |    | 11.1 Layout Guidelines         |    |
|   | 6.6 I <sup>2</sup> S/LJF/RJF Timing in Master Mode |    | 11.2 Layout Example            | 27 |
|   | 6.7 I <sup>2</sup> S/LJF/RJF Timing in Slave Mode  | 12 | 器件和文档支持                        |    |
|   | 6.8 DSP Timing in Master Mode                      |    | 12.1 文档支持                      | 28 |
|   | 6.9 DSP Timing in Slave Mode                       |    | 12.2 接收文档更新通知                  | 28 |
|   | 6.10 I <sup>2</sup> C Interface Timing             |    | 12.3 社区资源                      | 28 |
|   | 6.11 SPI Interface Timing                          |    | 12.4 商标                        | 28 |
|   | 6.12 Typical Characteristics                       |    | 12.5 静电放电警告                    | 28 |
| 7 | Parameter Measurement Information 14               |    | 12.6 Glossary                  | 28 |
| 8 | Detailed Description                               | 13 | 机械、封装和可订购信息                    | 28 |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

### Changes from Revision A (February 2013) to Revision B

**Page** 

#### Changes from Original (February 2013) to Revision A

Page

- Changed P<sub>O</sub> (Max Output power) SPKVDD = 5.5 V value From: TYP = 2.1 W To: MAX = 2 W .......



# 5 Pin Configuration and Functions



**Pin Functions** 

|     | PIN       | TYPE <sup>(1)</sup> | DECODIFICAL                                                                                                  |
|-----|-----------|---------------------|--------------------------------------------------------------------------------------------------------------|
| NO. | NAME      | IYPE\"              | DESCRIPTION                                                                                                  |
| 1   | SPI_SEL   | I                   | Selects between SPI and I <sup>2</sup> C digital interface modes; (1 = SPI mode) (0 = I <sup>2</sup> C mode) |
| 2   | RST       | I                   | Reset for logic, state machines, and digital filters; asserted LOW.                                          |
| 3   | AINL      | I                   | Analog single-ended line left input                                                                          |
| 4   | AINR      | I                   | Analog single-ended line right input                                                                         |
| 5   | NC        | 0                   | No Connect (Leave unconnected)                                                                               |
| 6   | AVSS      | GND                 | Analog Ground, 0 V                                                                                           |
| 7   | AVDD      | PWR                 | Analog Core Supply Voltage, 1.5 V to 1.95 V, tied internally to the LDO output                               |
| 8   | LDO_SEL   | I                   | Select Pin for LDO; ties to either SPKVDD or SPKVSS                                                          |
| 9   | SPKM      | 0                   | Class-D speaker driver inverting output                                                                      |
| 10  | SPKVDD    | PWR                 | Class-D speaker driver power supply                                                                          |
| 11  | SPKVSS    | PWR                 | Class-D speaker driver power supply ground supply                                                            |
| 12  | SPKP      | 0                   | Class-D speaker driver noninverting output                                                                   |
| 13  | DIN       | I                   | Audio Serial Data Bus Input Data                                                                             |
| 14  | WCLK      | I/O                 | Audio Serial Data Bus Word Clock                                                                             |
| 15  | BCLK      | I/O                 | Audio Serial Data Bus Bit Clock                                                                              |
| 16  | MCLK      | I                   | Master CLK Input / Reference CLK for CLK Multiplier - PLL (On startup PLLCLK = CLKIN)                        |
| 17  | MISO      | 0                   | SPI Serial Data Output                                                                                       |
| 18  | GPIO/DOUT | I/O/Z               | GPIO / Audio Serial Bus Output                                                                               |
| 19  | SCL/SSZ   | I                   | Either I <sup>2</sup> C Input Serial Clock or SPI Chip Select Signal depending on SPI_SEL state              |
| 20  | SDA/MOSI  | I                   | Either I <sup>2</sup> C Serial Data Input or SPI Serial Data Input depending on SPI_SEL state.               |
| 21  | SCLK      | 1                   | Serial clock for SPI interface                                                                               |
| 22  | IOVDD     | PWR                 | I/O Power Supply, 1.1 V to 3.6 V                                                                             |
| 23  | DVDD      | PWR                 | Digital Power Supply, 1.65 V to 1.95 V                                                                       |
| 24  | DVSS      | GND                 | Digital Ground, 0 V                                                                                          |

(1) I = Input, O = Output, GND = Ground, PWR = Power, Z = High Impedance



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                                       | MIN         | MAX                                  | UNIT |
|-----------------------------------------------------------------------|-------------|--------------------------------------|------|
| AVDD to AVSS                                                          | -0.3        | 2.2                                  | V    |
| DVDD to DVSS                                                          | -0.3        | 2.2                                  | V    |
| SPKVDD to SPKVSS                                                      | -0.3        | 6                                    | V    |
| IOVDD to IOVSS                                                        | -0.3        | 3.9                                  | V    |
| Digital input voltage                                                 | IOVSS - 0.3 | IOVDD + 0.3                          | V    |
| Analog input voltage                                                  | AVSS - 0.3  | AVDD + 0.3                           | V    |
| Operating temperature                                                 | -40         | 85                                   | °C   |
| Junction temperature, T <sub>J</sub> Max                              |             | 105                                  | °C   |
| rer dissipation for VQFN package (with thermal pad soldered to board) |             | – T <sub>A</sub> ) / θ <sub>JA</sub> | W    |
| Storage temperature, T <sub>stg</sub>                                 | -55         | 150                                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

|                    |                                                        |                                                                     | VALUE | UNIT |
|--------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±500                                                                | V     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                       |                                               | MIN  | NOM | MAX  | UNIT      |
|-----------------------|---------------------------------------|-----------------------------------------------|------|-----|------|-----------|
| AVDD <sup>(1)</sup>   |                                       | Referenced to AVSS <sup>(2)</sup>             | 1.5  | 1.8 | 1.95 |           |
| DVDD                  |                                       | Referenced to DVSS(2)                         | 1.65 | 1.8 | 1.95 | .,        |
| SPKVDD <sup>(1)</sup> | Power-supply voltage                  | Referenced to SPKVSS <sup>(2)</sup>           | 2.7  |     | 5.5  | V         |
| IOVDD                 |                                       | Referenced to IOVSS(2)                        | 1.1  | 1.8 | 3.6  |           |
|                       | Speaker impedance                     | Load applied across class-D output pins (BTL) | 4    |     |      | Ω         |
| VI                    | Analog audio full-scale input voltage | AVDD = 1.8 V, single-ended                    |      | 0.5 |      | $V_{RMS}$ |
| MCLK <sup>(3)</sup>   | Master clock frequency                | IOVDD = DVDD = 1.8 V                          |      |     | 50   | MHz       |
| SCL                   | SCL clock frequency                   |                                               |      |     | 400  | kHz       |
| T <sub>A</sub>        | Operating free-air temperature        | ·                                             | -40  |     | 85   | °C        |

<sup>(1)</sup> To minimize battery-current leakage, the SPKVDD voltage level should not be below the AVDD voltage level.

#### 6.4 Thermal Information

|                                                                   | TAS2505   |      |
|-------------------------------------------------------------------|-----------|------|
| THERMAL METRIC <sup>(1)</sup>                                     | RGE (QFN) | UNIT |
|                                                                   | 24 PINS   |      |
| $\theta_{JA}$ Junction-to-ambient thermal resistance              | 32.2      | °C/W |
| $\theta_{\text{JCtop}}$ Junction-to-case (top) thermal resistance | 30        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>2)</sup> All grounds on board are tied together, so they should not differ in voltage by more than 0.2 V maximum for any combination of ground signals. By use of a wide trace or ground plane, ensure a low-impedance connection between AVSS and DVSS.

<sup>3)</sup> The maximum input frequency should be 50 MHz for any digital pin used as a general-purpose clock.



### Thermal Information (continued)

|                  |                                              | TAS2505   |      |
|------------------|----------------------------------------------|-----------|------|
|                  | THERMAL METRIC <sup>(1)</sup>                | RGE (QFN) | UNIT |
|                  |                                              | 24 PINS   |      |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 9.2       | °C/W |
| ΨЈТ              | Junction-to-top characterization parameter   | 0.3       | °C/W |
| ΨЈВ              | Junction-to-board characterization parameter | 9.2       | °C/W |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 2.2       | °C/W |

#### 6.5 Electrical Characteristics

At 25°C, AVDD = 1.8V, IOVDD = 1.8 V, SPKVDD = 3.6 V, DVDD = 1.8 V,  $f_S$  (audio) = 48 kHz, CODEC\_CLKIN = 256  $\times$   $f_S$ , PLL = Off

| PLL = Of |                                     |                                                                                          |         |     |      |
|----------|-------------------------------------|------------------------------------------------------------------------------------------|---------|-----|------|
|          | PARAMETER                           | TEST CONDITIONS                                                                          | MIN TYP | MAX | UNIT |
| INTERNA  | AL OSCILLATOR—RC_CLK                |                                                                                          |         |     |      |
|          | Oscillator frequency                |                                                                                          | 8.48    |     | MHz  |
| DAC DIG  | SITAL INTERPOLATION FILTER CH       | ARACTERISTICS                                                                            |         |     |      |
| See TAS  | 2505 Application Reference Guide (S | SLAU472) for DAC interpolation filter characteristics.                                   |         |     |      |
| DAC OU   | TPUT TO CLASS-D SPEAKER OUT         | PUT; LOAD = 4 $\Omega$ (DIFFERENTIAL)                                                    |         |     |      |
| ICN      | Idle channel noise                  | BTL measurement, class-D gain = 6 dB, Measured as idle-channel noise, A-weighted (1) (2) | 37      |     | μVms |
|          | Output voltage                      | BTL measurement, class-D gain = 6 dB, -3-dBFS input                                      | 1.4     |     | Vrms |
| THD+N    | Total harmonic distortion + noise   | BTL measurement, DAC input = -6 dBFS, class-D gain = 6 dB                                | -73.9   |     | dB   |
| PSRR     | Power-supply rejection ratio        | BTL measurement, ripple on SPKVDD = 200 mV <sub>PP</sub> at 1 kHz                        | 55      |     | dB   |
|          | Mute attenuation                    | Mute                                                                                     | 103     |     | dB   |
|          |                                     | SPKVDD = 3.6 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 10%              | 1.1     |     |      |
|          |                                     | SPKVDD = 4.2 V, BTL measurement, CM = 0.9 V, class-D gain = 18 dB, THD = 10%             | 1.4     |     |      |
| Po       | Maximum output power                | SPKVDD = 3.6 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 1%               | 0.8     |     | W    |
|          |                                     | SPKVDD = 4.2 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB, THD = 1%               | 1.1     |     |      |
|          |                                     | SPKVDD = 5.5 V, BTL measurement, CM = 0.9V, class-D gain = 18 dB                         |         | 2   |      |

<sup>(1)</sup> Ratio of output level with 1-kHz full-scale sine-wave input, to the output level with the inputs short-circuited, measured A-weighted over a 20-Hz to 20-kHz bandwidth using an audio analyzer.

<sup>(2)</sup> All performance measurements done with 20-kHz low-pass filter and, where noted, A-weighted filter. Failure to use such a filter may result in higher THD+N and lower SNR and dynamic range readings than shown in the Electrical Characteristics. The low-pass filter removes out-of-band noise, which, although not audible, may affect dynamic specification values.



# **Electrical Characteristics (continued)**

At 25°C, AVDD = 1.8V, IOVDD = 1.8 V, SPKVDD = 3.6 V, DVDD = 1.8 V,  $f_S$  (audio) = 48 kHz, CODEC\_CLKIN = 256 ×  $f_S$ , PLL = Off

|        | PARAMETER                         | TEST CONDITIONS                                                                                     | MIN TYP | MAX | UNIT |
|--------|-----------------------------------|-----------------------------------------------------------------------------------------------------|---------|-----|------|
| DAC OU | TPUT TO CLASS-D SPEAKER OUT       | PUT; LOAD = 8 Ω (DIFFERENTIAL)                                                                      |         |     |      |
| ICN    | Idle channel noise                | BTL measurement, class-D gain = 6 dB, measured as idle-channel noise, A-weighted <sup>(1)</sup> (2) | 35.2    |     | μVms |
|        | Output voltage                    | BTL measurement, class-D gain = 6 dB, -3-dBFS input                                                 | 1.4     |     | Vrms |
| THD+N  | Total harmonic distortion + noise | BTL measurement, DAC input = -6 dBFS, class-D gain = 6 dB                                           | -73.6   |     | dB   |
|        | Maximum output power              | SPKVDD = 3.6 V, BTL measurement, CM = 0.9 V, class-D gain = 18 dB, THD = 10%                        | 0.7     |     |      |
|        |                                   | SPKVDD = 4.2 V, BTL measurement, CM = 0.9 V, class-D gain = 18 dB, THD = 10%                        | 1       |     |      |
| D      |                                   | SPKVDD = 5.5 V, BTL measurement, CM = 0.9 V, class-D gain = 18 dB, THD = 10%                        | 1.7     |     | W    |
| Po     |                                   | SPKVDD = 3.6 V, BTL measurement, CM = 0.9 V, class-D gain = 18 dB, THD = 1%                         | 0.5     |     | VV   |
|        |                                   | SPKVDD = 4.2 V, BTL measurement, CM = 0.9 V, class-D gain = 18 dB, THD = 1%                         | 0.8     |     |      |
|        |                                   | SPKVDD = 5.5 V, BTL measurement, CM = 0.9 V, class-D gain = 18 dB, THD = 1%                         | 1.3     |     |      |



# **Electrical Characteristics (continued)**

At 25°C, AVDD = 1.8 V, IOVDD = 1.8 V, SPKVDD = 3.6 V, DVDD = 1.8 V,  $f_S$  (audio) = 48 kHz, CODEC\_CLKIN = 256 ×  $f_S$ , PLL = Off

|                 | PARAMETER                         | TEST CONDITIONS                                                                                                                             | MIN            | TYP   | MAX            | UNIT     |
|-----------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|----------------|----------|
| ANALOG          | BYPASS TO CLASS-D SPEAKER         | AMPLIFIER                                                                                                                                   |                |       |                |          |
|                 | Device setup                      | BTL measurement, driver gain = 6 dB, load = 4 $\Omega$ (differential), 50 pF, input signal frequency fi = 1 KHz                             |                |       |                |          |
|                 | Voltage gain                      | Input common-mode = 0.9 V                                                                                                                   |                | 4     |                | V/V      |
|                 | Gain error                        | -1 dBFS (446 mVrms), 1-kHz input signal                                                                                                     |                | ±0.7  |                | dB       |
| ICN             | Idle channel noise                | Idle channel, IN1L and IN1R ac-shorted to ground, measured as idle-channel noise, A-weighted (1) (2)                                        |                | 32.6  |                | μVms     |
| THD+N           | Total harmonic distortion + noise | -1 dBFS (446 mVrms), 1-kHz input signal                                                                                                     |                | -73.7 |                | dB       |
| LOW DR          | OPOUT REGULATOR (AVDD)            |                                                                                                                                             |                |       |                |          |
|                 |                                   | SPKVDD = 2.7 V, page 1, reg 2, D5-D4 = 00, $I_0$ = 50 mA                                                                                    |                | 1.79  |                | V        |
|                 | AVDD output voltage 1.8 V         | $ \begin{array}{c} \mathrm{SPKVDD} = 3.6 \ \mathrm{V, page 1, reg 2, D5\text{-}D4} = 00, \ \mathrm{I_O} = \\ \mathrm{50 \ mA} \end{array} $ |                | 1.79  |                | V        |
|                 |                                   | SPKVDD = 5.5 V, page 1, reg 2, D5-D4 = 00, $I_0$ = 50 mA                                                                                    |                | 1.79  |                | V        |
|                 | Output voltage accuracy           | SPVDD = 2.7 V                                                                                                                               |                | ±2    |                | %        |
|                 | Load regulation                   | SPVDD = 2.7 V, 0 A to 50 mA                                                                                                                 |                | 7     |                | mV       |
|                 | Line regulation                   | Input supply range 2.7 V to 5.5 V                                                                                                           |                | 0.6   |                | mV       |
|                 | Decoupling capacitor              |                                                                                                                                             | 1.0            |       |                | uF       |
|                 | Bias current                      |                                                                                                                                             |                | 55    |                | uA       |
|                 | Noise at 0-A load                 | A-weighted, 20-Hz to 20-kHz bandwidth                                                                                                       |                | 166   |                | uV       |
|                 | Noise at 50-mA load               | A-weighted, 20-Hz to 20-kHz bandwidth                                                                                                       |                | 174   |                | uV       |
| SHUTDO          | OWN POWER CONSUMPTION             |                                                                                                                                             | U.             |       |                |          |
|                 | Device setup                      | Power down POR, /RST held low, AVDD = 1.8V, IOVDD = 1.8 V, SPKVDD = 4.2 V, DVDD = 1.8 V                                                     |                |       |                |          |
|                 | I(AVDD)                           |                                                                                                                                             |                | 1.32  |                | μA       |
|                 | I(DVDD)                           |                                                                                                                                             |                | 0.04  |                | μΑ       |
|                 | I(IOVDD)                          |                                                                                                                                             |                | 0.68  |                | μΑ       |
|                 | I(SPKVDD)                         |                                                                                                                                             |                | 2.24  |                | μA       |
| DIGITAL         | INPUT/OUTPUT                      |                                                                                                                                             |                |       |                |          |
| Logic fan       | nily                              |                                                                                                                                             |                | CMOS  |                |          |
| V <sub>IH</sub> |                                   | I <sub>IH</sub> = 5 μA, IOVDD ≥ 1.6 V                                                                                                       | 0.7 × IOVDD    |       |                | V        |
| ""              |                                   | I <sub>IH</sub> = 5 μA, IOVDD < 1.6 V                                                                                                       | IOVDD          |       |                |          |
| V <sub>IL</sub> | Logic level                       | I <sub>IL</sub> = 5 μA, IOVDD ≥ 1.6 V                                                                                                       | -0.3           |       | 0.3 ×<br>IOVDD | V        |
| IL              |                                   | I <sub>IL</sub> = 5 μA, IOVDD < 1.6 V                                                                                                       |                |       | 0              | <u>-</u> |
| V <sub>OH</sub> |                                   | I <sub>OH</sub> = 2 TTL loads                                                                                                               | 0.8 ×<br>IOVDD |       |                | V        |
| V <sub>OL</sub> |                                   | I <sub>OL</sub> = 2 TTL loads                                                                                                               |                |       | 0.25           | V        |
| -               | Capacitive load                   |                                                                                                                                             |                | 10    |                | pF       |



# 6.6 I<sup>2</sup>S/LJF/RJF Timing in Master Mode

All specifications at 25°C, DVDD = 1.8 V<sup>(1)</sup>

|                     | PARAMETER  | IOVDD = | 1.8 V | IOVDD = | 3.3 V | UNIT |    |
|---------------------|------------|---------|-------|---------|-------|------|----|
|                     |            |         | MIN   | MAX     | MIN   | MAX  |    |
| t <sub>d</sub> (WS) | WCLK delay |         |       | 45      |       | 45   | ns |
| t <sub>s</sub> (DI) | DIN setup  |         | 8     |         | 6     |      | ns |
| t <sub>h</sub> (DI) | DIN hold   |         | 8     |         | 6     |      | ns |
| t <sub>r</sub>      | Rise time  |         |       | 25      |       | 10   | ns |
| t <sub>f</sub>      | Fall time  |         |       | 25      |       | 10   | ns |

<sup>(1)</sup> Il timing specifications are measured at characterization but not tested at final test.

# 6.7 I<sup>2</sup>S/LJF/RJF Timing in Slave Mode

All specifications at 25°C, DVDD = 1.8  $V^{(1)}$ 

|                       | PARAMETER        | IOVDD = 1 | 1.8 V | IOVDD = | 3.3 V | UNIT |
|-----------------------|------------------|-----------|-------|---------|-------|------|
|                       | PARAMETER        | MIN       | MAX   | MIN     | MAX   | UNII |
| t <sub>H</sub> (BCLK) | BCLK high period | 35        |       | 35      |       | ns   |
| t <sub>L</sub> (BCLK) | BCLK low period  | 35        |       | 35      |       | ns   |
| t <sub>s</sub> (WS)   | WCLK setup       | 8         |       | 6       |       | ns   |
| t <sub>h</sub> (WS)   | WCLK hold        | 8         |       | 6       |       | ns   |
| t <sub>s</sub> (DI)   | DIN setup        | 8         |       | 6       |       | ns   |
| t <sub>h</sub> (DI)   | DIN hold         | 8         |       | 6       |       | ns   |
| t <sub>r</sub>        | Rise time        |           | 4     |         | 4     | ns   |
| t <sub>f</sub>        | Fall time        |           | 4     |         | 4     | ns   |

<sup>(1)</sup> All timing specifications are measured at characterization but not tested at final test.

# 6.8 DSP Timing in Master Mode

All specifications at 25°C, DVDD = 1.8 V<sup>(1)</sup>

|                     | PARAMETER  | IOVDD : | = 1.8 V | IOVDD = | UNIT |    |
|---------------------|------------|---------|---------|---------|------|----|
|                     | MIN        | MAX     | MIN     | MAX     | UNII |    |
| t <sub>d</sub> (WS) | WCLK delay |         | 45      |         | 45   | ns |
| t <sub>s</sub> (DI) | DIN setup  | 8       |         | 6       |      | ns |
| t <sub>h</sub> (DI) | DIN hold   | 8       |         | 6       |      | ns |
| t <sub>r</sub>      | Rise time  |         | 25      |         | 10   | ns |
| t <sub>f</sub>      | Fall time  |         | 25      |         | 10   | ns |

<sup>(1)</sup> All timing specifications are measured at characterization but not tested at final test.

### 6.9 DSP Timing in Slave Mode

All specifications at 25°C, DVDD =  $1.8 \text{ V}^{(1)}$ 

|                       | DADAMETED        | IOVDD = | 1.8V | IOVDD = | 3.3 V | LINUT |
|-----------------------|------------------|---------|------|---------|-------|-------|
|                       | PARAMETER        | MIN     | MAX  | MIN     | MAX   | UNIT  |
| t <sub>H</sub> (BCLK) | BCLK high period | 35      |      | 35      |       | ns    |
| t <sub>L</sub> (BCLK) | BCLK low period  | 35      |      | 35      |       | ns    |
| t <sub>s</sub> (WS)   | WCLK setup       | 8       |      | 8       |       | ns    |
| t <sub>h</sub> (WS)   | WCLK hold        | 8       |      | 8       |       | ns    |
| t <sub>s</sub> (DI)   | DIN setup        | 8       |      | 8       |       | ns    |
| t <sub>h</sub> (DI)   | DIN hold         | 8       |      | 8       |       | ns    |
| t <sub>r</sub>        | Rise time        |         | 4    |         | 4     | ns    |
| t <sub>f</sub>        | Fall time        |         | 4    |         | 4     | ns    |

<sup>(1)</sup> All timing specifications are measured at characterization but not tested at final test.



# 6.10 I<sup>2</sup>C Interface Timing

All specifications at 25°C, DVDD = 1.8 V<sup>(1)</sup>

| PARAMETER           |                                                                                              | STAND | ARD MO | DE   | FAS1                    | MODE |     | UNIT |
|---------------------|----------------------------------------------------------------------------------------------|-------|--------|------|-------------------------|------|-----|------|
|                     |                                                                                              | MIN   | TYP    | MAX  | MIN                     | TYP  | MAX |      |
| f <sub>SCL</sub>    | SCL clock frequency                                                                          | 0     |        | 100  | 0                       |      | 400 | kHz  |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4     |        |      | 0.8                     |      |     | μS   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                  | 4.7   |        |      | 1.3                     |      |     | μS   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                 | 4     |        |      | 0.6                     |      |     | μS   |
| t <sub>SU;STA</sub> | Setup time for a repeated START condition                                                    | 4.7   |        |      | 0.8                     |      |     | μS   |
| t <sub>HD;DAT</sub> | Data hold time for I <sup>2</sup> C bus devices                                              | 0     |        | 3.45 | 0                       |      | 0.9 | μS   |
| t <sub>SU;DAT</sub> | Data setup time                                                                              | 250   |        |      | 100                     |      |     | ns   |
| t <sub>r</sub>      | SDA and SCL rise time                                                                        |       |        | 1000 | 20 + 0.1 C <sub>b</sub> |      | 300 | ns   |
| t <sub>f</sub>      | SDA and SCL fall time                                                                        |       |        | 300  | 20 + 0.1 C <sub>b</sub> |      | 300 | ns   |
| t <sub>su;sto</sub> | Set-up time for STOP condition                                                               | 4     |        |      | 0.8                     |      |     | μS   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                             | 4.7   |        |      | 1.3                     |      |     | μS   |
| C <sub>b</sub>      | Capacitive load for each bus line                                                            |       |        | 400  |                         |      | 400 | pF   |

<sup>(1)</sup> All timing specifications are measured at characterization but not tested at final test.

# 6.11 SPI Interface Timing

At 25°C, DVDD = 1.8V

|                     | PARAMETER                  | TEST CONDITION | IOVI | DD=1.8V     | IO/ | /DD=3.3V |    | UNIT |
|---------------------|----------------------------|----------------|------|-------------|-----|----------|----|------|
|                     |                            |                | MIN  | MIN TYP MAX |     | MIN TYP  |    |      |
| t <sub>sck</sub>    | SCLK period <sup>(1)</sup> |                | 100  |             | 50  |          |    | ns   |
| t <sub>sckh</sub>   | SCLK pulse width High      |                | 50   |             | 25  |          |    | ns   |
| t <sub>sckl</sub>   | SCLK pulse width Low       |                | 50   |             | 25  |          |    | ns   |
| t <sub>lead</sub>   | Enable lead time           |                | 30   |             | 20  |          |    | ns   |
| t <sub>lag</sub>    | Enable lag time            |                | 30   |             | 20  |          |    | ns   |
| t <sub>d</sub>      | Sequential transfer delay  |                | 40   |             | 20  |          |    | ns   |
| ta                  | Slave DOUT access time     |                |      | 40          |     |          | 40 | ns   |
| t <sub>dis</sub>    | Slave DOUT disable time    |                |      | 40          |     |          | 40 | ns   |
| t <sub>su</sub>     | DIN data setup time        |                | 15   |             | 15  |          |    | ns   |
| t <sub>hi</sub>     | DIN data hold time         |                | 15   |             | 10  |          |    | ns   |
| t <sub>v;DOUT</sub> | DOUT data valid time       |                |      | 25          |     |          | 18 | ns   |
| t <sub>r</sub>      | SCLK rise time             |                |      | 4           |     |          | 4  | ns   |
| t <sub>f</sub>      | SCLK fall time             |                |      | 4           |     |          | 4  | ns   |

<sup>(1)</sup> These parameters are based on characterization and are not tested in production.





Figure 1. I<sup>2</sup>S/LJF/RJF Timing in Master Mode



Figure 2. I<sup>2</sup>S/LJF/RJF Timing in Slave Mode





Figure 3. DSP Timing in Master Mode



Figure 4. DSP Timing in Slave Mode





Figure 5. I<sup>2</sup>C Interface Timing



Figure 6. SPI Interface Timing Diagram

### 6.12 Typical Characteristics

#### 6.12.1 Class D Speaker Driver Performance





### **Class D Speaker Driver Performance (continued)**



 $(\mbox{Gain} = \mbox{18 dB}, \mbox{Load} = \mbox{4 }\Omega)$  Figure 13. Total Power Consumption vs Output Power Consumption

# TEXAS INSTRUMENTS

#### 6.12.2 HP Driver Performance



### 7 Parameter Measurement Information

All parameters are measured according to the conditions described in the *Specifications* section.



### 8 Detailed Description

#### 8.1 Overview

TAS2505 is a low power analog and digital input class-D speaker amplifier. It supports 24-bit digital I2S data for mono playback. This device is able to drive a speaker up to 4  $\Omega$  and programmable digital-signal processing block. The programmable digital-signal processing block can support Bass boost, treble or EQ functions. The volume level can be controlled by register control. The device can be controlled through I<sup>2</sup>C or SPI bus. TAS2505 also includes an on-board LDO that runs off the speaker power supply to handle all internal device analog and digital power needs. The device also includes two analog inputs for mixing in speaker path.

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Audio Analog I/O

The TAS2505 features a mono audio DAC. The TAS2505 can drive a speaker up to  $4-\Omega$  impedance.



### **Feature Description (continued)**

#### 8.3.2 Audio DAC and Audio Analog Outputs

The mono audio DAC consists of a digital audio processing block, a digital interpolation filter, a digital delta-sigma modulator, and an analog reconstruction filter. The high oversampling ratio (normally DOSR is between 32 and 128) exhibits good dynamic range by ensuring that the quantization noise generated within the delta-sigma modulator stays outside of the audio frequency band. Audio analog outputs include mono class-D speaker outputs. Because the TAS2505 contains a mono DAC, it inputs the mono data from the left channel, the right channel, or a mix of the left and right channels as  $[(L + R) \div 2]$ , selected by page 0, register 63, bits D5–D4.

For more detailed information see the TAS2505 Application Reference Guide (SLAU472).

#### 8.3.3 DAC

The TAS2505 mono audio DAC supports data rates from 8 kHz to 192 kHz. The audio channel of the mono DAC consists of a signal-processing engine with fixed processing blocks, a digital interpolation filter, multibit digital delta-sigma modulator, and an analog reconstruction filter. The DAC is designed to provide enhanced performance at low sampling rates through increased oversampling and image filtering, thereby keeping quantization noise generated within the delta-sigma modulator and observed in the signal images strongly suppressed within the audio band to beyond 20 kHz. To handle multiple input rates and optimize power dissipation and performance, the TAS2505 allows the system designer to program the oversampling rates over a wide range from 1 to 1024 by configuring page 0, register 13 and page 0 / register 14. The system designer can choose higher oversampling ratios for lower input data rates and lower oversampling ratios for higher input data rates.

The TAS2505 DAC channel includes a built-in digital interpolation filter to generate oversampled data for the delta-sigma modulator. The interpolation filter can be chosen from three different types, depending on required frequency response, group delay, and sampling rate.

The DAC path of the TAS2505 features many options for signal conditioning and signal routing:

- Digital volume control with a range of –63.5 to +24 dB
- Mute function

In addition to the standard set of DAC features the TAS2505 also offers the following special features:

- Digital auto mute
- · Adaptive filter mode

#### 8.3.4 POR

TAS2505 has a POR (Power-On-Reset) function. This function insures that all registers are automatically set to defaults when a proper power up sequence is executed.

For more detailed information see the TAS2505 Application Reference Guide (SLAU472).

#### 8.3.5 CLOCK Generation and PLL

The TAS2505 supports a wide range of options for generating clocks for the DAC sections as well as interface and other control blocks. The clocks for the DAC require a source reference clock. This clock can be provided on a variety of device pins, such as the MCLK, BCLK, or GPIO pins. The source reference clock for the codec can be chosen by programming the CODEC\_CLKIN value on page 0, register 4, bits D1–D0. The CODEC\_CLKIN can then be routed through highly-flexible clock dividers shown in Figure 2 through 7 in the *TAS2505 Application Reference Guide* to generate the various clocks required for the DAC and the Digital Effects section also found in the *TAS2505 Application Reference Guide* (SLAU472). In the event that the desired audio clocks cannot be generated from the reference clocks on MCLK, BCLK, or GPIO, the TAS2505 also provides the option of using the on-chip PLL which supports a wide range of fractional multiplication values to generate the required clocks. Starting from CODEC\_CLKIN, the TAS2505 provides several programmable clock dividers to help achieve a variety of sampling rates for the DAC and clocks for the Digital Effects sections.



### **Feature Description (continued)**

For more detailed information see the TAS2505 Application Reference Guide (SLAU472).

#### 8.4 Device Functional Modes

#### 8.4.1 Digital Pins

Only a small number of digital pins are dedicated to a single function; whenever possible, the digital pins have a default function, and also can be reprogrammed to cover alternative functions for various applications.

The fixed-function pins are RST LDO\_SEL and the SPI\_SEL pin, which are HW control pins. Depending on the state of SPI\_SEL, the two control-bus pins SCL/SSZ and SDA/MOSI are configured for either I<sup>2</sup>C or SPI protocol.

Other digital IO pins can be configured for various functions through register control. An overview of available functionality is given in Multifunction Pins.

#### 8.4.2 Analog Pins

Analog functions can also be configured to a large degree. For minimum power consumption, analog blocks are powered down by default. The blocks can be powered up with fine granularity according to the application needs.

#### 8.4.3 Multifunction Pins

Table 1 shows the possible allocation of pins for specific functions. The PLL input, for example, can be programmed to be any of 4 pins (MCLK, BCLK, DIN, GPIO).

|   |                                       | 1                                  | 2                   | 3    | 4    | 5             | 6                | 7    |
|---|---------------------------------------|------------------------------------|---------------------|------|------|---------------|------------------|------|
|   | PIN FUNCTION                          | MCLK                               | BCLK                | WCLK | DIN  | GPIO<br>/DOUT | SCLK             | MISO |
| Α | PLL Input                             | S <sup>(1)</sup>                   | S <sup>(2)</sup>    |      | Е    |               | S <sup>(3)</sup> |      |
| В | Codec Clock Input                     | S <sup>(1)</sup> ,D <sup>(4)</sup> | S <sup>(2)</sup>    |      |      |               | S <sup>(3)</sup> |      |
| С | I <sup>2</sup> S BCLK input           |                                    | S <sup>(2)</sup> ,D |      |      |               |                  |      |
| D | I <sup>2</sup> S BCLK output          |                                    | E <sup>(5)</sup>    |      |      |               |                  |      |
| E | I <sup>2</sup> S WCLK input           |                                    |                     | E, D |      |               |                  |      |
| F | I <sup>2</sup> S WCLK output          |                                    |                     | Е    |      |               |                  |      |
| G | I <sup>2</sup> S DIN                  |                                    |                     |      | E, D |               |                  |      |
| I | General-Purpose Output I              |                                    |                     |      |      | Е             |                  |      |
| ı | General-Purpose Output II             |                                    |                     |      |      |               |                  | Е    |
| J | General-Purpose Input I               |                                    |                     |      | Е    |               |                  |      |
| J | General-Purpose Input II              |                                    |                     |      |      | Е             |                  |      |
| J | General-Purpose Input III             |                                    |                     |      |      |               | Е                |      |
| K | INT1 output                           |                                    |                     |      |      | Е             |                  | Е    |
| L | INT2 output                           |                                    |                     |      |      | Е             |                  | Е    |
| М | Secondary I <sup>2</sup> S BCLK input |                                    |                     |      |      | Е             | Е                |      |
| N | Secondary I <sup>2</sup> S WCLK input |                                    |                     |      |      | Е             | Е                |      |
| 0 | Secondary I <sup>2</sup> S DIN        |                                    |                     |      |      | Е             | Е                |      |
| Р | Secondary I <sup>2</sup> S BCLK OUT   |                                    |                     |      |      | Е             |                  | Е    |
| Q | Secondary I <sup>2</sup> S WCLK OUT   |                                    |                     |      |      | Е             |                  | Е    |
| R | Secondary I <sup>2</sup> S DOUT       |                                    |                     |      |      |               |                  | Е    |
| S | Aux Clock Output                      |                                    |                     |      |      | Е             |                  | Е    |

**Table 1. Multifunction Pin Assignments** 

<sup>(1)</sup>  $S_{(2)}^{(1)}$ : The MCLK pin can drive the PLL and Codec Clock inputs **simultaneously**.

<sup>(2)</sup> S<sup>(2)</sup>: The BCLK pin can drive the PLL and Codec Clock and audio interface bit clock inputs **simultaneously**.

<sup>3)</sup> S<sup>(3)</sup>: The GPIO/DOUT pin can drive the PLL and Codec Clock inputs **simultaneously**.

<sup>(4)</sup> D: Default Function

<sup>(5)</sup> E: The pin is **exclusively** used for this function, no other function can be implemented with the same pin. (If GPIO/DOUT has been allocated for General Purpose Output, it cannot be used as the INT1 output at the same time.)



#### 8.4.4 Analog Signals

The TAS2505 analog signals consist of:

- Analog inputs AINR and AINL, which can be used to pass-through or mix analog signals to output stages
- Analog outputs class-D speaker driver providing output capability for the DAC, AINR, AINL, or a mix of the three

#### 8.4.4.1 Analog Inputs AINL and AINR

AINL (pin 3 or C2) and AINR (pin 4 or B2) are inputs to Mixer P and Mixer M along with the DAC output. Also AINL and AINR can be configured inputs to HP driver. Page1 / register 12 provides control signals for determining the signals routed through Mixer P, Mixer M and HP driver. Input of Mixer P can be attenuated by Page1 / register 24, input of Mixer M can be attenuated by Page1 / register 25 and input of HP driver can be attenuated by Page1 / register 22. Also AINL and AINR can be configured to a monaural differential input with use Mixer P and Mixer M by Page1 / register 12 setting.

For more detailed information see the TAS2505 Application Reference Guide (SLAU472).

### 8.4.5 DAC Processing Blocks — Overview

The TAS2505 implements signal-processing capabilities and interpolation filtering through processing blocks. These fixed processing blocks give users the choice of how much and what type of signal processing they may use and which interpolation filter is applied.

The choices among these processing blocks allows the system designer to balance power conservation and signal-processing flexibility. Table 2 gives an overview of all available processing blocks of the DAC channel and their properties. The resource-class column gives an approximate indication of power consumption for the digital (DVDD) supply; however, based on the out-of-band noise spectrum, the analog power consumption of the drivers (AVDD) may differ.

The signal-processing blocks available are:

- First-order IIR
- Scalable number of biguad filters

The processing blocks are tuned for common cases and can achieve high image rejection or low group delay in combination with various signal-processing effects such as audio effects and frequency shaping. The available first-order IIR and biquad filters have fully user-programmable coefficients.

**PROCESSING INTERPOLATION NUMBER OF RESOURCE FIRST-ORDER CHANNEL** BLOCK NO. **FILTER** IIR AVAILABLE **BIQUADS CLASS** PRB\_P1 Α Yes 6 6 Mono PRB\_P2 Α Mono Nο 3 4 PRB\_P3 В Mono Yes 6 4

Table 2. Overview – DAC Predefined Processing Blocks

For more detailed information see the TAS2505 Application Reference Guide (SLAU472).

#### 8.4.6 Digital Mixing and Routing

The TAS2505 has four digital mixing blocks. Each mixer can provide either mixing or multiplexing of the digital audio data. The first mixer or multiplexer can be used to select input data for the mono DAC from left channel, right channel, or (left channel + right channel) / 2 mixing. This digital routing can be configured by writing to page 0, register 63, bits D5–D4.

### 8.4.7 Analog Audio Routing

The TAS2505 has the capability to route the DAC output to the speaker output. If desirable, both output drivers can be operated at the same time while playing at different volume levels. The TAS2505 provides various digital routing capabilities, allowing digital mixing or even channel swapping in the digital domain. All analog outputs other than the selected ones can be powered down for optimal power consumption.

For more detailed information see the TAS2505 Application Reference Guide (SLAU472).



#### 8.4.8 5V LDO

The TAS2505 has a built-in LDO which can generate the analog supply (AVDD) also the digital supply (DVDD) from input voltage range of 2.7 V to 5.5 V with high PSRR. If combined power supply current is 50 mA or less, then this LDO can deliver power to both analog and digital power supplies. If the only speaker power supply is present and LDO Select pin is enabled, the LDO can power up without requiring other supplies. This LDO requires a minimum dropout voltage of 300 mV and can support load currents up to 50 mA. For stability reasons the LDO requires a minimum decoupling capacitor of 1  $\mu$ F ( $\pm$ 50%) on the analog supply (AVDD) pin and the digital supply (DVDD) pin. If use this LDO output voltage for the digital supply (DVDD) pin, the analog supply (AVDD) pin connected to the digital supply (DVDD) externally is required.

The LDO is by default powered down for low sleep mode currents and can be enabled driving the LDO\_SELECT pin to SPKVDD (speaker power supply). When the LDO is disabled the AVDD pin is tri-stated and the device AVDD needs to be powered using external supply. In that case the DVDD pin is also tri-stated and the device DVDD needs to be powered using external supply. The output voltage of this LDO can be adjusted to a few different values as given in the Table 3.

| 1 4 4 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 |            |
|-----------------------------------------|------------|
| Page-1, Register 2, D(5:4)              | LDO Output |
| 00                                      | 1.8 V      |
| 01                                      | 1.6 V      |
| 10                                      | 1.7 V      |
| 00                                      | 1.5 V      |

**Table 3. AVDD LDO Settings** 

For more detailed information see the *TAS2505 Application Reference Guide* (SLAU472).

#### 8.4.9 Digital Audio and Control Interface

#### 8.4.9.1 Digital Audio Interface

Audio data is transferred between the host processor and the TAS2505 via the digital audio data serial interface, or audio bus. The audio bus on this device is flexible, including left- or right-justified data options, support for I<sup>2</sup>S or PCM protocols, programmable data-length options, a TDM mode for multichannel operation, flexible master or slave configurability for each bus clock line, and the ability to communicate with multiple devices within a system directly.

The audio bus of the TAS2505 can be configured for left- or right-justified, I<sup>2</sup>S, DSP, or TDM modes of operation, where communication with standard telephony PCM interfaces is supported within the TDM mode. These modes are all MSB-first, with data width programmable as 16, 20, 24, or 32 bits by configuring page 0, register 27, bits D5–D4. In addition, the word clock and bit clock can be independently configured in either master or slave mode for flexible connectivity to a wide variety of processors. The word clock is used to define the beginning of a frame, and may be programmed as either a pulse or a square-wave signal. The frequency of this clock corresponds to the maximum of the selected DAC sampling frequencies.

For more detailed information see the TAS2505 Application Reference Guide (SLAU472).

#### 8.4.9.2 Control Interface

The TAS2505 control interface supports SPI or  $I^2C$  communication protocols, with the protocol selectable using the SPI\_SEL pin. For SPI, SPI\_SEL should be tied high; for  $I^2C$ , SPI\_SEL should be tied low. TI does not recommend changing the state of SPI\_SEL during device operation.

#### 8.4.9.2.1 I<sup>2</sup>C Control Mode

The TAS2505 supports the I<sup>2</sup>C control protocol, and will respond to the I<sup>2</sup>C address of 0011 000. I<sup>2</sup>C is a two-wire, open-drain interface supporting multiple devices and masters on a single bus. Devices on the I<sup>2</sup>C bus only drive the bus lines LOW by connecting them to ground; they never drive the bus lines HIGH. Instead, the bus wires are pulled HIGH by pullup resistors, so the bus wires are HIGH when no device is driving them LOW. This way, two devices cannot conflict; if two devices drive the bus simultaneously, there is no driver contention.



#### 8.4.9.2.2 SPI Digital Interface

In the SPI control mode, the TAS2505 uses the pins SCL/SSZ=SSZ, SCLK=SCLK, MISO=MISO, SDA/MOSI=MOSI as a standard SPI port with clock polarity setting of 0 (typical microprocessor SPI control bit CPOL = 0). The SPI port allows full-duplex, synchronous, serial communication between a host processor (the master) and peripheral devices (slaves). The SPI master (in this case, the host processor) generates the synchronizing clock (driven onto SCLK) and initiates transmissions. The SPI slave devices (such as the TAS2505) depend on a master to start and synchronize transmissions. A transmission begins when initiated by an SPI master. The byte from the SPI master begins shifting in on the slave MOSI pin under the control of the master serial clock (driven onto SCLK). As the byte shifts in on the MOSI pin, a byte shifts out on the MISO pin to the master shift register.

For more detailed information see the TAS2505 Application Reference Guide (SLAU472).

#### 8.4.9.3 Device Special Functions

- Interrupt generation
- Flexible pin multiplexing

For more detailed information see the TAS2505 Application Reference Guide (SLAU472).

### 8.5 Register Map

**Table 4. Summary of Register Map** 

| Decimal Hex |          | lav      | DESCRIPTION |                                                               |
|-------------|----------|----------|-------------|---------------------------------------------------------------|
| PAGE NO.    | REG. NO. | PAGE NO. | REG. NO.    | DESCRIPTION                                                   |
| 0           | 0        | 0x00     | 0x00        | Page Select Register                                          |
|             | 1        |          |             |                                                               |
| 0           | •        | 0x00     | 0x01        | Software Reset Register                                       |
| 0           | 2 - 3    | 0x00     | 0x02 - 0x03 | Reserved Registers                                            |
| 0           | 4        | 0x00     | 0x04        | Clock Setting Register 1, Multiplexers                        |
| 0           | 5        | 0x00     | 0x05        | Clock Setting Register 2, PLL P and R Values                  |
| 0           | 6        | 0x00     | 0x06        | Clock Setting Register 3, PLL J Values                        |
| 0           | 7        | 0x00     | 0x07        | Clock Setting Register 4, PLL D Values (MSB)                  |
| 0           | 8        | 0x00     | 0x08        | Clock Setting Register 5, PLL D Values (LSB)                  |
| 0           | 9 - 10   | 0x00     | 0x09 - 0x0A | Reserved Registers                                            |
| 0           | 11       | 0x00     | 0x0B        | Clock Setting Register 6, NDAC Values                         |
| 0           | 12       | 0x00     | 0x0C        | Clock Setting Register 7, MDAC Values                         |
| 0           | 13       | 0x00     | 0x0D        | DAC OSR Setting Register 1, MSB Value                         |
| 0           | 14       | 0x00     | 0x0E        | DAC OSR Setting Register 2, LSB Value                         |
| 0           | 15 - 24  | 0x00     | 0x0F - 0x18 | Reserved Registers                                            |
| 0           | 25       | 0x00     | 0x19        | Clock Setting Register 10, Multiplexers                       |
| 0           | 26       | 0x00     | 0x1A        | Clock Setting Register 11, CLKOUT M divider value             |
| 0           | 27       | 0x00     | 0x1B        | Audio Interface Setting Register 1                            |
| 0           | 28       | 0x00     | 0x1C        | Audio Interface Setting Register 2, Data offset setting       |
| 0           | 29       | 0x00     | 0x1D        | Audio Interface Setting Register 3                            |
| 0           | 30       | 0x00     | 0x1E        | Clock Setting Register 12, BCLK N Divider                     |
| 0           | 31       | 0x00     | 0x1F        | Audio Interface Setting Register 4, Secondary Audio Interface |
| 0           | 32       | 0x00     | 0x20        | Audio Interface Setting Register 5                            |
| 0           | 33       | 0x00     | 0x21        | Audio Interface Setting Register 6                            |
| 0           | 34       | 0x00     | 0x22        | Reserved Register                                             |
| 0           | 35 - 36  | 0x00     | 0x23 - 0x24 | Reserved Registers                                            |
| 0           | 37       | 0x00     | 0x25        | DAC Flag Register 1                                           |
| 0           | 38       | 0x00     | 0x26        | DAC Flag Register 2                                           |
| 0           | 39-41    | 0x00     | 0x27-0x29   | Reserved Registers                                            |
| 0           | 42       | 0x00     | 0x2A        | Sticky Flag Register 1                                        |



# **Register Map (continued)**

**Table 4. Summary of Register Map (continued)** 

| Decimal Hex |          |          | DESCRIPTION |                                                   |
|-------------|----------|----------|-------------|---------------------------------------------------|
| PAGE NO.    | REG. NO. | PAGE NO. | REG. NO.    | DESCRIPTION                                       |
| 0           | 43       | 0x00     | 0x2B        | Interrupt Flag Register 1                         |
| 0           | 44       | 0x00     | 0x2C        | Sticky Flag Register 2                            |
| 0           | 45       | 0x00     | 0x2D        | Reserved Register                                 |
| 0           | 46       | 0x00     | 0x2E        | Interrupt Flag Register 2                         |
| 0           | 47       | 0x00     | 0x2F        | Reserved Register                                 |
| 0           | 48       | 0x00     | 0x30        | INT1 Interrupt Control Register                   |
| 0           | 49       | 0x00     | 0x30        | INT2 Interrupt Control Register                   |
| 0           | 50-51    | 0x00     | 0x32-0x33   |                                                   |
|             |          |          |             | Reserved Registers                                |
| 0           | 52<br>53 | 0x00     | 0x34        | GPIO/DOUT Control Register                        |
| 0           |          | 0x00     | 0x35        | DOUT Function Control Register                    |
| 0           | 54       | 0x00     | 0x36        | DIN Function Control Register                     |
| 0           | 55       | 0x00     | 0x37        | MISO Function Control Register                    |
| 0           | 56       | 0x00     | 0x38        | SCLK/DMDIN2 Function Control Register             |
| 0           | 57-59    | 0x00     | 0x39-0x3B   | Reserved Registers                                |
| 0           | 60       | 0x00     | 0x3C        | DAC Instruction Set                               |
| 0           | 61 - 62  | 0x00     | 0x3D -0x3E  | Reserved Registers                                |
| 0           | 63       | 0x00     | 0x3F        | DAC Channel Setup Register 1                      |
| 0           | 64       | 0x00     | 0x40        | DAC Channel Setup Register 2                      |
| 0           | 65       | 0x00     | 0x41        | DAC Channel Digital Volume Control Register       |
| 0           | 66 - 80  | 0x00     | 0x42 - 0x50 | Reserved Registers                                |
| 0           | 81       | 0x00     | 0x51        | Dig_Mic Control Register                          |
| 0           | 82 - 127 | 0x00     | 0x52 - 0x7F | Reserved Registers                                |
| 1           | 0        | 0x01     | 0x00        | Page Select Register                              |
| 1           | 1        | 0x01     | 0x01        | REF, POR and LDO BGAP Control Register            |
| 1           | 2        | 0x01     | 0x02        | LDO Control Register                              |
| 1           | 3        | 0x01     | 0x03        | Playback Configuration Register 1                 |
| 1           | 4 - 7    | 0x01     | 0x04 - 0x07 | Reserved Registers                                |
| 1           | 8        | 0x01     | 0x08        | DAC PGA Control Register                          |
| 1           | 9        | 0x01     | 0x09        | Output Drivers, AINL, AINR, Control Register      |
| 1           | 10       | 0x01     | 0x0A        | Common Mode Control Register                      |
| 1           | 11       | 0x01     | 0x0B        | HP Over Current Protection Configuration Register |
| 1           | 12       | 0x01     | 0x0C        | HP Routing Selection Register                     |
| 1           | 13 - 15  | 0x01     | 0x0D - 0x0F | Reserved Registers                                |
| 1           | 16       | 0x01     | 0x10        | Reserved Registers                                |
| 1           | 17 - 19  | 0x01     | 0x11 - 0x13 | Reserved Registers                                |
| 1           | 20       | 0x01     | 0x14        | Reserved Registers                                |
| 1           | 21       | 0x01     | 0x15        | Reserved Register                                 |
| 1           | 22       | 0x01     | 0x16        | Reserved Registers                                |
| 1           | 23       | 0x01     | 0x17        | Reserved Register                                 |
| 1           | 24       | 0x01     | 0x18        | AINL Volume Control Register                      |
| 1           | 25       | 0x01     | 0x19        | AINR Volume Control Register                      |
| 1           | 26 - 44  | 0x01     | 0x1A - 0x2C | Reserved Registers                                |
| 1           | 45       | 0x01     | 0x2D        | Speaker Amplifier Control 1                       |
| 1           | 46       | 0x01     | 0x2E        | Speaker Volume Control Register                   |
| 1           | 47       | 0x01     | 0x2F        | Reserved Register                                 |
| L           | 1        | 1        | 1           |                                                   |



# **Register Map (continued)**

# Table 4. Summary of Register Map (continued)

| Dec      | imal      | H           | ex          | DESCRIPTION                                                         |
|----------|-----------|-------------|-------------|---------------------------------------------------------------------|
| PAGE NO. | REG. NO.  | PAGE NO.    | REG. NO.    |                                                                     |
| 1        | 48        | 0x01        | 0x30        | Speaker Amplifier Volume Control 2                                  |
| 1        | 49 - 62   | 0x01        | 0x31 - 0x3E | Right MICPGA Positive Terminal Input Routing Configuration Register |
| 1        | 64 - 121  | 0x01        | 0x40 - 0x79 | Reserved Registers                                                  |
| 1        | 122       | 0x01        | 0x7A        | Reference Power Up Delay                                            |
| 1        | 123 - 127 | 0x01        | 0x7B - 0x7F | Reserved Registers                                                  |
| 2 - 43   | 0 - 127   | 0x02 - 0x2B | 0x00 - 0x7F | Reserved Registers                                                  |
| 44       | 0         | 0x2C        | 0x00        | Page Select Register                                                |
| 44       | 1         | 0x2C        | 0x01        | DAC Adaptive Filter Configuration Register                          |
| 44       | 2 - 7     | 0x2C        | 0x02 - 0x07 | Reserved                                                            |
| 44       | 8 - 127   | 0x2C        | 0x08 - 0x7F | DAC Coefficients Buffer-A C(0:29)                                   |
| 45 - 52  | 0         | 0x2D-0x34   | 0x00        | Page Select Register                                                |
| 45 - 52  | 1 - 7     | 0x2D-0x34   | 0x01 - 0x07 | Reserved.                                                           |
| 45 - 52  | 8 - 127   | 0x2D-0x34   | 0x08 - 0x7F | DAC Coefficients Buffer-A C(30:255)                                 |
| 53 - 61  | 0 - 127   | 0x35 - 0x3D | 0x00 - 0x7F | Reserved Registers                                                  |
| 62 - 70  | 0         | 0x3E-0x46   | 0x00        | Page Select Register                                                |
| 62 - 70  | 1 - 7     | 0x3E-0x46   | 0x01 - 0x07 | Reserved Registers                                                  |
| 62 - 70  | 8 - 127   | 0x3E-0x46   | 0x08 - 0x7F | DAC Coefficients Buffer-B C(0:255)                                  |
| 71 - 255 | 0 - 127   | 0x47 - 0x7F | 0x00 - 0x7F | Reserved Registers                                                  |



### 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TAS2505 is a digital or analog input Class-D audio power amplifier. This device include an internal LDO that can be used to supply the analog and digital internal supply rails. Below are shown different setups that show the features of the TAS2505.

### 9.2 Typical Applications

#### 9.2.1 Typical Configuration



Figure 18. Typical Circuit Configuration



### **Typical Applications (continued)**

#### 9.2.1.1 Design Requirements

Table 5 shows the design parameters.

**Table 5. Design Parameters** 

| PARAMETER    | EXAMPLE VALUE                                       |
|--------------|-----------------------------------------------------|
| Audio input  | Digital Audio (I <sup>2</sup> S), Analog Audio AlNx |
| Internal LDO | Not used                                            |
| Speaker      | 8-Ω or 4-Ω                                          |

### 9.2.1.2 Detailed Design Procedure

In this application, the device is able to use both digital and analog inputs, working in mono output by summing left and right analog inputs and output from DAC and routing this signal into the speaker output.

The internal LDO is not used in this application because the LDO\_SEL pin is tied to GND. External 1.8-V supply is used to power AVDD and DVDD. IOVDD can be supplied by voltages between 1.1 V and 3.6 V which lets the system to use conventional 1.8-V or 3.3-V supplies. The SPKVDD can be connected to voltages between 2.7 V and 5.5 V, although it is usually supplied by a 5-V voltage.

Decoupling capacitors should be used at all the supply lines. TI recommends using  $0.1-\mu F$ ,  $10-\mu F$ , and  $22-\mu F$  capacitors for a better system performance.

Decoupling series capacitors must be used at the analog input.

All grounds are tied together; route analog and digital paths are separated to avoid interference.

#### 9.2.1.3 Application Curves







### 9.2.2 Circuit Configuration With Internal LDO



Copyright © 2016, Texas Instruments Incorporated

Figure 22. Application Schematics for LDO



#### 9.2.2.1 Design Requirements

Table 6 shows the design parameters.

**Table 6. Design Parameters** 

| PARAMETER    | EXAMPLE VALUE                                       |
|--------------|-----------------------------------------------------|
| Audio input  | Digital Audio (I <sup>2</sup> S), Analog Audio AINx |
| Internal LDO | Used                                                |
| Speaker      | $8-\Omega$ or $4-\Omega$                            |

### 10 Power Supply Recommendations

The TAS2505 integrates a large amount of digital and analog functionality, and each of these blocks can be powered separately to enable the system to select appropriate power supplies for desired performance and power consumption. The device has separate power domains for digital IO, digital core, analog core, analog input and speaker drivers. If desired, all of the supplies (except for the supplies for speaker drivers, which can directly connect to the battery) can be connected together and be supplied from one source in the range of 1.65 to 1.95 V. Individually, the IOVDD voltage can be supplied in the range of 1.1 V to 3.6 V. For improved power efficiency, the digital core power supply can range from 1.26 V to 1.95 V. The analog core supply can either be derived from the internal LDO accepting an SPKVDD voltage in the range of 2.7 V to 5.5 V, or the AVDD pin can directly be driven with a voltage in the range of 1.5 V to 1.95 V. The speaker driver voltages (SPKVDD) can range from 2.7 V to 5.5 V.

For more detailed information see the TAS2505 Application Reference Guide (SLAU472).



### 11 Layout

#### 11.1 Layout Guidelines

- If the analog input, AINR and AINL, are:
  - Used, analog input traces must be routed symmetrically for true differential performance.
  - Used, do not run analog input traces parallel to digital lines.
  - Used, they must be AC-coupled.
  - Not used, they must be shorted together.
- Use a ground plane with multiple vias for each terminal to create a low-impedance connection to GND for minimum ground noise.
- · Use supply decoupling capacitors.

### 11.2 Layout Example



Figure 23. Layout Diagram



### 12 器件和文档支持

### 12.1 文档支持

#### 12.1.1 相关文档

请参阅如下相关文档:

TAS2505 应用参考指南 (SLAU472)

#### 12.2 接收文档更新通知

要接收文档更新通知,请导航至德州仪器 Tl.com.cn 上的器件产品文件夹。请单击右上角的通知我进行注册,即可收到任意产品信息更改每周摘要。有关更改的详细信息,请查看任意已修订文档中包含的修订历史记录。

#### 12.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 12.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 12.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。



ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 机械、封装和可订购信息

以下页面包括机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据发生变化时,我们可能不会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航栏。



### PACKAGE OPTION ADDENDUM

10-Aug-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | _    |             | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|-------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty  | (2)         | (6)              | (3)                 |              | (4/5)          |         |
| TAS2505IRGER     | ACTIVE | VQFN         | RGE                | 24   | 3000 | Green (RoHS | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TAS            | Samples |
|                  |        |              |                    |      |      | & no Sb/Br) |                  |                     |              | 2505           | bumpies |
| TAS2505IRGET     | ACTIVE | VQFN         | RGE                | 24   | 250  | Green (RoHS | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TAS            | Samples |
|                  |        |              |                    |      |      | & no Sb/Br) |                  |                     |              | 2505           | Damples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Aug-2017

# PACKAGE MATERIALS INFORMATION

www.ti.com 10-Aug-2017

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TAS2505IRGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TAS2505IRGET | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 10-Aug-2017



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TAS2505IRGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| TAS2505IRGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H



PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 已认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和和该等应用所用 TI 产品的功能而设计。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI 资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI 资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时,才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准而设计。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非已由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司