# **Lab 4a Tutorial**

## **Data Memory Module**

#### **OVERVIEW**

In this lab we will implement and simulate a memory unit that is capable of reading and writing data within a clock cycle. The data memory functions are listed in the table below.

| en | wen | Function                 | data_out |
|----|-----|--------------------------|----------|
| 0  | X   | N/A                      | 0        |
| 1  | 0   | Read                     | M[addr]  |
| 1  | 1   | Write M[addr] <= data_in | 0        |



Figure 1: 256-word x 32-bit Data Memory Unit

Figure 1: 256-word x 32-bit Data Memory Unit

The memory unit has an 8-bit address input (addr), 32-bit data input and output (data\_in and data\_out), and other control lines such as clock, write enable (wen), and enable (en). There are many ways to implement a memory module, however memories are typically implemented as a 2D array of registers. The data memory unit designed in this lab will also be simulated on the Cyclone IV device.

#### **PROCEDURE**

#### Data Memory Module (data\_mem.vhd)

```
library ieee;
 1
 2
    use ieee.std logic 1164.all;
 3 use ieee.numeric std.all;
 4
 5
   entity data mem is
 6 port(
 7
      clk
                   : in std logic;
 8
               : in unsigned(7 downto 0);
       data_in : in std_logic_vector(31 downto 0);
wen : in std_logic;
 9
10
               : in std logic;
11
       en
        data out : out std logic vector(31 downto 0)
12
13
14
   end data mem;
15
16
    architecture Behavior of data mem is
17
     type RAM is array (0 to 255) of std logic vector(31 downto 0);
18
       signal DATAMEM : RAM;
19
   begin
20
      process(clk, en, wen)
21
      begin
22
          if(clk'event and clk='0') then
23
             if (en = '0') then
24
                 data out <= (others => '0');
25
              else
                 if (wen = '0') then
27
                    data out <= DATAMEM(to integer(addr));</pre>
28
                end if;
29
                 if (wen = '1') then
30
                    DATAMEM(to integer(addr)) <= data in;</pre>
31
                   data out <= (others => '0');
32
                 end if;
33
             end if;
34
          end if;
35
     end process;
36 end Behavior;
```

### **FUNCTION SIMULATION**

