| Course Title:             | Computer Organization and Architecture |  |  |
|---------------------------|----------------------------------------|--|--|
| Course Number:            | COE608                                 |  |  |
| Semester/Year (e.g.F2016) | Winter 2023                            |  |  |
|                           |                                        |  |  |
|                           |                                        |  |  |
| Instructor:               | Demetres Kostas                        |  |  |
|                           |                                        |  |  |
|                           |                                        |  |  |
|                           |                                        |  |  |
| Assignment/Lab Number:    | 4a                                     |  |  |
| Assignment/Lab Title:     | Data Managari Madula                   |  |  |

Computer Organization and Architecture

| Submission Date: |                               |
|------------------|-------------------------------|
| Due Date:        | Wednesday March 1 2023 3:00pm |

| Student<br>LAST Name | Student<br>FIRST Name | Student<br>Number | Section | Signature* |
|----------------------|-----------------------|-------------------|---------|------------|
| Patel                | Stuti                 |                   | 04      | S.P        |
|                      |                       |                   |         |            |
|                      |                       |                   |         |            |

\*By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.ryerson.ca/senate/current/pol60.pdf">http://www.ryerson.ca/senate/current/pol60.pdf</a>

#### **Data Memory Part 1**

```
Quartus II 64-Bit - /home/student1/s364pate/COE608/lab4/lab4a/lab4a - lab4a
Assignments Processing Tools Window Help 🐬
                            data_mem.vhd
國 AB 4% (7) 準 年 0 0 10 0 0 10 0 2 2 2 25 ab/ 1 章 国 国 国
                                                                                           •
     use ieee.std_logic_1164.all;
     u se ieee.numeric_std.all;
   mentity data_mem is
   □port (
        clk, wen, en
                      : in std_logic;
8
        addr
                      : in unsigned(7 downto 0);
9
        data_in
                      : in std_logic_vector(31 downto 0);
10
                      : out std_logic_vector(31 downto 0)
        data out
     -);
11
12
     end data_mem;
13
    ☐architecture Behavior of data_mem is
14
15
         type RAM is array (0 to 255) of std_logic_vector(31 downto 0);
         signal DATAMEM : RAM;
16
17
    ⊟begin
         process(clk, en, wen)
18
    19
    if(clk'event and clk='0') then
20
21
             if(en = "0") then
    占
22
                data_out <= (others => '0');
23
24
                 if(wen = '0') then
    25
                    data_out <= DATAMEM(to_integer(addr));</pre>
                 end if;
26
                if (wen = '1') then
    28
                    DATAMEM(to_integer(addr)) <= data_in;</pre>
```

# **Data Memory Part 2**

```
Quartus II 64-Bit - /home/student1/s364pate/COE608/lab4/lab4a/lab4a - lab4a
t <u>Assignments Processing Tools Window Help</u>
🖺 🤟 (🖰 🛮 🛮 lab4a
                               data mem.vhd
  | 🖼 | AA 🔩 (計 | 準 準 | O Of Oo Oo Oo | O 🔽 | 🙋 | 265 ab | | ⇒ 🗏 🖺 📳
                                                                                              •
          addr
                        : in unsigned(7 downto 0);
  9
          data_in
                        : in std_logic_vector(31 downto 0);
          data_out
  10
                        : out std_logic_vector(31 downto 0)
      end data_mem;
  11
 12
  13
  14
      marchitecture Behavior of data_mem is
           type RAM is array (0 to 255) of std_logic_vector(31 downto 0);
      signal DATAMEM : RAM;
  17
      ⊟begin
  18
          process(clk, en, wen)
      20
                if(clk'event and clk='0') then
  21
               if(en = '0') then
      日上日
  22
                  data_out <= (others => '0');
  23
                  if (wen = '0') then
      25
                      data_out <= DATAMEM(to_integer(addr));</pre>
                   end if;
 26
                   if (wen = '1') then
  27
      28
                      DATAMEM(to_integer(addr)) <= data_in;
  29
                      data_out <= (others => '0');
  30
                  end if;
      31
               end if;
  32
               end if;
  33
           end process;
  34
       end Behavior;
```

### **Functional Simulation**



### **Time Simulation**



## **Description of Input and Output Functionalities**

The waveforms above indicate a visual representation of how the data memory unit works. To briefly summarize, the data memory unit consists of an 8-bit address input (addr), 32-bit data input and output (data\_in and data\_out), and other control lines such as clock, write enable (wen), and enable (en):

- The data memory unit consists of a memory array that stores data at specific memory locations, which are addressed by the addr input signal.
- The en signal is used to enable or disable the data memory unit. When en is high, the data memory unit is enabled and can perform read and write operations. When en is low, the data memory unit is disabled and the output is set to all zeros.
- The clk signal is used to synchronize the operations of the data memory unit. The unit only performs a read or write operation on the rising edge of the clk signal.
- The wen signal is used to specify the type of operation to be performed. When wen is high, a write operation is performed. The data on the data\_in signal is written to the memory location specified by the addr signal. When wen is low, a read operation is performed. The data stored at the memory location specified by the addr signal is retrieved and sent to the data out signal.
- The data\_in signal is used to provide data to be written to the memory. The data\_out signal is used to provide the data retrieved from the memory during a read operation.

When the "en" and "wen" signals are both set to '1', the data\_out signal will display '0'. This is because the "wen" signal has been activated to store new data into the data\_memory, so there is no output available at this point. On the other hand, when the "en" signal is '1' but the wen signal is '0', the data memory unit retrieves the stored data and outputs it. Therefore, you can observe that the input data values of "0000AAAA" and "0000BBBB" are outputted by the data\_out signal when en is set to '1' and wen is set to '0'.

#### **Explanation of the Delays:**

You must also submit a short report (half page) describing the timing characteristics of your memory unit, meaning worst-case delays for reads and writes of various inputs. Students need to perform both functional and timing simulations.

The timing characteristics of a memory unit refer to the length of time it takes the unit to complete a read or write operation. Timing characteristics are affected by a variety of parameters, including clock frequency, memory capacity, data bus width, memory technology, and memory unit architecture. In general, memory units have different access times for reads and writes. The access time is the time it takes the memory unit to execute an operation once the input signals have stabilized. The access time comprises the propagation delay via the memory array as well as any extra delays introduced by the control circuitry.

The memory unit has a few timing characteristics to consider, based on the simulation results. The memory unit has a worst case delay of 7.064 ns, which occurs at the beginning of the simulation, the end of writing data, and the end of reading data. The delay at the start of the simulation is due to the time it takes to initialize the simulation. The delay at the end of data write is because the storage unit takes time to store the written data, and the delay at the end of data read is because the output must be stable after the data is retrieved. It is important to note that there is a short delay of 5.298 ns after reading/outputting the first input. This is because the data has already been retrieved and is ready for output. Similarly, the delay after reading/outputting the second input is also 7.064 ns. This is because the storage unit needs time to stabilize before retrieving data. Overall, the memory unit has few delays to consider, but the worst-case delay of 7.064ns occurs at the beginning and end of the simulation, as well as at the end of writing and reading data. These delays can affect the overall performance of the system and should be considered when designing any system that uses the storage device.