# A 6-Bit 1.6-GS/s Low-Power Wideband Flash ADC Converter in $0.13-\mu m$ CMOS Technology

Ayman Ismail, Member, IEEE, and Mohamed Elmasry, Fellow, IEEE

Abstract—In this work, a new termination technique for the averaging network of the flash analog-to-digital converter (ADC) input preamplifiers is devised. The proposed technique eliminates the over-range voltage headroom consumed by the dummy preamplifiers and therefore, the input capacitance and power dissipation of the ADC is reduced. This technique is applied to the design of a 6-bit 1.6-GS/s flash ADC in 0.13- $\mu$ m CMOS technology. The measured peak INL and DNL are 0.42 LSB and 0.49 LSB, respectively. The ADC achieves an effective resolution bandwidth (ERBW) of 800 MHz and an SNDR of 30 dB at 1.45-GHz input signal frequency while consuming 180 mW.

Index Terms—Analog-to-digital converters, averaging termination, CMOS analog integrated circuits, flash converter, offset averaging, resistor averaging network.

### I. INTRODUCTION

LASH ADCs targeting optical communication standards were reported using SiGe BiCMOS technology in [1]–[3]. CMOS implementation of such designs involves two challenges. The first is to achieve a high sampling speed given the lower gain-bandwidth (lower  $f_t$ ) of CMOS technology. The second is to handle the high bandwidth of the input signal with a certain accuracy. While the first problem can be relaxed using the time-interleaved architecture [4]–[7], the second problem remains as a main obstacle to CMOS implementation. Thus, the feasibility of a CMOS implementation of ADCs for such applications or other wideband applications depends mainly on achieving a very small input capacitance (large bandwidth) at the desired accuracy.

In the flash architecture, the input capacitance directly trades with the achievable accuracy. This tradeoff gets tighter with technology scaling as explained later. An effective way to relax this tradeoff is to use resistive offset averaging [8]. However, the resistor network used for averaging causes systematic nonlinearity at the ADC transfer characteristics edges. The common solution to this problem is to extend the preamplifiers array beyond the input signal voltage range [9]–[11]. However, this demands a corresponding extension of the flash ADC reference-voltage resistor ladder. Since the voltage headroom of the reference ladder is considered as the main bottleneck to the implementation of flash ADCs in deep-submicron technologies with

Manuscript received June 18, 2007; revised May 12, 2008. Current version published September 10, 2008. This work was supported by NSERC.

A. Ismail was with the VLSI Research Group, University of Waterloo, Waterloo, ON, Canada. He is now with Gennum Corporation, Toronto, ON, Canada (e-mail: aismail@vlsi.uwaterloo.ca).

M. Elmasry is with the VLSI Research Group, University of Waterloo, Waterloo, ON, Canada.

Digital Object Identifier 10.1109/JSSC.2008.2001936

reduced supply voltage [12], extending the reference voltage beyond the input voltage range is highly undesirable. Also, the elimination of this over-range voltage allows a larger least-significant bit. As a result, a higher input referred offset is tolerated and a significant reduction in the ADC input capacitance and power dissipation is achieved.

The triple-cross connection method proposed in [13] eliminates the over-range voltage of the reference ladder. However, it introduces negative transconductance at the preamplifiers array edges and produces a relatively large residual mean integral nonlinearity (INL) value, unless pre-distorted reference voltages are used.

In this paper, a termination technique that maintains the linearity of the ADC at the transfer characteristics edges is proposed. The proposed technique is based on using two interface amplifiers that get connected to the in-range reference ladder voltage taps, but has a shifted zero-crossing point. Thus, this termination technique does not require any over-range voltage headroom and does not introduce negative transconductance.

This paper is organized as follows. In Section II, a formulation of the bandwidth-accuracy tradeoff of flash ADCs is driven and the effect of technology scaling is discussed. The problem of averaging network termination is discussed in Section III, while in Section IV, the new termination technique is proposed. The design of a 6-bit 1.6-GS/s flash ADC that uses the proposed technique is presented in Sections V and VI. Finally, measurement results are reported in Section VII.

### II. THE BANDWIDTH-ACCURACY TRADEOFF OF FLASH ADCS

The bandwidth of high speed flash ADCs is mainly determined by the track-and-hold (T/H) circuit at its input [14]–[16]. Thus the input capacitance of the ADC preamplifiers array that load the T/H circuit should be reduced for wideband applications. The input referred static offset RMS value of the flash ADC preamplifiers is given by [17]

$$\sigma_{\text{offset}} \approx \frac{A_{\text{Vt}}}{\sqrt{W \cdot L}}$$
 (1)

where  $A_{\mathrm{Vt}}$  is the mismatch coefficient for FET threshold voltage, and W and L are the width and length of the preamplifier input differential pair transistors, respectively. Equation (1) reveals that to reduce the offset of the preamplifiers, the area of the FET transistors needs to be increased. This would increase the input capacitance of the preamplifiers, and hence would result in a reduction of the input signal bandwidth. Therefore, the offset-area tradeoff leads to a bandwidth-accuracy tradeoff.

The averaging technique can ease this bandwidth-accuracy tradeoff. In this technique, adjacent preamplifiers outputs are connected with resistors. The amount of offset reduction due



Fig. 1. Preamplifiers array edge problem. (a) Transfer characteristics of preamplifiers. (b) INL versus output code.

to averaging,  $\xi$ , depends on the ratio of the averaging resistor value,  $R_1$ , to the preamplifier output resistance,  $R_0$ . Decreasing  $(R_1/R_0)$  leads to more reduction in the RMS value of the offset voltage. However, the zero-crossing points of the preamplifiers at the array edges are pulled by the averaging resistors towards the array. This results in an increase in the mean values of INL(j) at the two edges of the array (Fig. 1). To mitigate this effect, dummy preamplifiers are added at the two edges of the preamplifiers array beyond the input signal range. However, the overrange dummies reduce the available voltage headroom for the input signal. The loss in the voltage headroom due to dummies can be expressed as

$$\eta = \frac{V_{\text{sig}}}{V_{\text{sig-max}}} \tag{2}$$

where  $V_{\rm sig}$  is the available voltage headroom for the input signal and  $V_{\rm sig-max}$  represents the signal voltage headroom plus the over-range voltage. In a previous design, the over-range voltage is about 28% of  $V_{\rm sig}$  [9].

Based on (1)–(2), a measure for the accuracy of an ADC that uses averaging is derived as

$$\left(\frac{\sigma'_{\text{offset}}}{\Delta}\right)^2 \approx \frac{A_{\text{Vt}}^2}{W \cdot L} \frac{2^{2N}}{V_{\text{DD}}^2} \frac{1}{\eta^2 \alpha^2 \xi^2} \tag{3}$$

where  $\sigma'_{\rm offset}$  is the preamplifier input referred offset RMS values after averaging,  $\Delta$  represents the least-significant-bit (LSB), and  $\alpha$  accounts for the voltage headroom consumed by the biasing circuit of the reference ladder.

The input capacitance of such an ADC is given by

$$C_{\rm in} \approx \frac{2}{3} C_{\rm ox} W L \frac{1}{\rho m} (2^N - 1). \tag{4}$$

In (4),  $C_{\rm ox}$  is the gate capacitance per unit area, m represents the interpolation factor and is equal to one if no interpolation is used, while  $\rho$  is the number of preamplifiers within signal range divided by the total number of preamplifiers including dummies. Equation (3) and (4) can be combined together, yielding a representation of the bandwidth-accuracy tradeoff of flash ADCs

$$\kappa \equiv C_{\rm in} \left(\frac{\sigma'_{\rm offset}}{\Delta}\right)^2$$

$$\approx \left(\frac{A_{Vt}^2 C_{\rm ox}}{V_{\rm DD}^2}\right) \left(\frac{2}{3} \frac{2^{2N} (2^N - 1)}{\eta^2 \rho \alpha^2 (\xi^2 m)}\right). \tag{5}$$



Fig. 2.  $(A_{\rm Vt}^2 C_{\rm ox}/V_{\rm DD}^2)$  versus technology minimum feature size (L).

For many applications, minimizing the input capacitance at the same target accuracy (minimizing  $\kappa$ ) is a main design objective. An example of such application is flash ADCs designed for wideband communication systems, where large input bandwidth (and hence small  $C_{\rm in}$ ), in addition to a certain accuracy, are dictated by system specifications.

The maximum sampling rate of flash ADCs is limited by its preamplifiers and comparators overdrive recovery time [9], which is a function in the gain-bandwidth (GBW) offered by the technology. Therefore as technology minimum feature size scales to lower values, higher sampling rates are achieved at a given power consumption [18]. On the other hand, the effect of technology scaling on the bandwidth-accuracy tradeoff  $(\kappa)$ can be studied by plotting  $(A_{\rm Vt}^2 C_{\rm ox}/V_{\rm DD}^2)$  for different CMOS technologies (Fig. 2). Typical values for  $A_{Vt}$ ,  $t_{ox}$  and  $V_{DD}$  can be found in [19]. The rest of the parameters in the RHS of (5) are technology independent. Fig. 2 shows that for technologies with minimum feature size less than 0.5  $\mu$ m,  $\kappa$  increases with technology scaling. The reason behind this is that the continuous reduction in the supply voltage of technologies beyond  $0.5 \,\mu \text{m}$  almost cancels out the improvement expected due to the enhancement in the matching properties of the FET transistor as both  $A_{\rm Vt}$  and  $V_{\rm DD}$  scale nearly with the same factor. Since accuracy depends on the ratio of the offset voltage to the LSB, approximately the same FET area is needed in different submicron technologies to achieve a certain accuracy. Thus, the increase in the value of  $C_{ox}$  with scaling would lead to a net increase in  $\kappa$ . Hence, as technology scales, a tighter bandwidth-accuracy tradeoff is obtained and optimizing the technology-independent terms in (5) becomes crucial.

Equation (5) reveals that the higher the value of  $\eta$ , the lower the input capacitance at the same accuracy. This fact is exploited in this work to reduce  $\kappa$  as the averaging network is terminated without consuming over-range voltage, and hence  $V_{\rm sig}$  is equal to  $V_{\rm sig-max}$ .

# III. COPING WITH THE LOWER SUPPLY VOLTAGES IN DEEP-SUBMICRON TECHNOLOGIES

The loss of signal swing due to over-range dummy preamplifiers makes averaging less suited to low-voltage designs [20]

 $^{\rm l}{\rm The}$  parameter  $\alpha$  has a slight dependence on technology, but this can be ignored for simplicity.



Fig. 3. Averaging network termination using dummy preamplifiers.

or ultra-deep-submicron technologies that have a low nominal supply voltage. Thus, different solutions have been proposed to reduce this voltage over-range penalty.

The art in [13] uses triple cross-connection and two interface amplifiers together with pre-distorted reference voltages, generated using digitally controlled current sources. This method reduced the peak mean value of INL from 5 LSB to 0.3 LSB according to simulations reported in [13]. The triple cross-connection technique does not need over-range voltage. However, the pre-distorted reference ladder increases the design complexity. In [16], the pre-distorted reference ladder was eliminated, and triple cross-connection, in addition to interface amplifiers were used. Nevertheless, the resulting peak mean value of INL obtained by simulation was dropped from 4.5 LSB, in the case of abrupt termination, to 0.5 LSB only. This value is relatively high as random variations would still add to it to give the total INL error value.

A major drawback of the triple cross-connection method is that the differential output of the interface amplifier is cross-connected to the outputs of the regular array preamplifiers through the averaging network. Hence, the interface amplifier introduces negative transconductance at the preamplifiers array edges. As a result, the effective transconductance, gain, and gain-bandwidth of the preamplifiers at array edges are lowered. To alleviate this effect, the zero-reference point used for interface amplifier in [16] is chosen to be three steps away from the end of the reference ladder. Nonetheless, this limits the amount of residual INL reduction that can be achieved.

A different solution is proposed in [21], where the value of the over-range voltage needed is reduced by altering the values of the edge resistors in the averaging network. For the design reported in [21], a 20% over-range voltage was consumed and a supply of 1.95 V was used for the analog part of the ADC in 0.18- $\mu$ m CMOS technology. Thus, the supply voltage is still higher than the technology nominal supply voltage.

The termination technique presented in the next section is a modification to that reported in [21]. It neither consumes overrange voltage headroom nor introduces negative transconductance and therefore, provides an efficient solution to the problem of averaging network termination.

### IV. THE PROPOSED TERMINATION TECHNIQUE

The concept of the proposed termination circuit is introduced in Section IV-A, while the details of the circuit implementation are presented in Section IV-B.



Fig. 4. The Termination technique of [21]. (a) Actual circuit. (b) Simplified model.

### A. Concept

In Fig. 3 only one edge of the preamplifiers array is shown, and it is assumed that D number of dummy preamplifiers per edge are used to eliminate the edge problem. The number of needed dummy preamplifiers is reduced by altering the value of the averaging resistors at the edge, as suggested in [21] [Fig. 4(a)]. The output voltage of the dummy amplifier in Fig. 4(a) is described as [Fig. 4(b)]

$$V_{\text{dummy}} = [g_m[V_{\text{in}} - (V_{\text{ref}(2^N - 1)} + d\triangle)] + I_x]R_0$$
 (6)

where  $V_{{\rm ref}(2^N-1)}$  is the maximum *in-range* reference voltage,  $I_x$  is the differential current following through the termination resistors  $R_T$ , and d is an integer less than D. To eliminate the over-range reference voltage  $(V_{{\rm ref}(2^N-1)}+d\triangle)$ , the interface amplifier of Fig. 5(a) together with the in-range reference voltage  $(V_{{\rm ref}(2^N-1)}-d\triangle)$  are used instead. The output voltage of the interface amplifier is given by [Fig. 5(b)]

$$V_{\text{interface}} = [g_m[V_{\text{in}} - V_{\text{ref}(2^N - 1)}] + g_m[(V_{\text{ref}(2^N - 1)} - d\triangle) - V_{\text{ref}(2^N - 1)}] + I_x]R_0$$

$$V_{\text{interface}} = [g_m[V_{\text{in}} - (V_{\text{ref}(2^N - 1)} + d\triangle)] + I_x]R_0. \tag{7}$$

So  $V_{\rm interface}$  is equal to  $V_{\rm dummy}$  in (6) and an interface amplifier with the connectivity shown in Fig. 5 can replace the structure of Fig. 4.

Unlike the work in [16] and [13], the output of the interface amplifier,  $V_{\rm interface}$ , does not decrease with the increase in  $V_{\rm in}$ . That is to say, the proposed interface amplifier does not add negative transconductance. The interface amplifier principal of operation is to shift its zero-crossing point by adding a constant voltage to its output.



Fig. 5. The proposed termination scheme. (a) Actual circuit. (b) Simplified model



Fig. 6. The preamplifier.



Fig. 7. The interface amplifier.

### B. Circuit Level Implementation

Flash ADC preamplifiers are usually implemented as a simple differential pair with resistive loads (Fig. 6) [20], [21]. The interface amplifier shown in Fig. 7 should have the same output impedance, gain, GBW, and output common mode voltage as that of the array preamplifiers. Therefore, (W/L) of the input differential pair and the tail current sources of the interface amplifier are set equal to that of the preamplifiers. As a result, both the preamplifiers and the interface amplifier would have equal transconductance  $(g_m)$ . The current source connected in parallel to the load resistor  $R_0$  is designed to have a much larger output impedance than the load resistor  $R_0$ . Hence, both circuits would have nearly the same output impedance  $(R_0)$  and gain  $(g_m R_0)$ . Assuming that the load capacitance is dominated

by the input capacitance of the next stage, the two circuits would have approximately equal bandwidth. The DC current flowing through  $(R_0)$  in both circuits is I, so the output common mode voltage of both circuits is equal to  $V_{\rm DD}-IR_0$ .

Typically, the input referred RMS offset value of the interface amplifier of Fig. 7 would be  $\sqrt{2}$  times the offset value of the regular preamplifier, if they are designed to have the same input capacitance. This would degrade the input referred offset at the preamplifiers array edges. Therefore, in actual implementation the interface amplifier differential pairs are sized such that

$$\left(\frac{W}{L}\right)_{\text{interface}} = \left(\frac{\sqrt{2}W}{\sqrt{2}L}\right)_{\text{preamp}}.$$
 (8)

Hence, the interface amplifier would have the same RMS offset as the regular preamplifier but double its input capacitance.<sup>2</sup>

The circuits shown in Figs. 6 and 7 assumed single-ended input signal for simplicity. In actual implementation, all the circuits are fully differential.

### V. THE ANALOG FRONT-END

# A. Track-and-Hold Circuit and the Reference Voltage Resistor Ladder

An open-loop T/H circuit is incorporated in the analog front-end to enhance the dynamic performance of the ADC. The T/H circuit consists of an NMOS sampling switch, a dummy switch and a 153-fF MIM capacitor. The input voltage range of the flash ADC is set to 0.84  $V_{\rm p-p}$  differential, while the common mode voltage of the input signal is set to 0.27 V to lower the T/H sampling switch resistance. A source follower buffer proceeding the T/H circuit is used to shift the input common mode voltage to 0.88 V. A replica source follower is used to bias the N-well of the source follower main PMOS transistor as in [13]. The pseudo differential source follower buffer consumes 10 mA and achieves 3rd harmonic distortion (HD3) of -53 dBc.

The reference voltages of the flash ADC are generated using an  $80-\Omega$  serpentine structure of Metal 3. The low resistance of the resistor ladder reduces the reference ladder signal feedthrough problem.

### B. Preamplification Stages

In order to maximize the bandwidth of flash ADCs preamplification stage, it is commonly realized using low gain amplifiers. A cascade of two to four stages of these low-gain amplifiers is usually needed to suppress the relatively large dynamic offset of the comparators [13], [21], [22]. In this design, four preamplification stages were used. A  $\times$  2 averaging interpolating network connects consecutive stages as shown in Fig. 8. For every stage, the value of the averaging resistors  $R_1$  is selected 1.5 times larger than the value of the preamplifier load resistance  $R_0$ . For the first preamplifiers stage  $R_T$  is set equal to  $(R_1 - R_0)$  [21]. Table I lists the voltage gain, 3-dB bandwidth, input referred offset RMS value, and the offset reduction ratio for each of the

<sup>2</sup>The interface amplifier used in triple cross-connection method also has a larger input capacitance than that of the regular preamplifiers [13].



Fig. 8. Analog front-end of the ADC.

TABLE I VOLTAGE GAIN, 3-dB BANDWIDTH, INPUT REFERRED OFFSET, AND OFFSET REDUCTION FACTOR OF EACH PREAMPLIFIERS STAGE

|              | Voltage gain (A) | 3-dB bandwidth in GHz | Input referred offset RMS value without averaging $(\sigma)$ in mV | Offset reduction ratio due to averaging $(\xi)$ |
|--------------|------------------|-----------------------|--------------------------------------------------------------------|-------------------------------------------------|
| First Stage  | 2.7              | 3.7                   | 3.94                                                               | 1.6                                             |
| Second stage | 3.2              | 6.1                   | 6.51                                                               | 1.6                                             |
| Third stage  | 2.9              | 7.7                   | 11.92                                                              | 2                                               |
| Fourth stage | 2.9              | 5.2                   | 15.37                                                              | -                                               |

four stages. The total input capacitance of the preamplification stage is 380 fF, while the total input referred offset RMS value due to the four preamplifiers stages and the digital back-end comparators is equal to

$$\sigma'_{\text{offset-total}}$$

$$= \sqrt{\frac{\sigma_1^2}{\xi_1^2} + \frac{\sigma_2^2}{\xi_2^2 \cdot A_1^2} + \frac{\sigma_3^2}{\xi_3^2 \cdot \prod_{i=1}^{i=2} A_i^2} + \frac{\sigma_4^2}{\prod_{i=1}^{i=3} A_i^2} + \frac{\sigma_{comp}^2}{\prod_{i=1}^{i=4} A_i^2}}$$

$$= 3.1 \text{ mV}_{rms}$$
(9)

where  $\sigma_i$  and  $A_i$  are the input referred RMS offset and voltage gain of the *i*th preamplifiers array, respectively,  $\sigma_{\text{comp}}$  is the dynamic offset of the comparators, and  $\xi_i$  is the offset reduction ratio due to offset averaging of the *i*th preamplifiers array.

Simulations show that the proposed termination technique limits the maximum mean value of INL to 0.15 LSB (compared to 4.13 LSB in the case of abrupt termination). So over-range voltage is eliminated without deteriorating the linearity of the ADC.

For this design, the reference voltage ladder needs to extend along the 9 preamplifiers of the first stage, while the technique proposed in [21] requires the reference ladder to extend along 11 preamplifiers (the 9 preamplifiers processing the input signal +2 dummy preamplifiers). Therefore, the increase in  $\eta$  due to

over-range voltage elimination is equal to (11/9). The LSB, as well as the target  $\sigma'_{\text{offset-total}}$ , are increased by the same value keeping the ADC accuracy unaltered. It follows from (1) and (9) that the input capacitance of each of the preamplifiers arrays is reduced by a factor of  $(9/11)^2$ . Hence, a 33% reduction in the input capacitance of the second, third and fourth preamplifiers arrays is achieved. For the first stage, the interface amplifier has double the input capacitance of the preamplifiers. Hence, the net reduction in input capacitance of the first stage due to the proposed technique is 20% compared to the averaging termination technique of [21]. Since each preamplifier array represents the load of the preceding array, lowering the input capacitance of the preamplification stages results in an increase in the GBW of these stages at the same power dissipation<sup>3</sup>. In other words, the target GBW can be obtained with less power. Thus, the proposed technique not only reduces the ADC input capacitance, but also reduces the power consumption of the analog front-end.

### VI. THE DIGITAL BACK-END

A block diagram for the digital back-end is shown in Fig. 9. The output of the last preamplification stage is fed to an array of low kick-back latched comparators [22] followed by two arrays of CMOS latches [23]. The latch of each comparator stage

 $^3{\rm This}$  is achieved by reducing the value of W and L with the same ratio keeping W/L the same.



Fig. 9. Digital back-end of the ADC.



Fig. 10. Microphotograph of the chip.

has a GBW approximately equal to 16 GHz. Cascading latches provides a power efficient way to increase the available time for regeneration, and hence reduce metastability errors [24].

A three-input clocked NAND gate is used for first order bubble suppression and to transform the thermometer code to 1-of-*N* code that selects one word of a pre-charged Gray ROM encoder. The output of the ROM is held by a true single phase clocked (TSPC) flip-flop for a whole clock period.

The output digital stream is down-sampled by a factor of 8 to allow acquisition by the logic analyzer. The divide by 8 clock is generated on-chip to avoid sampling uncertainty due to supply bounce.

### VII. MEASUREMENTS

The designed ADC was fabricated in  $0.13-\mu m$  8-metal single-poly CMOS technology. A microphotograph of the chip



Fig. 11. Measured INL and DNL at 1.6 GS/s.



Fig. 12. Measured SNDR and SFDR at 1.6 GS/s.

is shown in Fig. 10. The active area of the design occupies  $0.42~\text{mm}^2$ . On-chip 0.12-nF and 0.4-nF capacitors are added to decouple the analog and digital supplies, respectively. The analog front-end is surrounded by guard ring connected to the analog ground to isolate it from the digital noise. The chip was mounted on a standard 4-layer PCB and directly wire-bonded to the board for testing. The differential clock and input signal are generated using phase splitters and terminated on-chip with  $50\text{-}\Omega$  poly resistors.

The ADC nonlinearity is measured using the histogram method at 1.6 GS/s. Fig. 11 shows the measured INL and differential nonlinearity (DNL) values for a typical chip together with the simulation results for the mean values. The maximum INL and DNL errors are found to be 0.42 LSB and 0.49 LSB, respectively.

The dynamic performance of the ADC at 1.6 GS/s is shown in Fig. 12. The ADC achieves an SNDR of 34.5 dB at 50-MHz

input signal. The effective resolution bandwidth (ERBW) is equal to 800.04 MHz. However, the SNDR remains higher than 30 dB until an input signal frequency of 1450 MHz. The whole ADC operates from a 1.5-V supply. The analog portion of the ADC consumes 81 mA, while the digital circuitry consumes 35.8 mA. The total power dissipation of the ADC including reference ladder is 180 mW. Therefore, the ADC achieves a figure-of-merit

$$(Power/(2^{ENOB,DC} \cdot 2 \cdot ERBW)) = 2.6pJ/conv.$$
 (10)

Fig. 13 plots the input signal frequency at 5 effective number of bits (ENOB) versus sampling frequency for previously reported 6-bit flash ADCs together with the ADC of this work, while Fig. 14 compares the figure-of-merit of these ADCs. It can be concluded from Figs. 13 and 14 that the designed ADC achieves a superior dynamic performance combined with low power dissipation.

### VIII. CONCLUSION

The limited supply voltage offered by future technologies will outweigh the accuracy improvement due to its superior MOS matching properties. Therefore, optimizing the bandwidth-accuracy tradeoff of flash ADC is essential to advance its state of the art.

A technique to cancel out the over-range voltage headroom of the flash ADC reference ladder has been proposed. This permits a larger value for the ADC LSB, and thus, the matching requirements of the preamplifiers arrays are relaxed. As a result, a reduction in ADC input capacitance and power dissipation is achieved. Eliminating the over-range voltage also makes flash ADCs more amenable for integration in deep-submicron technologies.

A 6-bit 1.6-GS/s flash ADC that incorporates the proposed technique is implemented in 0.13- $\mu$ m CMOS technology. The ADC achieves an ENOB of 5.44 bits at low input frequencies and a FOM of 2.6 pJ/conv.



Fig. 13. The input signal frequency at 5 ENOB versus sampling frequency for previously reported 6-bit flash ADCs and this work.



Fig. 14. Figure-of-merit for previously reported 6-bit ADCs and this work.

## ACKNOWLEDGMENT

The authors would like to thank M.-Y. Azizi of the VLSI Laboratory of the University of Waterloo for reading the manuscript and providing helpful feedback and comments.

## REFERENCES

[1] J. Lee, P. Roux, U.-V. Koc, T. Link, Y. Baeyens, and Y.-K. Chen, "A 5-b 10-GSample/s A/D converter for 10-Gb/s optical receivers," *IEEE J. Solid-State Circuits*, vol. 39, no. 10, pp. 1671–1679, Oct. 2004.

- [2] P. Schvan, D. Pollex, S.-C. Wang, C. Falt, and N. Ben-Hamida, "A 22 GS/s 5 b ADC in 0.13 μm SiGe BiCMOS," in 2006 IEEE ISSCC Dig. Tech. Papers, Feb. 2006, pp. 572–573.
- [3] H.-M. Bae, J. B. Ashbrook, J. Park, N. R. Shanbhag, A. C. Singer, and S. Chopra, "An MLSE receiver for electronic dispersion compensation of OC-192 fiber links," *IEEE J. Solid-State Circuits*, vol. 41, no. 11, pp. 2541–2554, Nov. 2006.
- [4] C.-K. K. Yang, V. Stojanovic, S. Modjtahedi, M. Horowitz, and W. Ellersick, "A serial-link transceiver based on 8-GSsample/s A/D and D/A converters in 0.25-μm CMOS," *IEEE J. Solid-State Circuits*, vol. 36, no. 11, pp. 1684–1692, Nov. 2001.
- [5] K. Poulton, R. Neff, B. Setterberg, B. Wuppermann, T. Kopley, R. Jewett, J. Pernillo, C. Tan, and A. Montijo, "A 20 GS/s 8 b ADC with a 1 MB memory in 0.18 μm CMOS," in 2003 IEEE ISSCC Dig. Tech. Papers, Feb. 2003, pp. 318–496.
- [6] W. Ellersick, C.-K. K. Yang, M. Horowitz, and W. Dally, "GAD: A 12-GS/s CMOS 4-bit A/D converter for an equalized multi-level link," in VLSI Symp. Dig., Jun. 1999, pp. 49–52.
- [7] A. Ismail and M. Elmasry, "Analog-to-digital conversion for SONET OC-192," in *Proc. Int. Conf. System-on-Chip*, 2004, pp. 41–44.
- [8] K. Kattmann and J. Barrow, "A technique for reducing differential non-linearity errors in flash A/D converters," in 1991 IEEE ISSCC Dig. Tech. Papers, Feb. 1991, pp. 170–171.
- [9] M. Choi and A. A. Abidi, "A 6-b 1.3-Gsample/s A/D converter in 0.35 μm CMOS," *IEEE J. Solid-State Circuits*, vol. 36, no. 12, pp. 1847–1857, Dec. 2001.
- [10] Y. O. K. N. A. M. K. Sushihara and H. Kimura, "A 6 b 800 MSsample/s CMOS A/D converter," in 2000 IEEE ISSCC Dig. Tech. Papers, Feb. 2000, pp. 428–429.
- [11] G. Geelen, "A 6 b 1.1 GSample/s CMOS A/D converter," in 2001 IEEE ISSCC Dig. Tech. Papers, Feb. 2001, pp. 128–129.
- [12] K. Bult, "Analog broadband communication circuits in pure digital deep sub-micron CMOS," in 1999 IEEE ISSCC Dig. Tech. Papers, Feb. 1999, pp. 76–77.
- [13] M. F. C. Xicheng Jiang and Z. Wang, "A 2 GS/s 6 b ADC in 0.18 μm CMOS," in 2003 IEEE ISSCC Dig. Tech. Papers, Feb. 2003, pp. 322–323.
- [14] R. V. de Plassche, *CMOS Integrated Analog-to-Digital and Digital-to-Analog Converters*. Boston, MA: Kluwer Academic, 2003.
- [15] Y. Chiu, B. Nikolic, and P. Gray, "Scaling of analog-to-digital converters into ultra-deep-submicron CMOS," in *Proc. IEEE Custom Integrated Circuits Conf. (CICC)*, 2005, pp. 375–382.
- [16] X. Jiang and M. F. Chang, "A 1-GHz signal bandwidth 6-bit CMOS ADC with power-efficient averaging," *IEEE J. Solid-State Circuits*, vol. 40, no. 2, pp. 532–535, Feb. 2005.
- [17] M. J. Pelgrom, H. P. Tuinhout, and M. Vertregt, "Transistor matching in analog CMOS applications," *IEEE J. Solid-State Circuits*, vol. SSC-19, no. 6, pp. 820–827, Dec. 1984.
- [18] K. Uyttenhove and M. S. Steyaert, "Speed-power-accuracy tradeoff in high-speed CMOS ADC's," *IEEE Trans. Circuits Syst. II*, vol. 49, no. 4, pp. 280–287, Apr. 2002.
- [19] K. Bult, "Analog design in deep sub-micron CMOS," in Proc. 26th European Solid-State Circuits Conf., 2000, pp. 126–132.
- [20] K. Uyttenhove and M. S. Steyaert, "A 1.8-V 6-Bit 1.3-Hz flash ADC in 0.25-\(\mu\)m CMOS," *IEEE J. Solid-State Circuits*, vol. 38, no. 7, pp. 1115–1122, Jul. 2003.
- [21] P. C. S. Scholtens and M. Vertregt, "A 6-b 1.6 Gsamples/s flash ADC in 0.18 μm CMOS using averaging termination," *IEEE J. Solid-State Circuits*, vol. 37, no. 12, pp. 1599–1609, Mar. 2002.

- [22] C. Sander, M. Clara, A. Hartig, and F. Kuttner, "A 6-bit 1.2-GS/s low-power flash-ADC in 0.13 μm digital CMOS technology," *IEEE J. Solid-State Circuits*, vol. 40, no. 7, pp. 1499–1505, Jul. 2005.
- [23] J. Rabaey, Digital Integrated Circuits: A Design Perpective. Englewood Cliffs, NJ: Prentice-Hall Int., 1996.
- [24] C. Mangelsdorf, "A 400-MHz input flash converter with error correction," *IEEE J. Solid-State Circuits*, vol. 25, no. 1, pp. 184–191, Feb. 1990



**Ayman Ismail** (S'02–M'08) received the B.Sc. and M.Sc. degrees, both in electrical engineering, from Ain Shams University, Cairo, Egypt, in 1998 and 2002, respectively. He received the Ph.D. degree from the University of Waterloo, Waterloo, ON, Canada, in 2007.

From 1998 to 2002, he worked as a research assistant and a teaching assistant at the Electronics and Communications Engineering Department of Ain Shams University. In 2001, he joined AIAT VLSI design house as a part-time senior analog

mixed-signal design engineer. From 2003 to 2007, he was a research assistant at the VLSI Lab of the University of Waterloo. During the winter of 2005, he had an internship at Texas Instruments, Dallas, TX, where he was involved in the design of digital phase-locked loops (PLLs) and low-noise oscillators. Since 2007, he has been an IC design engineer with the Snowbush IP division of Gennum Corporation, Toronto, ON, Canada, working on high-speed analog-to-digital converters (ADCs) and SERDES. His research interests include high-speed ADCs, analog filters, and PLLs.

Dr. Ismail is the recipient of the overall winning design award and the analog/mixed-signal design award from Mentor Graphics in 2002.



Mohamed Elmasry (S'69–M'73–SM'79–F'88) was born in Cairo, Egypt, on December 24, 1943. He received the B.Sc. degree from Cairo University in 1965 and the M.A.Sc. and Ph.D. degrees from the University of Ottawa, Ottawa, ON, Canada, in 1970 and 1974, respectively, all in electrical engineering.

He has worked in the area of digital integrated circuits and system design for the last 35 years. From 1965 to 1968, he was with Cairo University, and from 1972 to 1974, he was with Bell-Northern Research, Ottawa. Since 1974, he has been with the Department

of Electrical and Computer Engineering, University of Waterloo, Waterloo, ON, Canada, where, from 1986 to 1991, he held the NSERC/BNR Research Chair in VLSI design, and where he is currently an adjunct Professor and founding Director of the VLSI Research Group. He has served as a Consultant to research laboratories in Canada, Japan, and the United States. He has authored or coauthored over 400 papers and 14 books on integrated circuit design and design automation. He is also the holder of several patents. He is the founding President of Pico Electronics Inc., Waterloo, ON, Canada.

Dr. Elmasry has served in many professional organizations in different positions and received many Canadian and international awards. He is a Founding Member of the Canadian Conference on VLSI, the Canadian Microelectronics Corporation (CMC), the International Conference on Microelectronics (ICM), MICRONET, and Canadian Institute for Teaching Overseas (CITO). He is a Fellow of the Royal Society of Canada and a Fellow of the Canadian Academy of Engineers.