# Fibonacci Series Generator and verified the design using cadence software

Subham Ball

Dept. of System-on-chip Design Indian Institute Of Technology–Palakkad 152202017@smail.iitpkd.ac.in

Abstract—Implementing a  $N^{th}$  Fibonacci Generator in Verilog, validating the design, and carrying out the physical design are the objectives of Experiment 3. It helps us become more adept at managing control flow in Verilog and familiarise oneself with Verilog Simulation and physical design using Innovus.

### I. INTRODUCTION

Two modules are needed to create a  $N^{th}$  fibonacci generator. The Fibonacci series generator is represented by one module, while the  $N^{th}$  Fibonacci number is produced by the other module. Every time the clock pulse has a positive or negative edge, a 32-bit Fibonacci series generator generates a term from the series. When a positive or negative edge N\_valid is applied, it is initialized. The  $N^{th}$  Fibonacci generator receives a 3-bit integer N as input, and uses N\_valid and Fibo\_valid as the qualifiers for the input N and Fibonacci series generated, respectively to produce N\_Fibo\_num, which is the required  $N^{th}$  Fibonacci number.



Fig. 1. Block diagram of FSM

## II. IMPLEMENTATION DETAILS

Experiment 3 involves designing the  $N^{th}$  Fibonacci Generator illustrated in Fig. 1, testing this design on a testbench, and putting the physical design into practise. The current f(n) and prior f(n-1) values are stored in two registers that make up the Fibonacci generator. Additionally, it includes an adder, a combinational logic network that creates the sum of the past and current values. The register holding the current value is updated by getting the sum as the new data after the application of a positive or negative edge clock pulse, and the register storing the prior value is updated by receiving the current value. The output, or fibo\_out, is set to the previous value. The register containing the prior value is initialised to a 32-bit binary zero on the positive edge of  $N_v$ valid, while the register containing the current value is initialised to a 32-bit binary one.

The  $N^{th}$  Fibonacci generator module consists of a register count that keeps increasing until it hits input value N, assuming N\_valid is logic 0. The  $N^{th}$  Fibonacci generator module will only accept N as an input when N\_valid is on the negative edge, thus serving as a qualifier for input N. Once count reaches a value of N, the signal Fibo\_valid changes to logic 1. It serves as the fibo\_out qualifier to produce the  $N^{th}$  Fibonacci number, abbreviated N\_fibo\_num. Figure 2 depicts the architectural design.



Fig. 2. Architectural diagram

Figure 3 provides the code for the RTL design of a  $N^{th}$  Fibonacci generator. Figure 4 depicts the testbench created for verifying the DUT.

Fig. 3. RTL code

```
module fbv_tb();
reg clk, N valid;
reg [2:0] N;
wire [31:0] N fibo_num;
wire [31:0] N fibo_out;
wire [31:0] N fibo_out;
wire fibo_valid_out;
fibo valid fbv (.clk(clk), .N_valid(N_valid), .N(N), .fibo_out(fibo_out),
.N_fibo_num(N_fibo_num), .fibo_valid_out(fibo_valid_out));
initial begin
forever #1 clk = ~clk;
end
initial begin
    $monitor ("At time = %t, fibo_valid_out = %d, N_fibo_num = %d", $time,
    fibo valid out, N fibo_num);
    clk = 0; N_valid = 1; N = 3'b011;
    #2 N_valid = 0;
    #10 N_valid = 0;
    #20 $stop;
end
initial begin
    $dumprile ("dump.vcd");
    $dumprile ("dump.vcd");
    end
endmodule
```

Fig. 4. Testbench

### III. EXPERIMENTAL DETAILS

Cadence software is used to simulate and synthesise the Verilog design of a  $N^{th}$  Fibonacci generator, which produces fibo\_valid and N\_fibo\_num signals after accepting N, N\_valid, and clock as inputs. In Figures 5 and 6, respectively, the observed waveform and the synthesised circuit are depicted.



Fig. 5. Waveform

### IV. PHYSICAL DESIGN

The basis for physical design is a netlist, which is the result of the synthesis procedure. Synthesis transforms the RTL design into gate-level netlist that the following group of tools can read and understand. This netlist contains a list of the cells utilized, their connections, the area covered, and other details.



Fig. 6. Synthesized circuit

During the synthesis process, constraints are utilised to ensure that the design satisfies the required functionalities and speed criteria (specifications).

Only when it has been timed and functionally tested is the netlist submitted for the physical design flow.

The second phase of physical design is floorplanning. Selecting structures to be built adjacent to one another and allocating space for them in a way that satisfies the somewhat conflicting objectives for performance, close vicinity of components, and available space is the process of floorplanning.

Making ensuring that all of the design's macros, standard cells, and other cells have power is known as power planning. Power and ground nets are frequently positioned on the metal layers. This creates power and ground structures with both IO pads and core logic. The IO pads' power and ground buses are built within the pad itself, and they will be joined by an abutment. For core logic, a core ring encircling the core with one or multiple sets of power and ground rings is employed. The next consideration is the design of cell power and ground internal to core logic, commonly known as power and ground stripes. Within the design, these stripes are repeated at regular intervals across the zone. A ring distributes VDD and VSS around the chip, while a stripe conveys VDD and VSS from the ring.

After floorplanning and power planning which includes the creation of the core area, the placement of the macros, and the selection of the power network architecture for the design, standard cell placement is carried out. The placement process involves finding an acceptable physical location for each block cell. In addition to positioning the standard cell present in the synthesised netlist, placement optimises the design. The tool determines the location of each standard cell on the core. Multiple factors, such as time, congestion, and power optimization, will affect placement. Timing analysis is now performed to look for setup violations, and as shown in Figure 7, no violating pathways are found.

Clock tree synthesis (CTS) is a technique for equally

| ++               |       | -+      | ++      |
|------------------|-------|---------|---------|
| Setup mode       | all   | reg2reg | default |
| ++               |       | -+      | ++      |
| WNS (ns):        | 1.431 | 1.431   | 8.684   |
| TNS (ns):        | 0.000 | 0.000   | 0.000   |
| Violating Paths: | 0     | 0       | 0       |
| All Paths:       | 67    | 67      | 67      |
| 4                |       | _ 4     |         |

Fig. 7. Pre-CTS timing analysis

spreading clock among all sequential elements of a VLSI design. The goal of clock tree synthesis is to reduce skew and insertion delay. The clock is not transmitted before CTS. Hold slack should improve after CTS. The clock tree begins at the clock source specified in .sdc and ends at the stop pins of the flip-flop. Timing analysis is now being done to check for setup and hold violations, and as can be seen in Figure 8, there are no violating paths found.

| +                                                                 |                           | +                                     | +                               |
|-------------------------------------------------------------------|---------------------------|---------------------------------------|---------------------------------|
| Setup mode                                                        | all                       | reg2reg                               | default                         |
| WNS (ns): <br>  TNS (ns): <br>  Violating Paths: <br>  All Paths: | 1.331<br>0.000<br>0<br>67 | 1.331  <br>  0.000  <br>  0  <br>  67 | 8.680  <br>0.000  <br>0  <br>67 |
| Hold mode                                                         | all                       | +<br>  reg2reg                        | default                         |
| WNS (ns): <br>  TNS (ns): <br>  Violating Paths: <br>  All Paths: | 0.000<br>0.000<br>0<br>67 | 0.000  <br>  0.000  <br>  0  <br>  67 | 0.000  <br>0.000  <br>0  <br>0  |

Fig. 8. Post-CTS timing analysis

Routing entails using metal layers to physically connect signal pins. Routing is the stage after CTS and optimization where precise links between standard cells, macros, and I/O pins are built. Once more, post route time analysis is performed, and as shown in Figure 9, no violating pathways are found.

Figure 10 elaborates on the physical design circuit that INNOVUS was used to create in Cadence software.

| Setup mode       | all   | reg2reg | default |
|------------------|-------|---------|---------|
| WNS (ns):        |       | 1.294   | 8.684   |
| TNS (ns):        |       | 0.000   | 0.000   |
| Violating Paths: |       | 0       | 0       |
| All Paths:       |       | 67      | 67      |
| Hold mode        | all   | reg2reg | default |
| WNS (ns):        | 0.000 | 0.001   | 0.000   |
| TNS (ns):        |       | 0.000   | 0.000   |
| Violating Paths: |       | 0       | 0       |
| All Paths:       |       | 67      | 0       |

Fig. 9. Post-Route timing analysis



Fig. 10. physical design circuit

# V. ANALYSIS

The following table (Figure 11) compares the physical designs for the pre-CTS, post-CTS, and post-route in terms of power and area.

|            | Pre-CTS    | Post-CTS   | Post-Route |
|------------|------------|------------|------------|
| Power (mW) | 0.14675289 | 0.17898056 | 0.17941010 |
| Area (μm²) | 2182.1427  | 2582.5428  | 2582.5428  |

Fig. 11. Table

### VI. CAUSING SETUP VIOLATIONS IN THE DESIGN

In VLSI design, a path consists of a flip-flop (FF1), combinational logic, and then another flip-flop (FF2). Data must be kept at D of FF2 for Tsetup time until the clock tree transmits the next positive or negative edge of the clock to FF2 in order for FF2 to successfully latch it. The time required for the data to propagate to FF2, counting from the clock edge at FF1, is invariably equal to  $T_{clk-Q} + T_{comb}$ . The equation

should therefore be as follows in order to satisfy the setup time requirement.

$$T_{clk-Q} + T_{comb} + T_{setup} \le T_{clk}$$

Therefore, the clock period must be shortened in order to cause a setup time violation. The following timing violation is seen in this experiment when the clock period is reduced from 10 units to 0.5 units, as shown in Figure 12.

| Setup mode | all                         | reg2reg                     | default |
|------------|-----------------------------|-----------------------------|---------|
| WNS (ns):  | -1.388<br>  -69.695<br>  75 | -1.388<br>  -40.039<br>  67 | -0.988  |

Fig. 12. Timing analysis after setup violation

# VII. CONCLUSION

The  $N^{th}$  Fibonacci generator is successfully simulated and synthesised using Cadence software after implementation in Verilog design. INNOVUS is used for the physical design, and timing, area, and power values are examined at several stages of design, namely pre-CTS, post-CTS, and post-route. Changing the clock period also causes a setup violation, which helps us better understand timing analysis.