# EE5011 VLSI Design Lab Report: Experiment 1

Subham Ball
Dept. of System of Chip Design
IIT Palakkad
152202017@smail.iitpkd.ac.in

Abstract—Experiment 1's objective is to use Verilog to create a Fibonacci Series Generator. It assists us in becoming more skilled in executing Hierarchical design in Verilog and familiarising ourselves with Verilog Simulation.

#### I. INTRODUCTION

The fundamental hierarchical unit in Verilog is referred to as a module. A module name along with an interface containing the port list together define a module. It is possible to create a hierarchical module, indicating that a module can incorporate other modules by instantiating other, lower-level modules. By name or position, ports are connected to nets.

Continuous assignments that make use of "assign" statements and always update the variable in the LHS whenever the RHS expression changes are the signatures of combinatorial logic. The assignment's left side may be a net, whereas the right side may be a register or net. A register is a variable in Verilog that can hold a value as opposed to a net, which is continuously driven and unable to do so.

Memory data types can be updated by procedural assignments that use 'initial' and 'always'statements. Every time a signal's value changes in the sensitivity list, the "always" block executes once. Any assignment made in the "always" block has to be declared as a register. Procedural assignments are of two types: blocking and non-blocking. Non-blocking statements must be employed in the "always" block to implement sequential logic.

Every time there is a positive or negative edge in the clock pulse, a 4-bit Fibonacci series generator generates a term from the Fibonacci series. A positive or negative edge reset when applied causes it to be initialized. Designing a Fibonacci Series Generator, as seen in Fig. 1, and using a testbench to verify this design is the desired target of Experiment 1.



Fig. 1. Block Diagram

# II. FIBONACCI GENERATOR WITH RESET, AN ADDER, AND TWO REGISTERS:

#### A. Implementation details:

The current f(n) and prior f(n-1) values are stored in two registers in the Fibonacci generator. Additionally, it includes an adder, a combinational logic network that creates the sum of the previous and current values. The previous value is declared as the output. A 4-bit binary one is initialized in the register storing the current value and a 4-bit binary zero is initialized in the register carrying the prior value upon reset. In this manner, the Fibonacci sequence's first term, zero, is obtained and ascites that when there is no reset condition, the series' further terms are generated. Fig. 2 depicts the layout.



Fig. 2. Architectural Design

1) With synchronous reset: Synchronous reset denotes sampling of reset with respect to the clock. In other words, if reset is enabled, it won't take effect until the next clock edge. Fig.3 shows the code for the system design which implements a Fibonacci generator comprising a synchronous reset, an adder, and two registers.

```
// Code your design here
module fibonacci (input clk, reset,
output [3:0] out);
reg [3:0] current, previous;

always @(posedge clk)
begin
current <= reset? 4'd1 : current+previous ;
previous <= reset? 4'd0 : current;
end
assign out = previous;
endmodule
```

Fig. 3. RTL Code

2) With asynchronous reset: Asynchronous reset samples reset without regard to the clock. This suggests that when reset is enabled, it won't verify or wait for the clock edges and will take effect right away. The code implementing a Fibonacci generator with an asynchronous reset, an adder, and two registers is shown in Fig. 4.

Fig. 4. RTL Code

## B. Experimental results:

1) With synchronous reset: Cadence software is used to simulate and synthesize the Verilog design of a Fibonacci generator with a synchronous reset, an adder, and two registers. According to the waveform in Figure 5, a Fibonacci series term is only created at the clock's positive edge after the synchronous positive edge reset has been removed. The clock period is 2 seconds.



Fig. 5. Output Waveform

Fig.6 displays the circuit schematic that was created.



Fig. 6. Synthesized Circuit Diagram

2) With asynchronous reset: With asynchronous reset: Cadence software is used to simulate and synthesize the Verilog design of a Fibonacci generator with an asynchronous reset, an adder, and two registers. According to the waveform in Figure 7, a Fibonacci series term is only created at the clock's positive edge after the asynchronous negative edge reset has been removed. The clock period is 2 seconds.



Fig. 7. Output Waveform

Fig.8 displays the circuit schematic that was created.



Fig. 8. Synthesized Circuit Diagram

# III. FIBONACCI GENERATOR WITH 4-BIT ADDER MODULE USING RIPPLE CARRY STRUCTURE WITH FOUR FULL ADDERS, RESET, AND TWO REGISTERS

#### A. Implementation details:

A 4-bit ripple carry adder executes the combinational logic in the Fibonacci generator. Four full adder modules are instantiated in this ripple carry adder module. In the top module, that is fibo\_gen, the ripple carry adder module is instantiated. Figure 9 provides the code that implements this system design.

```
| // Code your design here | 2 module fibo_gen (input Oik, reset, output [3:0] out); | reg [3:0] current, previous; | wire [3:0] sum; | wire cout; | always @(posedge clk) | begin | current <= reset? 4'b0001 : sum; | previous <= reset? 4'b00001 : sum; | previous <= reset? 4'b00001 : sum; | current; | end |
```

Fig. 9. RTL Code

#### B. Experimental results:

Using Cadence software, a Fibonacci generator with a 4-bit adder module using described ripple carry structure is simulated and synthesized. In Figures 10 and 11, respectively, the observed waveform and the synthesized circuit are depicted.



Fig. 10. Output Waveform



Fig. 11. Synthesized Circuit Diagram

# IV. FIBONACCI GENERATOR WITH 4-BIT RIPPLE CARRY ADDER MODULE, RESET AND 4-BIT REGISTER MODULE

#### A. Implementation details:

A 4-bit ripple carry adder executes the combinational logic in the Fibonacci generator. Four full adder modules are instantiated in this ripple carry adder module. On the other hand, a 4-bit register executes the sequential logic in the Fibonacci generator. In the top module, that is fibo\_gen, the ripple carry adder module as well as the register module is

instantiated. Figure 12 provides the code that implements this system design.

Fig. 12. RTL Code

## B. Experimental results:

Using Cadence software, a Fibonacci generator with a 4-bit ripple carry adder module and 4-bit register module is simulated and synthesized. In Figures 13 and 14, respectively, the observed waveform and the synthesized circuit are depicted.



Fig. 13. Output Waveform



Fig. 14. Synthesized Circuit Diagram

# V. FIBONACCI GENERATOR WITH 4-BIT RIPPLE CARRY ADDER MODULE, RESET AND REGISTER MODULE CONSISTING OF FOUR D FLIP-FLOPS

### A. Implementation details:

A 4-bit ripple carry adder executes the combinational logic in the Fibonacci generator. Four full adder modules are instantiated in this ripple carry adder module. On the other hand, a register module containing four instances of D flipflop modules executes the sequential logic in the Fibonacci generator. In the top module, that is fibo\_gen, the ripple carry adder module as well as the register module is instantiated. Figure 15 provides the code that implements this system design.

Fig. 15. RTL Code

### B. Experimental results:

Using Cadence software, a Fibonacci generator with a 4-bit ripple carry adder module and a register module including D flip-flop module instances is simulated and synthesized. In Figures 16 and 17, respectively, the observed waveform and the synthesized circuit are depicted.



Fig. 16. Output Waveform



Fig. 17. Synthesized Circuit Diagram

#### VI. TESTBENCH

In Figure 18 and Figure 19, the testbench codes created for verifying the DUT with synchronous and asynchronous resets are depicted.

```
// Code your testbench here
// or browse Examples

module fb_tb();
reg clk, reset;
wire [3:0] out;
fibionacci fb (clk, reset, out);
initial begin
forever #1 clk = ~clk;
end

initial begin
smonitor ("At time = %t, Out = %d", $time, out);
clk = 0; reset = 1;

#2 reset = 0;
#15 $finish;
end
endmodule
```

Fig. 18. Testbench of DUT with synchronous reset

```
// Code your testbench here
// or browse Examples
module fb_tb_asy();
    reg clk, reset;
    wire [3:0] out;
    fibonacci_asy fb (clk, reset, out);
    initial begin
    forever #1 clk = -clk;
    end
    initial begin
    $monitor ("At time = %t, Out = %d", $time, out);
    clk = 0; reset = 0;
    #2 reset = 1;
    #15 $finish;
    end
endmodule
```

Fig. 19. Testbench of DUT with asynchronous reset

#### VII. ANALYSIS

The following table in Fig.20 shows the comparison of all Fibonacci generators with various hierarchical designs in regard to power, time, and area

|               | Fibonacci generator with reset, an adder, and two registers |                               | Fibonacci<br>generator<br>with 4-bit                                                                       | Fibonacci<br>generator<br>with 4-bit                                         | Fibonacci<br>generator<br>with 4-bit                                                                         |
|---------------|-------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
|               | With<br>synchronous<br>reset                                | With<br>asynchronous<br>reset | ripple carry<br>adder<br>module<br>consisting<br>of four full<br>adders,<br>reset, and<br>two<br>registers | ripple carry<br>adder<br>module,<br>reset and<br>4-bit<br>register<br>module | ripple carry<br>adder<br>module,<br>reset and<br>register<br>module<br>consisting<br>of four D<br>flip-flops |
| Power<br>(nW) | 25063.170                                                   | 34244.841                     | 27483.987                                                                                                  | 26835.319                                                                    | 26835.319                                                                                                    |
| Timing (ps)   | 8705                                                        | 8710                          | 8618                                                                                                       | 8617                                                                         | 8617                                                                                                         |
| Area<br>(nm²) | 226.313                                                     | 228.584                       | 230.854                                                                                                    | 230.854                                                                      | 230.854                                                                                                      |

Fig. 20. Comparative analysis of all the Fibonacci generators with different hierarchical designs

## VIII. CONCLUSION

In Cadence software, the Verilog design of the Fibonacci generator is successfully simulated and synthesized. The hierarchical design encourages breaking down a design into different layers of abstraction, leading to the creation of a top-level schematic that only contains block symbols and their relationships. It promotes the reuse of low-level modules and facilitates comprehension of the design by allowing us to concentrate on the operation and interconnection of individual modules.