# EE5516 VLSI Architectures for Signal Processing and Machine Learning Lab Report: Experiment 1

# Subham Ball Dept. of System-on-chip Design Indian Institute Of Technology-Palakkad

152202017@smail.iitpkd.ac.in

Abstract—Experiment 1's goal is to implement and validate the design of an architecture that computes the sum of the first N natural numbers for a given N.

### I. INTRODUCTION

The sum of N natural numbers is a common arithmetic operation used in many algorithms and computations. In VLSI architecture, efficient implementation of this operation is important for achieving high performance and low power consumption.

One of the most common methods for computing the sum of N natural numbers is the mathematical formula:

$$sum = \frac{(N \times (N+1))}{2}$$

This formula can be easily computed using basic arithmetic operations, but it requires a multiplier and a divider circuit which may not be efficient for VLSI implementation. figure (Fig. 1)



Fig. 1. Data Path of the sum of the first N natural numbers algorithm



Fig. 2. Control Path of the sum of the first N natural numbers algorithm

### II. IMPLEMENTATION DETAILS

Now let's see the Verilog Code:

Fig. 3. RTL code

Now let's see the testbench for the same:

Fig. 4. Testbench OF DUT

# III. EXPERIMENTAL RESULTS

Now, lets see the output for the simulation.



Fig. 5. Output Waveform

# IV. CONCLUSION

As a result, we may infer from the output waveform of the simulation that the design is sound. In this experiment, we can implement the sum of n utilising the control route and datapath. The link to the EDA Playground is: playground link