# IMPLEMENTATION OF CORDIC ALGORITHM ECE5014 ASIC DESIGN LAB REPORT

**SLOT: L49+L50** 

# SUBURAAJ R 18MVD0072

Faculty In charge
Dr. K. Sivasankaran,
Associate Professor, SENSE



**April 2019** 

# **TABLE OF CONTENTS**

- 1. Abstract
- 2. Literature Review
- 3. Block Diagram of Architecture
- 4. Methodology
- 5. RTL Code With Test Bench
- 6. RTL Simulation Results
- 7. Synthesis Setup
- 8. Synthesis Report (Area, Power, Timing)
- 9. Timing Report from PT
- 10. Comparison Table
- 11. Physical Design Setup
- 12. Physical Synthesis Report (Each abstraction level)
- 13. EDA Tool Details
- 14. Conclusion
- 15. Reference
- 16. Paper IEEE Format
- 17. Appendix

#### 1. Abstract

CORDIC algorithm are used in various image processing application oriented algorithms like Direct Cosine Transform (DCT), GABOUR filter, FFT etc. They are used in finding Legendre Polynomial, which plays a major role in space applications and even in 3G and 4G Communication systems. This paper focusses on implementation of CORDIC algorithm based on 32-bit Pipelined Architecture under rotational mode of operation.

Keywords: CORDIC, Pipe-lined, rotational mode

#### 2. Literature Review

CORDIC Algorithm can be realized using 8 Bit Parallel Architecture configuration [1].But, the dis – advantages faced with this is the number of iterations is proportional to precision. Hence, this architecture is not suitable for High-Speed applications

Also, Scale Factor Problems includes Scale-free CORDIC based on Taylor approach, on Radix-4 Modified Booth Recording- Modification of CORDIC algorithm, leading one bit detection technique, Domain folding elimination are dominant in implementation of CORDIC Algorithm [2]. Usage of Constant Multiplier creates a heavy hardware problem [2].

Also, we can use two arc-tan look up tables, one in degree and the other in radians respectively [3]. Also, we may determine the Cartesian co-ordinates of a complex number represented in Euler's form r.  $e^{i\theta}$  [3]. But ,this may increase the complexity of the algorithm and depends on the application where it is used.

Also, we can use Residue Number System for the internal Computation [4]. But the disadvantage we face is conversion of two's complement number to residue number system.

Also, the CORDIC Algorithm is used to implement the butterflies instead of constant Multiplers [5]. This reduces the need for more Look –Up Tables and increases the Signal to Noise ratio by 25db.

Hybrid Architecture can also be used for CORDIC Algorithm [6]. Hybrid architecture decomposes the initial angle of rotation into two angular sets [6]. One angular set is input to the parallel architecture CORDIC processor [6]. The second processor does not use LUTs and takes decision on the basis of bits of the angular set input to it thus, saves time and increases computation speed [6].

Also, we can implement the Fourier transform using CORDIC algorithm [7]. Also, orthogonal frequency division multiplexing can be done by the method of encoding digital data on multiple carrier frequencies in CORDIC Algorithm [8]. By making use of this approach, area reduction is achieved by replacing adders in 4 stages of sine and cosine blocks with MUXs [8].

Also, we can introduces angle recording (ARD) and scaling free (SCFE) CORDIC algorithms [9]. Also, one may use ADPLL system phase detection system has been realised by generating a signal using Hilbert transform and calculating the instantaneous phase using CORDIC algorithm [10]. The aim is to achieve a more efficient PLL with faster lock time [10].

Extension to CORDIC Algorithm with Polar to Rectangular Transformation and vice versa, inverse CORDIC functions, Linear and Hyperbolic Functions are discussed [11]. Processors like Iterative and Parallel architecture are discussed [11].

# 3. Block Diagram of Architecture

- ► Three adder/subtractor with di as control signal is required per iteration
- ► The result of every iteration enters into the pipelined register leads to high throughput.
- ▶ Improvement of the angle by one bit per iteration.

$$\begin{split} x^{i+1} &= K_i[x^i - y^i d_i 2^{-i}] \\ y^{i+1} &= K_i[y^i + x^i d_i 2^{-i}] \\ z^{i+1} &= z_i - d_i tan^{-1}(2^{-i}) \\ \text{where } K_i &= \prod_n (1/cos\theta^{(i)}) = \prod_n (\sqrt{1 + 2^{(-2i)}}) \end{split}$$

where n is total number of iterations. Thus if n value is known, then scaling factor can be pre-computed and then final values  $x^n$  and  $y^n$  can corrected by  $(1/K_i)$ . In circular rotation mode ,start the algorithm by considering  $x^{(0)} = (1/K_n)$  and  $y^{(0)} = 0$ .

- ▶  $tan^{-1}(2^{-i})$  are pre-computed and scaled in binary range
- $\triangleright$   $z_i$  is evaluated by using the sign bit.



#### 4. Methodology



# 5. RTL Code With Test Bench CORDIC.v

```
`timescale 1 ns/100 ps

module CORDIC (clock, angle, Xin, Yin, Xout, Yout);

parameter XY_SZ = 16;

localparam STG = XY_SZ;
```

```
input
                            clock;
                     [31:0] angle;
input signed
input signed [XY SZ-1:0] Xin;
input signed [XY SZ-1:0] Yin;
output signed
                  [XY_SZ:0] Xout;
                  [XY_SZ:0] Yout;
output signed
wire signed [XY SZ:0] X [0:STG-1];
wire signed [XY SZ:0] Y [0:STG-1];
               [31:0] Z [0:STG-1];
wire signed
wire signed [1:0] quadrant;
assign quadrant = angle[31:30];
reg signed [16:0] temp xin;
reg signed [16:0] temp_yin;
reg signed [31:0] temp_z;
always @(posedge clock)
begin
   case (quadrant)
      2'b00,
      2'b11:
      begin
         temp xin <= Xin;
         temp_yin <= Yin;</pre>
         temp_z <= angle;</pre>
      end
      2'b01:
      begin
       temp_xin <= -Yin;</pre>
         temp_yin <= Xin;</pre>
      temp z <= {2'b00,angle[29:0]};
      end
      2'b10:
      begin
         temp xin <= Yin;
         temp yin <= -Xin;
        temp_z <= {2'b11,angle[29:0]};
      end
```

endcase

```
end
                assign X[0] = temp_xin;
                assign Y[0] = temp_yin;
                assign Z[0] = temp_z;
            genvar i;
            generate
            for (i=0; i < (STG-1); i=i+1)
            begin: XYZ
                        sub
\verb|c1(.clock(clock),.x_in(X[i]),.y_in(Y[i]),.angle_in(Z[i]),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.angle_out(Z[i+1),.k(i),.k(i),.angle_out(Z[i+1),.k(i),.k(i),.angle_out(Z[i+1),.k(i),.k(i),.angle_out(Z[i+1),.k(i),.k(i),.angle_out(Z[i+1),.k(i),.k(i),.angle_out(Z[i+1),.k(i),.k(i),.k(i),.angle_out(Z[i+1),.k(i),.k(i),.k(i),.angle_out(Z[i+1),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i),.k(i)
]),.x_out(X[i+1]),.y_out(Y[i+1]));
            end
            endgenerate
           assign Xout = X[STG-1];
            assign Yout = Y[STG-1];
endmodule
module sub(clock,angle_in,x_in,y_in,k,angle_out,x_out,y_out);
input clock;
input [3:0]k;
input signed [16:0] x in;
input signed[16:0] y_in;
input signed [31:0] angle_in;
output signed [16:0] x_out;
output signed[16:0] y_out;
output signed [31:0]angle out;
reg signed[16:0] temp_x_out;
reg signed[16:0] temp_y_out;
reg signed[31:0] temp_angle_out;
```

```
assign angle out=temp angle out;
wire signed [31:0] atan table [0:30];
  assign atan table[01] = 32'b00010010111001000000010100011101;
  assign atan table[02] = 32'b00001001111110110011100001011011;
  assign atan table[03] = 32'b00000101000100010001110101000;
  assign atan table[04] = 32'b00000010100010110000110101000011;
  assign atan table[05] = 32'b00000001010001011010111111100001;
  assign atan table[06] = 32'b00000000101000101111011000011110;
  assign atan table[07] = 32'b00000000010101010111110001010101;
  assign atan table[08] = 32'b0000000001010001011111001010011;
  assign atan table[09] = 32'b0000000000101000101111100101110;
  assign atan table[10] = 32'b0000000000010100010111110011000;
  assign atan table[11] = 32'b000000000001010001011111001100;
  assign atan table[12] = 32'b0000000000000101000101111100110;
  assign atan table[13] = 32'b0000000000000010100010111110011;
  assign atan table[14] = 32'b0000000000000001010001011111001;
  assign atan_table[15] = 32'b0000000000000000101000101111101;
  assign atan table[16] = 32'b000000000000000001010001111110;
  assign atan table[17] = 32'b0000000000000000001010001011111;
  assign atan table[18] = 32'b0000000000000000000101000101111;
  assign atan table[19] = 32'b0000000000000000000010100011000;
  assign atan table[20] = 32'b0000000000000000000001010001100;
  assign atan table [21] = 32'b000000000000000000000011000110;
  assign atan table[22] = 32'b00000000000000000000000010100011;
  assign atan table[23] = 32'b0000000000000000000000001010001;
  assign atan table[25] = 32'b0000000000000000000000000010100;
  assign atan table[26] = 32'b0000000000000000000000000001010;
```

assign x\_out=temp\_x\_out; assign y\_out=temp\_y\_out;

```
wire
                             Z_sign;
     wire signed [16:0] X_shr, Y_shr;
     assign X shr = x in >>> k;
     assign Y_shr = y_in >>> k;
     assign Z_sign = angle_in[31];
     always @(posedge clock)
     begin
      temp_x_out <= Z_sign ? x_in + Y_shr</pre>
                                                                : x in -
Y shr;
      temp_y_out <= Z_sign ? y_in - X_shr</pre>
                                                              : y_in + X_shr;
      temp_angle_out <= Z_sign ? angle_in + atan_table[k] : angle_in -</pre>
atan_table[k];
      end
        endmodule
CORDIC TESTBENCH.v
`timescale 1 ns/100 ps
module CORDIC TESTBENCH;
  localparam width = 16; //width of x and y
  // Inputs
  reg signed[width-1:0] Xin, Yin;
  reg signed[31:0] angle;
  reg clk;
  reg signed [63:0] i;
wire signed [width-1:0] COSout, SINout;
  localparam An = 32000/1.647;
  initial
  begin
    //set initial values
    angle = 32'b0;
    Xin = An; // Xout = 32000*cos(angle)
                // Yout = 32000*sin(angle)
    Yin = 0;
```

```
//set clock
    clk = 'b0;
  end
      always
      #5 clk = \simclk;
    initial
    begin
      #500
         for (i = 0; i \le 360; i = i + 1)
      begin
      angle = ((1 << 32)*i)/360;
      #200
      $display ("angle = %d, xout = %d, yout = %d",i, COSout, SINout);
    end
   #200 $write("Simulation has finished");
   $stop;
  end
  CORDIC
s1(.clock(clk),.angle(angle),.Xin(Xin),.Yin(Yin),.Xout(COSout),.Yout(SINout));
  // Monitor the output
endmodule
```

#### **6.** RTL Simulation Results (part of simulation report)

```
[18mvd0072@synopsysserver RTL]$ ./simv7
Chronologic VCS simulator copyright 1991-2018
Contains Synopsys proprietary information.
Compiler version O-2018.09-SP1 Full64; Runtime version O-2018.09-SP1 Full64;
Apr 6 16:03 2019
angle =
                         0, xout =
                                         31994, yout =
                                                                2
                        1, xout =
                                         31988, yout =
angle =
                                                             562
angle =
                         2, xout =
                                        31974, yout =
                                                            1120
angle =
                         3, xout =
                                         31949, yout =
                                                            1676
```

| angle = | 4,  | xout | = | 31916, | yout | = | 2234  |
|---------|-----|------|---|--------|------|---|-------|
| angle = | 5,  | xout | = | 31871, | yout | = | 2792  |
| angle = | 6,  | xout | = | 31819, | yout | = | 3346  |
| angle = | 7,  | xout | = | 31756, | yout | = | 3902  |
| angle = | 8,  | xout | = | 31681, | yout | = | 4455  |
| angle = | 9,  | xout | = | 31600, | yout | = | 5005  |
| angle = | 10, | xout | = | 31508, | yout | = | 5556  |
| angle = | 11, | xout | = | 31407, | yout | = | 6105  |
| angle = | 12, | xout | = | 31294, | yout | = | 6655  |
| angle = | 13, | xout | = | 31176, | yout | = | 7197  |
| angle = | 14, | xout | = | 31043, | yout | = | 7741  |
| angle = | 15, | xout | = | 30906, | yout | = | 8280  |
| angle = | 16, | xout | = | 30754, | yout | = | 8821  |
| angle = | 17, | xout | = | 30598, | yout | = | 9352  |
| angle = | 18, | xout | = | 30431, | yout | = | 9885  |
| angle = | 19, | xout | = | 30251, | yout | = | 10416 |
| angle = | 20, | xout | = | 30062, | yout | = | 10945 |
| angle = | 21, | xout | = | 29868, | yout | = | 11466 |
| angle = | 22, | xout | = | 29661, | yout | = | 11987 |
| angle = | 23, | xout | = | 29453, | yout | = | 12498 |
| angle = | 24, | xout | = | 29230, | yout | = | 13011 |
| angle = | 25, | xout | = | 29000, | yout | = | 13519 |
| angle = | 26, | xout | = | 28757, | yout | = | 14028 |
| angle = | 27, | xout | = | 28508, | yout | = | 14525 |
| angle = | 28, | xout | = | 28251, | yout | = | 15020 |
| angle = | 29, | xout | = | 27984, | yout | = | 15514 |
| angle = | 30, | xout | = | 27708, | yout | = | 15999 |
| angle = | 31, | xout | = | 27424, | yout | = | 16480 |
| angle = | 32, | xout | = | 27136, | yout | = | 16955 |
| angle = | 33, | xout | = | 26831, | yout | = | 17429 |
| angle = | 34, | xout | = | 26525, | yout | = | 17889 |
| angle = | 35, | xout | = | 26208, | yout | = | 18352 |
| angle = | 36, | xout | = | 25886, | yout | = | 18804 |
| angle = | 37, | xout | = | 25550, | yout | = | 19258 |
| angle = | 38, | xout | = | 25212, | yout | = | 19697 |
| angle = | 39, | xout | = | 24864, | yout | = | 20136 |
| angle = | 40, | xout | = | 24508, | yout | = | 20564 |
| angle = | 41, | xout | = | 24146, | yout | = | 20991 |
| angle = | 42, | xout | = | 23776, | yout | = | 21411 |
| angle = | 43, | xout | = | 23401, | yout | = | 21817 |
| angle = | 44, | xout | = | 23016, | yout | = | 22223 |
| angle = | 45, | xout | = | 22622, | yout | = | 22623 |
|         |     |      |   |        |      |   |       |

| angle =            | 46, | xout | = | 22223, | yout | = | 23016 |
|--------------------|-----|------|---|--------|------|---|-------|
| angle =            | 47, | xout | = | 21817, | yout | = | 23401 |
| angle =            | 48, | xout | = | 21411, | yout | = | 23776 |
| angle =            | 49, | xout | = | 20991, | yout | = | 24146 |
| angle =            | 50, | xout | = | 20564, | yout | = | 24508 |
| angle =            | 51, | xout | = | 20136, | yout | = | 24864 |
| angle =            | 52, | xout | = | 19697, | yout | = | 25212 |
| angle =            | 53, | xout | = | 19258, | yout | = | 25550 |
| angle =            | 54, | xout | = | 18804, | yout | = | 25886 |
| angle =            | 55, | xout | = | 18352, | yout | = | 26208 |
| angle =            | 56, | xout | = | 17889, | yout | = | 26525 |
| angle =            | 57, | xout | = | 17429, | yout | = | 26831 |
| angle =            | 58, | xout | = | 16955, | yout | = | 27136 |
| angle =            | 59, | xout | = | 16480, | yout | = | 27424 |
| angle =            | 60, | xout | = | 15999, | yout | = | 27708 |
| angle =            | 61, | xout | = | 15514, | yout | = | 27984 |
| angle =            | 62, | xout | = | 15020, | yout | = | 28251 |
| angle =            | 63, | xout | = | 14525, | yout | = | 28508 |
| angle =            | 64, | xout | = | 14028, | yout | = | 28757 |
| angle =            | 65, | xout | = | 13519, | yout | = | 29000 |
| angle =            | 66, | xout | = | 13011, | yout | = | 29230 |
| angle =            | 67, | xout | = | 12498, | yout | = | 29453 |
| angle =            | 68, | xout | = | 11987, | yout | = | 29661 |
| angle =            | 69, | xout | = | 11466, | yout | = | 29868 |
| angle =            | 70, | xout | = | 10945, | yout | = | 30062 |
| angle =            | 71, | xout | = | 10416, | yout | = | 30251 |
| angle =            | 72, | xout | = | 9885,  | yout | = | 30431 |
| angle =            | 73, | xout | = | 9352,  | yout | = | 30598 |
| angle =            | 74, | xout | = | 8821,  | yout | = | 30754 |
| angle =            | 75, | xout | = | 8280,  | yout | = | 30906 |
| angle =            | 76, | xout | = | 7741,  | yout | = | 31043 |
| angle =            | 77, | xout | = | 7197,  | yout | = | 31176 |
| angle =            | 78, | xout | = | 6655,  | yout | = | 31294 |
| angle =            | 79, | xout | = | 6105,  | yout | = | 31407 |
| angle =            | 80, | xout | = | 5556,  | yout | = | 31508 |
| angle =            | 81, | xout | = | 5005,  | yout | = | 31600 |
| angle =            | 82, | xout | = | 4455,  | yout | = | 31681 |
| angle =            | 83, | xout | = | 3902,  | yout | = | 31756 |
| angle =            | 84, | xout | = | 3346,  | yout | = | 31819 |
| <pre>angle =</pre> | 85, | xout | = | 2792,  | yout | = | 31871 |
| <pre>angle =</pre> | 86, | xout | = | 2234,  | yout | = | 31916 |
| angle =            | 87, | xout | = | 1676,  | yout | = | 31949 |
|                    |     |      |   |        |      |   |       |

| angle = | 88,  | xout = | 1120,   | yout = | 31974 |
|---------|------|--------|---------|--------|-------|
| angle = | 89,  | xout = | 562,    | yout = | 31988 |
| angle = | 90,  | xout = | -1,     | yout = | 31999 |
| angle = | 91,  | xout = | -561,   | yout = | 31992 |
| angle = | 92,  | xout = | -1119,  | yout = | 31978 |
| angle = | 93,  | xout = | -1675,  | yout = | 31949 |
| angle = | 94,  | xout = | -2233,  | yout = | 31918 |
| angle = | 95,  | xout = | -2791,  | yout = | 31875 |
| angle = | 96,  | xout = | -3345,  | yout = | 31821 |
| angle = | 97,  | xout = | -3901,  | yout = | 31758 |
| angle = | 98,  | xout = | -4454,  | yout = | 31685 |
| angle = | 99,  | xout = | -5004,  | yout = | 31602 |
| angle = | 100, | xout = | -5555,  | yout = | 31510 |
| angle = | 101, | xout = | -6104,  | yout = | 31407 |
| angle = | 102, | xout = | -6654,  | yout = | 31300 |
| angle = | 103, | xout = | -7196,  | yout = | 31176 |
| angle = | 104, | xout = | -7740,  | yout = | 31045 |
| angle = | 105, | xout = | -8279,  | yout = | 30904 |
| angle = | 106, | xout = | -8820,  | yout = | 30760 |
| angle = | 107, | xout = | -9352,  | yout = | 30596 |
| angle = | 108, | xout = | -9883,  | yout = | 30427 |
| angle = | 109, | xout = | -10417, | yout = | 30253 |
| angle = | 110, | xout = | -10946, | yout = | 30070 |
| angle = | 111, | xout = | -11467, | yout = | 29872 |
| angle = | 112, | xout = | -11988, | yout = | 29669 |
| angle = | 113, | xout = | -12499, | yout = | 29451 |
| angle = | 114, | xout = | -13012, | yout = | 29228 |
| angle = | 115, | xout = | -13520, | yout = | 28998 |
| angle = | 116, | xout = | -14029, | yout = | 28757 |
| angle = | 117, | xout = | -14526, | yout = | 28506 |
| angle = | 118, | xout = | -15021, | yout = | 28249 |
| angle = | 119, | xout = | -15515, | yout = | 27986 |
| angle = | 120, | xout = | -16000, | yout = | 27708 |
| angle = | 121, | xout = | -16481, | yout = | 27424 |
| angle = | 122, | xout = | -16956, | yout = | 27134 |
| angle = | 123, | xout = | -17430, | yout = | 26837 |
| angle = | 124, | xout = | -17890, | yout = | 26521 |
| angle = | 125, | xout = | -18353, | yout = | 26206 |
| angle = | 126, | xout = | -18805, | yout = | 25880 |
| angle = | 127, | xout = | -19259, | yout = | 25552 |
| angle = | 128, | xout = | -19698, | yout = | 25210 |
| angle = | 129, | xout = | -20137, | yout = | 24862 |
|         |      |        |         |        |       |

| angle = | 130, xout = | -20566, yout = | 24508 |
|---------|-------------|----------------|-------|
| angle = | 131, xout = | -20992, yout = | 24146 |
| angle = | 132, xout = | -21412, yout = | 23776 |
| angle = | 133, xout = | -21818, yout = | 23395 |
| angle = | 134, xout = | -22224, yout = | 23012 |
| angle = | 135, xout = | -22624, yout = | 22622 |
| angle = | 136, xout = | -23016, yout = | 22227 |
| angle = | 137, xout = | -23401, yout = | 21823 |
| angle = | 138, xout = | -23776, yout = | 21411 |
| angle = | 139, xout = | -24146, yout = | 20991 |
| angle = | 140, xout = | -24508, yout = | 20564 |
| angle = | 141, xout = | -24864, yout = | 20138 |
| angle = | 142, xout = | -25212, yout = | 19699 |
| angle = | 143, xout = | -25550, yout = | 19256 |
| angle = | 144, xout = | -25886, yout = | 18810 |
| angle = | 145, xout = | -26208, yout = | 18354 |
| angle = | 146, xout = | -26525, yout = | 17893 |
| angle = | 147, xout = | -26831, yout = | 17423 |
| angle = | 148, xout = | -27135, yout = | 16957 |
| angle = | 149, xout = | -27425, yout = | 16480 |
| angle = | 150, xout = | -27708, yout = | 15999 |
| angle = | 151, xout = | -27984, yout = | 15512 |
| angle = | 152, xout = | -28251, yout = | 15022 |
| angle = | 153, xout = | -28508, yout = | 14527 |
| angle = | 154, xout = | -28757, yout = | 14028 |
| angle = | 155, xout = | -29000, yout = | 13521 |
| angle = | 156, xout = | -29230, yout = | 13013 |
| angle = | 157, xout = | -29453, yout = | 12500 |
| angle = | 158, xout = | -29661, yout = | 11979 |
| angle = | 159, xout = | -29868, yout = | 11462 |
| angle = | 160, xout = | -30062, yout = | 10937 |
| angle = | 161, xout = | -30251, yout = | 10414 |
| angle = | 162, xout = | -30431, yout = | 9889  |
| angle = | 163, xout = | -30598, yout = | 9354  |
| angle = | 164, xout = | -30754, yout = | 8815  |
| angle = | 165, xout = | -30906, yout = | 8282  |
| angle = | 166, xout = | -31043, yout = | 7739  |
| angle = | 167, xout = | -31176, yout = | 7197  |
| angle = | 168, xout = | -31294, yout = | 6649  |
| angle = | 169, xout = | -31407, yout = | 6105  |
| angle = | 170, xout = | -31508, yout = | 5554  |
| angle = | 171, xout = | -31600, yout = | 5003  |
|         |             |                |       |

| angle = | 172, xout = | -31681, yout = | 4451   |
|---------|-------------|----------------|--------|
| angle = | 173, xout = | -31756, yout = | 3900   |
| angle = | 174, xout = | -31819, yout = | 3344   |
| angle = | 175, xout = | -31871, yout = | 2788   |
| angle = | 176, xout = | -31916, yout = | 2232   |
| angle = | 177, xout = | -31949, yout = | 1676   |
| angle = | 178, xout = | -31974, yout = | 1116   |
| angle = | 179, xout = | -31988, yout = | 558    |
| angle = | 180, xout = | -31998, yout = | 2      |
| angle = | 181, xout = | -31992, yout = | -558   |
| angle = | 182, xout = | -31978, yout = | -1116  |
| angle = | 183, xout = | -31949, yout = | -1676  |
| angle = | 184, xout = | -31918, yout = | -2232  |
| angle = | 185, xout = | -31875, yout = | -2788  |
| angle = | 186, xout = | -31821, yout = | -3344  |
| angle = | 187, xout = | -31758, yout = | -3900  |
| angle = | 188, xout = | -31685, yout = | -4451  |
| angle = | 189, xout = | -31602, yout = | -5003  |
| angle = | 190, xout = | -31510, yout = | -5554  |
| angle = | 191, xout = | -31407, yout = | -6105  |
| angle = | 192, xout = | -31300, yout = | -6649  |
| angle = | 193, xout = | -31176, yout = | -7197  |
| angle = | 194, xout = | -31045, yout = | -7739  |
| angle = | 195, xout = | -30904, yout = | -8282  |
| angle = | 196, xout = | -30760, yout = | -8815  |
| angle = | 197, xout = | -30596, yout = | -9355  |
| angle = | 198, xout = | -30427, yout = | -9888  |
| angle = | 199, xout = | -30252, yout = | -10414 |
| angle = | 200, xout = | -30069, yout = | -10937 |
| angle = | 201, xout = | -29871, yout = | -11462 |
| angle = | 202, xout = | -29668, yout = | -11979 |
| angle = | 203, xout = | -29450, yout = | -12500 |
| angle = | 204, xout = | -29227, yout = | -13013 |
| angle = | 205, xout = | -28997, yout = | -13521 |
| angle = | 206, xout = | -28756, yout = | -14028 |
| angle = | 207, xout = | -28505, yout = | -14527 |
| angle = | 208, xout = | -28248, yout = | -15022 |
| angle = | 209, xout = | -27985, yout = | -15512 |
| angle = | 210, xout = | -27707, yout = | -15999 |
| angle = | 211, xout = | -27423, yout = | -16480 |
| angle = | 212, xout = | -27133, yout = | -16957 |
| angle = | 213, xout = | -26838, yout = | -17423 |
|         |             |                |        |

| angle = | 214, xout = | -26522, yout = | -17893 |
|---------|-------------|----------------|--------|
| angle = | 215, xout = | -26207, yout = | -18354 |
| angle = | 216, xout = | -25881, yout = | -18810 |
| angle = | 217, xout = | -25553, yout = | -19256 |
| angle = | 218, xout = | -25211, yout = | -19699 |
| angle = | 219, xout = | -24863, yout = | -20138 |
| angle = | 220, xout = | -24509, yout = | -20565 |
| angle = | 221, xout = | -24147, yout = | -20991 |
| angle = | 222, xout = | -23777, yout = | -21411 |
| angle = | 223, xout = | -23396, yout = | -21823 |
| angle = | 224, xout = | -23013, yout = | -22227 |
| angle = | 225, xout = | -22622, yout = | -22625 |
| angle = | 226, xout = | -22227, yout = | -23013 |
| angle = | 227, xout = | -21823, yout = | -23396 |
| angle = | 228, xout = | -21411, yout = | -23777 |
| angle = | 229, xout = | -20991, yout = | -24147 |
| angle = | 230, xout = | -20565, yout = | -24509 |
| angle = | 231, xout = | -20138, yout = | -24863 |
| angle = | 232, xout = | -19699, yout = | -25211 |
| angle = | 233, xout = | -19256, yout = | -25553 |
| angle = | 234, xout = | -18810, yout = | -25881 |
| angle = | 235, xout = | -18354, yout = | -26207 |
| angle = | 236, xout = | -17893, yout = | -26522 |
| angle = | 237, xout = | -17423, yout = | -26838 |
| angle = | 238, xout = | -16957, yout = | -27133 |
| angle = | 239, xout = | -16480, yout = | -27423 |
| angle = | 240, xout = | -15999, yout = | -27707 |
| angle = | 241, xout = | -15512, yout = | -27985 |
| angle = | 242, xout = | -15022, yout = | -28248 |
| angle = | 243, xout = | -14527, yout = | -28505 |
| angle = | 244, xout = | -14028, yout = | -28756 |
| angle = | 245, xout = | -13521, yout = | -28997 |
| angle = | 246, xout = | -13013, yout = | -29227 |
| angle = | 247, xout = | -12500, yout = | -29450 |
| angle = | 248, xout = | -11979, yout = | -29668 |
| angle = | 249, xout = | -11462, yout = | -29871 |
| angle = | 250, xout = | -10937, yout = | -30069 |
| angle = | 251, xout = | -10414, yout = | -30252 |
| angle = | 252, xout = | -9888, yout =  | -30427 |
| angle = | 253, xout = | -9355, yout =  | -30596 |
| angle = | 254, xout = | -8815, yout =  | -30760 |
| angle = | 255, xout = | -8282, yout =  | -30904 |
|         |             |                |        |

| angle = | 256, | xout | = | -7739, | -      |        |
|---------|------|------|---|--------|--------|--------|
| angle = | 257, | xout | = | -7197, | yout = | -31176 |
| angle = | 258, | xout | = | -6649, | yout = | -31300 |
| angle = | 259, | xout | = | -6105, | yout = | -31407 |
| angle = | 260, | xout | = | -5554, | yout = | -31510 |
| angle = | 261, | xout | = | -5003, | yout = | -31602 |
| angle = | 262, | xout | = | -4451, | yout = | -31685 |
| angle = | 263, | xout | = | -3900, | yout = | -31758 |
| angle = | 264, | xout | = | -3344, | yout = | -31821 |
| angle = | 265, | xout | = | -2788, | yout = | -31875 |
| angle = | 266, | xout | = | -2232, | yout = | -31918 |
| angle = | 267, | xout | = | -1676, | yout = | -31949 |
| angle = | 268, | xout | = | -1116, | yout = | -31978 |
| angle = | 269, | xout | = | -558,  | yout = | -31992 |
| angle = | 270, | xout | = | -2,    | yout = | -31995 |
| angle = | 271, | xout | = | 558,   | yout = | -31988 |
| angle = | 272, | xout | = | 1116,  | yout = | -31974 |
| angle = | 273, | xout | = | 1676,  | yout = | -31949 |
| angle = | 274, | xout | = | 2232,  | yout = | -31916 |
| angle = | 275, | xout | = | 2788,  | yout = | -31871 |
| angle = | 276, | xout | = | 3344,  | yout = | -31819 |
| angle = | 277, | xout | = | 3900,  | yout = | -31756 |
| angle = | 278, | xout | = | 4451,  | yout = | -31681 |
| angle = | 279, | xout | = | 5003,  | yout = | -31600 |
| angle = | 280, | xout | = | 5554,  | yout = | -31508 |
| angle = | 281, | xout | = | 6105,  | yout = | -31407 |
| angle = | 282, | xout | = | 6649,  | yout = | -31294 |
| angle = | 283, | xout | = | 7197,  | yout = | -31176 |
| angle = | 284, | xout | = | 7739,  | yout = | -31043 |
| angle = | 285, | xout | = | 8282,  | yout = | -30906 |
| angle = | 286, | xout | = | 8815,  | yout = | -30754 |
| angle = | 287, | xout | = | 9354,  | yout = | -30598 |
| angle = | 288, | xout | = | 9889,  | yout = | -30431 |
| angle = | 289, | xout | = | 10414, | yout = | -30251 |
| angle = | 290, | xout | = | 10937, | yout = | -30062 |
| angle = | 291, | xout | = | 11462, | yout = | -29868 |
| angle = | 292, | xout | = | 11979, | yout = | -29661 |
| angle = | 293, | xout | = | 12500, | yout = | -29453 |
| angle = | 294, | xout | = | 13013, | yout = | -29230 |
| angle = | 295, | xout | = | 13521, | yout = | -29000 |
| angle = | 296, | xout | = | 14028, | yout = | -28757 |
| angle = | 297, | xout | = | 14527, | yout = | -28508 |
|         |      |      |   |        |        |        |

| angle = | 298, | xout = | 15022, | yout = | -28251 |
|---------|------|--------|--------|--------|--------|
| angle = | 299, | xout = | 15512, | yout = | -27984 |
| angle = | 300, | xout = | 15999, | yout = | -27708 |
| angle = | 301, | xout = | 16480, | yout = | -27425 |
| angle = | 302, | xout = | 16957, | yout = | -27135 |
| angle = | 303, | xout = | 17423, | yout = | -26831 |
| angle = | 304, | xout = | 17893, | yout = | -26525 |
| angle = | 305, | xout = | 18354, | yout = | -26208 |
| angle = | 306, | xout = | 18810, | yout = | -25886 |
| angle = | 307, | xout = | 19256, | yout = | -25550 |
| angle = | 308, | xout = | 19699, | yout = | -25212 |
| angle = | 309, | xout = | 20138, | yout = | -24864 |
| angle = | 310, | xout = | 20564, | yout = | -24508 |
| angle = | 311, | xout = | 20991, | yout = | -24146 |
| angle = | 312, | xout = | 21411, | yout = | -23776 |
| angle = | 313, | xout = | 21823, | yout = | -23401 |
| angle = | 314, | xout = | 22227, | yout = | -23016 |
| angle = | 315, | xout = | 22623, | yout = | -22623 |
| angle = | 316, | xout = | 23012, | yout = | -22224 |
| angle = | 317, | xout = | 23395, | yout = | -21818 |
| angle = | 318, | xout = | 23776, | yout = | -21412 |
| angle = | 319, | xout = | 24146, | yout = | -20992 |
| angle = | 320, | xout = | 24508, | yout = | -20566 |
| angle = | 321, | xout = | 24862, | yout = | -20137 |
| angle = | 322, | xout = | 25210, | yout = | -19698 |
| angle = | 323, | xout = | 25552, | yout = | -19259 |
| angle = | 324, | xout = | 25880, | yout = | -18805 |
| angle = | 325, | xout = | 26206, | yout = | -18353 |
| angle = | 326, | xout = | 26521, | yout = | -17890 |
| angle = | 327, | xout = | 26837, | yout = | -17430 |
| angle = | 328, | xout = | 27134, | yout = | -16956 |
| angle = | 329, | xout = | 27424, | yout = | -16481 |
| angle = | 330, | xout = | 27708, | yout = | -16000 |
| angle = | 331, | xout = | 27986, | yout = | -15515 |
| angle = | 332, | xout = | 28249, | yout = | -15021 |
| angle = | 333, | xout = | 28506, | yout = | -14526 |
| angle = | 334, | xout = | 28757, | yout = | -14029 |
| angle = | 335, | xout = | 28998, | yout = | -13520 |
| angle = | 336, | xout = | 29228, | yout = | -13012 |
| angle = | 337, | xout = | 29451, | yout = | -12499 |
| angle = | 338, | xout = | 29669, | yout = | -11988 |
| angle = | 339, | xout = | 29872, | yout = | -11467 |
|         |      |        |        |        |        |

```
30070, yout =
angle =
                         340, \text{ xout} =
                                                                -10946
angle =
                         341, xout =
                                            30253, yout =
                                                                -10417
                         342, xout =
                                            30427, yout =
angle =
                                                                 -9883
                                            30596, yout =
                                                                 -9352
angle =
                         343, \text{ xout} =
                         344, xout =
                                            30760, yout =
angle =
                                                                 -8820
angle =
                         345, xout =
                                            30904, yout =
                                                                 -8279
                         346, xout =
                                            31045, yout =
angle =
                                                                 -7740
                         347, xout =
                                            31176, yout =
angle =
                                                                 -7196
                         348, xout =
                                            31300, yout =
                                                                 -6654
angle =
                                            31407, yout =
angle =
                         349, xout =
                                                                 -6104
angle =
                         350, xout =
                                            31510, yout =
                                                                 -5555
                         351, xout =
                                            31602, yout =
angle =
                                                                 -5004
angle =
                         352, xout =
                                            31685, yout =
                                                                 -4454
                         353, xout =
                                            31758, yout =
angle =
                                                                 -3901
                         354, xout =
angle =
                                            31821, yout =
                                                                 -3345
angle =
                         355, xout =
                                            31875, yout =
                                                                 -2791
angle =
                         356, xout =
                                            31918, yout =
                                                                 -2233
angle =
                         357, xout =
                                            31949, yout =
                                                                 -1675
angle =
                         358, xout =
                                            31978, yout =
                                                                 -1119
angle =
                         359, xout =
                                            31992, yout =
                                                                  -561
angle =
                         360, xout =
                                            31994, yout =
Simulation has finished$stop at time 729000 Scope: CORDIC TESTBENCH File:
```

# 7. Synthesis Setup

CORDIC TESTBENCH.v Line: 48

#### 7.1. Libraries used:

- **Saed90nm.db**: 1 or 2 lines about this lib.
- TSMC (tcb018gbwp7ttc.db): 1 or 2 lines about this lib.
- SCL (tsl18fs120\_scl\_ss.db): 1 or 2 lines about this lib.

#### 7.2. Constraints used:

- **create\_clock -period 40.0 [get\_ports clk]**: Creates a clock object and defines its waveform in the current design.
- **set\_clock\_latency -source -max 0.9 [get\_clocks clk]:** Sets the external clock source latency as 1.5ns or 1500ps.
- **set\_clock\_latency -max 0.9 [get\_clocks clk]:** The maximum internal clock network insertion delay or latency is 300ps or 0.3 ns.
- set\_clock\_uncertainty -setup 0.2 [get\_clocks clk]: sets the source clock uncertainty to 1 ns.
- set\_clock\_uncertainty -hold 0.1 [get\_clocks clk]: sets the source clock uncertainty to 1 ns.

- set\_clock\_transition 0.12 [get\_clocks clk]: Sets the transition time at the clock pins of all sequential
  devices clocked by the specified ideal clocks.
- set\_input\_delay -max 0.7 -clock clk [get\_ports input\_port\_name]: Sets maximum input delay on pins or input ports relative to a clock signal.
- **set\_output\_delay -max 0.8 -clock clk [get\_ports output\_port\_name] :** Sets maximum output delay on pins or output ports relative to a clock signal.

### 8. Synthesis Report (Area , Power, Timing)

#### 8.1. Using library: saed90nm.db

#### 8.1.1. Area report

```
*********
Report : area
Design : CORDIC
Version: O-2018.06-SP4
Date : Wed Mar 20 10:08:17 2019
**********
Information: Updating design information... (UID-85)
Library(s) Used:
   saed90nm typ ht (File:
/home/userdata/18mvd0061/asicproject/ref/models/saed90nm typ ht.db)
                                    8274
Number of ports:
Number of nets:
                                   18677
                                    9044
Number of cells:
Number of combinational cells:
                                    7718
Number of sequential cells:
                                   1056
Number of macros/black boxes:
                                      0
Number of buf/inv:
                                    1632
Number of references:
                                     25
Combinational area:
                         106934.168637
Buf/Inv area:
                            9024.307434
Noncombinational area:
                           26276.658875
                               0.000000
Macro/Black Box area:
                            7264.021908
Net Interconnect area:
Total cell area:
                            133210.827512
                            140474.849420
Total area:
```

#### **8.1.2.** Power report (without saif file):

Library(s) Used:

Operating Conditions: TYPICAL Library: saed90nm\_typ\_ht

Wire Load Model Mode: segmented

| CORDIC         8000         saed90nm_typ_ht           sub_0         16000         saed90nm_typ_ht           sub_1         16000         saed90nm_typ_ht           sub_2         16000         saed90nm_typ_ht           sub_3         16000         saed90nm_typ_ht           sub_4         16000         saed90nm_typ_ht           sub_5         16000         saed90nm_typ_ht           sub_6         16000         saed90nm_typ_ht           sub_7         16000         saed90nm_typ_ht           sub_9         16000         saed90nm_typ_ht           sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_15         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_15         16000         saed90nm_typ_ht           sub_16         16000         saed90                                                                                                                           | Design Wire      | e Load Model | Library         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------|-----------------|
| sub_1         16000         saed90nm_typ_ht           sub_2         16000         saed90nm_typ_ht           sub_3         16000         saed90nm_typ_ht           sub_4         16000         saed90nm_typ_ht           sub_5         16000         saed90nm_typ_ht           sub_6         16000         saed90nm_typ_ht           sub_7         16000         saed90nm_typ_ht           sub_9         16000         saed90nm_typ_ht           sub_9         16000         saed90nm_typ_ht           sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_1 DW01_sub_0         saed90nm_typ_ht           sub_1 DW01_sub_0         8000         saed90nm_typ_ht           sub_1 DW01_sub_0         8000         saed90nm_typ_ht           sub_1 DW01_sub_1         8000         saed90nm_typ_ht           sub_2 DW01_sub_1         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_0 <td>CORDIC</td> <td>8000</td> <td>saed90nm_typ_ht</td>                                             | CORDIC           | 8000         | saed90nm_typ_ht |
| sub_2         16000         saed90nm_typ_ht           sub_3         16000         saed90nm_typ_ht           sub_4         16000         saed90nm_typ_ht           sub_5         16000         saed90nm_typ_ht           sub_6         16000         saed90nm_typ_ht           sub_7         16000         saed90nm_typ_ht           sub_8         16000         saed90nm_typ_ht           sub_9         16000         saed90nm_typ_ht           sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_15         8000         saed90nm_typ_ht           sub_1 DW01_sub_0         8000         saed90nm_typ_ht           sub_1 DW01_sub_0         8000         saed90nm_typ_ht           sub_1 DW01_sub_1         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_1         8000         saed90nm_typ_ht <t< td=""><td>sub_0</td><td>16000</td><td>saed90nm_typ_ht</td></t<>                                              | sub_0            | 16000        | saed90nm_typ_ht |
| sub_3         16000         saed90nm_typ_ht           sub_4         16000         saed90nm_typ_ht           sub_5         16000         saed90nm_typ_ht           sub_6         16000         saed90nm_typ_ht           sub_7         16000         saed90nm_typ_ht           sub_8         16000         saed90nm_typ_ht           sub_9         16000         saed90nm_typ_ht           sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_15         16000         saed90nm_typ_ht           sub_16         1000         saed90nm_typ_ht           sub_17         1001         8000         saed90nm_typ_ht           sub_19         1001         saed90nm_typ_ht           sub_19         1001         saed90nm_typ_ht           sub_19         1001         saed90nm_typ_ht           sub_19         1001         saed90nm_typ_ht           sub_19         8000         saed90nm_typ_ht           sub_29         1001                                                                                                                                  | sub_1            | 16000        | saed90nm_typ_ht |
| sub_4         16000         saed90nm_typ_ht           sub_5         16000         saed90nm_typ_ht           sub_6         16000         saed90nm_typ_ht           sub_7         16000         saed90nm_typ_ht           sub_8         16000         saed90nm_typ_ht           sub_9         16000         saed90nm_typ_ht           sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_15         1001_sub_0         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_1_DW01_add_0         8000         saed90nm_typ_ht           sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_add_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht                                                                                                 | sub_2            | 16000        | saed90nm_typ_ht |
| sub_5         16000         saed90nm_typ_ht           sub_6         16000         saed90nm_typ_ht           sub_7         16000         saed90nm_typ_ht           sub_8         16000         saed90nm_typ_ht           sub_9         16000         saed90nm_typ_ht           sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_15         3000         saed90nm_typ_ht           sub_1 DW01_sub_0         3000         saed90nm_typ_ht           sub_1 DW01_sub_0         3000         saed90nm_typ_ht           sub_1 DW01_sub_1         3000         saed90nm_typ_ht           sub_1 DW01_sub_2         3000         saed90nm_typ_ht           sub_2 DW01_sub_0         3000         saed90nm_typ_ht           sub_2 DW01_sub_0         3000         saed90nm_typ_ht           sub_2 DW01_sub_0         3000         saed90nm_typ_ht           sub_2 DW01_sub_1         3000         saed90nm_typ_ht           sub_2 DW01_sub_0         3000         saed90nm_typ_ht                                                                                    | sub_3            | 16000        | saed90nm_typ_ht |
| sub_6         16000         saed90nm_typ_ht           sub_7         16000         saed90nm_typ_ht           sub_8         16000         saed90nm_typ_ht           sub_9         16000         saed90nm_typ_ht           sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_15_DW01_sub_0         8000         saed90nm_typ_ht           sub_1 DW01_sub_0         8000         saed90nm_typ_ht           sub_1 DW01_sub_1         8000         saed90nm_typ_ht           sub_1 DW01_sub_1         8000         saed90nm_typ_ht           sub_1 DW01_sub_2         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_1         8000         saed90nm_typ_ht           sub_3 DW01_sub_0         8000 <td< td=""><td>sub_4</td><td>16000</td><td>saed90nm_typ_ht</td></td<>                 | sub_4            | 16000        | saed90nm_typ_ht |
| sub_7         16000         saed90nm_typ_ht           sub_8         16000         saed90nm_typ_ht           sub_9         16000         saed90nm_typ_ht           sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_1_DW01_add_0         8000         saed90nm_typ_ht           sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_1_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000                                                                              | sub_5            | 16000        | saed90nm_typ_ht |
| sub_8         16000         saed90nm_typ_ht           sub_9         16000         saed90nm_typ_ht           sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_1_DW01_sub_0         8000         saed90nm_typ_ht           sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_1_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_add_0         8000         saed90nm_typ_ht           sub_3_DW01_add_1         80                                                                      | sub_6            | 16000        | saed90nm_typ_ht |
| sub_9         16000         saed90nm_typ_ht           sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_1_DW01_sub_0         8000         saed90nm_typ_ht           sub_1_DW01_add_0         8000         saed90nm_typ_ht           sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_add_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_0         8000         saed90nm_typ_ht           sub_3_DW01_add_0                                                                       | sub_7            | 16000        | saed90nm_typ_ht |
| sub_10         16000         saed90nm_typ_ht           sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_1 DW01_sub_0         8000         saed90nm_typ_ht           sub_1 DW01_add_1         8000         saed90nm_typ_ht           sub_1 DW01_sub_1         8000         saed90nm_typ_ht           sub_1 DW01_sub_2         8000         saed90nm_typ_ht           sub_1 DW01_sub_2         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_0         8000         saed90nm_typ_ht           sub_2 DW01_sub_1         8000         saed90nm_typ_ht           sub_2 DW01_sub_1         8000         saed90nm_typ_ht           sub_2 DW01_sub_2         8000         saed90nm_typ_ht           sub_3 DW01_sub_0         8000         saed90nm_typ_ht           sub_3 DW01_sub_1         8000         saed90nm_typ_ht           sub_3 DW01_sub_0                                                             | sub_8            | 16000        | saed90nm_typ_ht |
| sub_11         16000         saed90nm_typ_ht           sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_1_DW01_sub_0         8000         saed90nm_typ_ht           sub_1_DW01_add_0         8000         saed90nm_typ_ht           sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_D                                                             | sub_9            | 16000        | saed90nm_typ_ht |
| sub_12         16000         saed90nm_typ_ht           sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_1_DW01_sub_0         8000         saed90nm_typ_ht           sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_add_0         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht <t< td=""><td>sub_10</td><td>16000</td><td>saed90nm_typ_ht</td></t<> | sub_10           | 16000        | saed90nm_typ_ht |
| sub_13         16000         saed90nm_typ_ht           sub_14         16000         saed90nm_typ_ht           sub_1_DW01_sub_0         8000         saed90nm_typ_ht           sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_add_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_add_2         8000         saed90nm_typ_ht                                                             | sub_11           | 16000        | saed90nm_typ_ht |
| sub_14         16000         saed90nm_typ_ht           sub_1_DW01_sub_0         8000         saed90nm_typ_ht           sub_1_DW01_add_0         8000         saed90nm_typ_ht           sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_add_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht                                                    | sub_12           | 16000        | saed90nm_typ_ht |
| sub_1_DW01_sub_0         8000         saed90nm_typ_ht           sub_1_DW01_add_0         8000         saed90nm_typ_ht           sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_add_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_add_0         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht                                           | sub_13           | 16000        | saed90nm_typ_ht |
| sub_1_DW01_add_0         8000         saed90nm_typ_ht           sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_1_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_add_0         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_add_0         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_add_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_1         8000         saed90nm_typ_ht                                           | sub_14           | 16000        | saed90nm_typ_ht |
| sub_1_DW01_add_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_1_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_add_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_add_0         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_add_2         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_add_1         8000         saed90nm_typ_ht           sub_4_DW01_add_1         8000         saed90nm_typ_ht           sub_4_DW01_add_2         8000         saed90nm_typ_ht                                           | sub_1_DW01_sub_0 | 8000         | saed90nm_typ_ht |
| sub_1_DW01_sub_1         8000         saed90nm_typ_ht           sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_1_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_sub_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_2         8000         saed90nm_typ_ht           sub_5_DW01_add_0         8000         saed90nm_typ_ht                                           | sub_1_DW01_add_0 | 8000         | saed90nm_typ_ht |
| sub_1_DW01_sub_2         8000         saed90nm_typ_ht           sub_1_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_add_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_2         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_5_DW01_add_1         8000         saed90nm_typ_ht                                           | sub_1_DW01_add_1 | 8000         | saed90nm_typ_ht |
| sub_1_DW01_add_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_add_0         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_add_2         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_add_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht                                           | sub_1_DW01_sub_1 | 8000         | saed90nm_typ_ht |
| sub_2_DW01_sub_0         8000         saed90nm_typ_ht           sub_2_DW01_add_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht           sub_3_DW01_add_2         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_add_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_5_DW01_add_1         8000         saed90nm_typ_ht                                           | sub_1_DW01_sub_2 | 8000         | saed90nm_typ_ht |
| sub_2_DW01_add_0         8000         saed90nm_typ_ht           sub_2_DW01_add_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_1         8000         saed90nm_typ_ht           sub_2_DW01_sub_2         8000         saed90nm_typ_ht           sub_2_DW01_add_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_0         8000         saed90nm_typ_ht           sub_3_DW01_add_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_1         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht           sub_3_DW01_sub_2         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_4_DW01_sub_1         8000         saed90nm_typ_ht           sub_4_DW01_sub_2         8000         saed90nm_typ_ht           sub_4_DW01_sub_0         8000         saed90nm_typ_ht           sub_5_DW01_add_0         8000         saed90nm_typ_ht           sub_5_DW01_add_1         8000         saed90nm_typ_ht           sub_5_DW01_sub_1         8000         saed90nm_typ_ht                                           | sub_1_DW01_add_2 | 8000         | saed90nm_typ_ht |
| sub 2 DW01 add 1       8000       saed90nm_typ_ht         sub 2 DW01 sub 1       8000       saed90nm_typ_ht         sub 2 DW01 sub 2       8000       saed90nm_typ_ht         sub 2 DW01 add 2       8000       saed90nm_typ_ht         sub 3 DW01 sub 0       8000       saed90nm_typ_ht         sub 3 DW01 add 0       8000       saed90nm_typ_ht         sub 3 DW01 sub 1       8000       saed90nm_typ_ht         sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 3 DW01 add 2       8000       saed90nm_typ_ht         sub 4 DW01 sub 0       8000       saed90nm_typ_ht         sub 4 DW01 add 1       8000       saed90nm_typ_ht         sub 4 DW01 add 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 add 0       8000       saed90nm_typ_ht         sub 5 DW01 add 1       8000       saed90nm_typ_ht         sub 5 DW01 sub 1       8000       saed90nm_typ_ht         sub 5 DW01 add 2       8000       saed90nm_typ_ht                                                                                                                                                           | sub_2_DW01_sub_0 | 8000         | saed90nm_typ_ht |
| sub 2 DW01 sub 1       8000       saed90nm_typ_ht         sub 2 DW01 sub 2       8000       saed90nm_typ_ht         sub 2 DW01 add 2       8000       saed90nm_typ_ht         sub 3 DW01 sub 0       8000       saed90nm_typ_ht         sub 3 DW01 add 1       8000       saed90nm_typ_ht         sub 3 DW01 sub 1       8000       saed90nm_typ_ht         sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 4 DW01 sub 0       8000       saed90nm_typ_ht         sub 4 DW01 sub 0       8000       saed90nm_typ_ht         sub 4 DW01 sub 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 2       8000       saed90nm_typ_ht         sub 4 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 add 2       8000       saed90nm_typ_ht         sub 5 DW01 add 1       8000       saed90nm_typ_ht         sub 5 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 add 2       8000       saed90nm_typ_ht                                                                                                                                                           | sub_2_DW01_add_0 | 8000         | saed90nm_typ_ht |
| sub 2 DW01 sub 2       8000       saed90nm_typ_ht         sub 2 DW01 add 2       8000       saed90nm_typ_ht         sub 3 DW01 sub 0       8000       saed90nm_typ_ht         sub 3 DW01 add 1       8000       saed90nm_typ_ht         sub 3 DW01 sub 1       8000       saed90nm_typ_ht         sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 3 DW01 add 2       8000       saed90nm_typ_ht         sub 4 DW01 sub 0       8000       saed90nm_typ_ht         sub 4 DW01 add 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 add 2       8000       saed90nm_typ_ht         sub 5 DW01 add 1       8000       saed90nm_typ_ht         sub 5 DW01 add 1       8000       saed90nm_typ_ht         sub 5 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 add 2       8000       saed90nm_typ_ht         sub 5 DW01 add 2       8000       saed90nm_typ_ht                                                                                                                                                           | sub_2_DW01_add_1 | 8000         | saed90nm_typ_ht |
| sub 2 DW01 add 2       8000       saed90nm_typ_ht         sub 3 DW01 sub 0       8000       saed90nm_typ_ht         sub 3 DW01 add 1       8000       saed90nm_typ_ht         sub 3 DW01 sub 1       8000       saed90nm_typ_ht         sub 3 DW01 sub 1       8000       saed90nm_typ_ht         sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 4 DW01 sub 0       8000       saed90nm_typ_ht         sub 4 DW01 add 0       8000       saed90nm_typ_ht         sub 4 DW01 add 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 add 2       8000       saed90nm_typ_ht         sub 5 DW01 add 1       8000       saed90nm_typ_ht         sub 5 DW01 add 1       8000       saed90nm_typ_ht         sub 5 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 add 2       8000       saed90nm_typ_ht                                                                                                                                                                                                                     | sub_2_DW01_sub_1 | 8000         | saed90nm_typ_ht |
| sub_3_DW01_sub_0       8000       saed90nm_typ_ht         sub_3_DW01_add_0       8000       saed90nm_typ_ht         sub_3_DW01_add_1       8000       saed90nm_typ_ht         sub_3_DW01_sub_1       8000       saed90nm_typ_ht         sub_3_DW01_sub_2       8000       saed90nm_typ_ht         sub_3_DW01_add_2       8000       saed90nm_typ_ht         sub_4_DW01_sub_0       8000       saed90nm_typ_ht         sub_4_DW01_add_1       8000       saed90nm_typ_ht         sub_4_DW01_add_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_1       8000       saed90nm_typ_ht         sub_4_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_add_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                     | sub_2_DW01_sub_2 | 8000         | saed90nm_typ_ht |
| sub_3_DW01_add_0       8000       saed90nm_typ_ht         sub_3_DW01_add_1       8000       saed90nm_typ_ht         sub_3_DW01_sub_1       8000       saed90nm_typ_ht         sub_3_DW01_sub_2       8000       saed90nm_typ_ht         sub_3_DW01_add_2       8000       saed90nm_typ_ht         sub_4_DW01_sub_0       8000       saed90nm_typ_ht         sub_4_DW01_add_0       8000       saed90nm_typ_ht         sub_4_DW01_add_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_1       8000       saed90nm_typ_ht         sub_4_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_add_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                     | sub_2_DW01_add_2 | 8000         | saed90nm_typ_ht |
| sub_3_DW01_add_1       8000       saed90nm_typ_ht         sub_3_DW01_sub_1       8000       saed90nm_typ_ht         sub_3_DW01_sub_2       8000       saed90nm_typ_ht         sub_3_DW01_add_2       8000       saed90nm_typ_ht         sub_4_DW01_sub_0       8000       saed90nm_typ_ht         sub_4_DW01_add_0       8000       saed90nm_typ_ht         sub_4_DW01_sub_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_sub_0       8000       saed90nm_typ_ht         sub_5_DW01_add_0       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                         | sub_3_DW01_sub_0 | 8000         | saed90nm_typ_ht |
| sub 3 DW01 sub 1       8000       saed90nm_typ_ht         sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 3 DW01 add 2       8000       saed90nm_typ_ht         sub 4 DW01 sub 0       8000       saed90nm_typ_ht         sub 4 DW01 add 0       8000       saed90nm_typ_ht         sub 4 DW01 add 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 sub 0       8000       saed90nm_typ_ht         sub 5 DW01 add 0       8000       saed90nm_typ_ht         sub 5 DW01 sub 1       8000       saed90nm_typ_ht         sub 5 DW01 sub 1       8000       saed90nm_typ_ht         sub 5 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 sub 2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                   | sub_3_DW01_add_0 | 8000         | saed90nm_typ_ht |
| sub 3 DW01 sub 2       8000       saed90nm_typ_ht         sub 3 DW01 add 2       8000       saed90nm_typ_ht         sub 4 DW01 sub 0       8000       saed90nm_typ_ht         sub 4 DW01 add 0       8000       saed90nm_typ_ht         sub 4 DW01 add 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 1       8000       saed90nm_typ_ht         sub 4 DW01 sub 2       8000       saed90nm_typ_ht         sub 4 DW01 add 2       8000       saed90nm_typ_ht         sub 5 DW01 sub 0       8000       saed90nm_typ_ht         sub 5 DW01 add 1       8000       saed90nm_typ_ht         sub 5 DW01 sub 1       8000       saed90nm_typ_ht         sub 5 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 sub 2       8000       saed90nm_typ_ht         sub 5 DW01 add 2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                             | sub_3_DW01_add_1 | 8000         | saed90nm_typ_ht |
| sub_3_DW01_add_2       8000       saed90nm_typ_ht         sub_4_DW01_sub_0       8000       saed90nm_typ_ht         sub_4_DW01_add_0       8000       saed90nm_typ_ht         sub_4_DW01_add_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_2       8000       saed90nm_typ_ht         sub_4_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_sub_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | sub_3_DW01_sub_1 | 8000         | saed90nm_typ_ht |
| sub_4_DW01_sub_0       8000       saed90nm_typ_ht         sub_4_DW01_add_0       8000       saed90nm_typ_ht         sub_4_DW01_add_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_2       8000       saed90nm_typ_ht         sub_4_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_sub_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | sub_3_DW01_sub_2 | 8000         | saed90nm_typ_ht |
| sub_4_DW01_add_0       8000       saed90nm_typ_ht         sub_4_DW01_add_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_2       8000       saed90nm_typ_ht         sub_4_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_sub_0       8000       saed90nm_typ_ht         sub_5_DW01_add_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | sub_3_DW01_add_2 | 8000         | saed90nm_typ_ht |
| sub_4_DW01_add_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_2       8000       saed90nm_typ_ht         sub_4_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_sub_0       8000       saed90nm_typ_ht         sub_5_DW01_add_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | sub_4_DW01_sub_0 | 8000         | saed90nm_typ_ht |
| sub_4_DW01_sub_1       8000       saed90nm_typ_ht         sub_4_DW01_sub_2       8000       saed90nm_typ_ht         sub_4_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_sub_0       8000       saed90nm_typ_ht         sub_5_DW01_add_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | sub_4_DW01_add_0 | 8000         | saed90nm_typ_ht |
| sub_4_DW01_sub_2       8000       saed90nm_typ_ht         sub_4_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_sub_0       8000       saed90nm_typ_ht         sub_5_DW01_add_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  | 8000         | saed90nm_typ_ht |
| sub_4_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_sub_0       8000       saed90nm_typ_ht         sub_5_DW01_add_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | sub_4_DW01_sub_1 | 8000         | saed90nm_typ_ht |
| sub_5_DW01_sub_0       8000       saed90nm_typ_ht         sub_5_DW01_add_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | sub_4_DW01_sub_2 | 8000         | saed90nm_typ_ht |
| sub_5_DW01_add_0       8000       saed90nm_typ_ht         sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | sub_4_DW01_add_2 | 8000         | saed90nm_typ_ht |
| sub_5_DW01_add_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | sub_5_DW01_sub_0 | 8000         | saed90nm_typ_ht |
| sub_5_DW01_sub_1       8000       saed90nm_typ_ht         sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | sub_5_DW01_add_0 | 8000         | saed90nm_typ_ht |
| sub_5_DW01_sub_2       8000       saed90nm_typ_ht         sub_5_DW01_add_2       8000       saed90nm_typ_ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | sub_5_DW01_add_1 | 8000         | saed90nm_typ_ht |
| <pre>sub_5_DW01_add_2 8000 saed90nm_typ_ht</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | sub_5_DW01_sub_1 | 8000         | saed90nm_typ_ht |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | sub_5_DW01_sub_2 | 8000         | saed90nm_typ_ht |
| sub 6 DW01 sub 0 8000 saed90nm typ ht                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  | 8000         |                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | sub_6_DW01_sub_0 | 8000         |                 |

| sub_6_DW01_add_0  | 8000 | saed90nm_typ_ht |
|-------------------|------|-----------------|
| sub_6_DW01_add_1  | 8000 | saed90nm_typ_ht |
| sub_6_DW01_sub_1  | 8000 | saed90nm_typ_ht |
| sub_6_DW01_sub_2  | 8000 | saed90nm_typ_ht |
| sub_6_DW01_add_2  | 8000 | saed90nm_typ_ht |
| sub_7_DW01_sub_0  | 8000 | saed90nm_typ_ht |
| sub_7_DW01_add_0  | 8000 | saed90nm_typ_ht |
| sub_7_DW01_add_1  | 8000 | saed90nm_typ_ht |
| sub_7_DW01_sub_1  | 8000 | saed90nm_typ_ht |
| sub_7_DW01_sub_2  | 8000 | saed90nm_typ_ht |
| sub_7_DW01_add_2  | 8000 | saed90nm_typ_ht |
| sub_8_DW01_sub_0  | 8000 | saed90nm_typ_ht |
| sub_8_DW01_add_0  | 8000 | saed90nm_typ_ht |
| sub_8_DW01_add_1  | 8000 | saed90nm_typ_ht |
| sub_8_DW01_sub_1  | 8000 | saed90nm_typ_ht |
| sub_8_DW01_sub_2  | 8000 | saed90nm_typ_ht |
| sub_8_DW01_add_2  | 8000 | saed90nm_typ_ht |
| sub_9_DW01_sub_0  | 8000 | saed90nm_typ_ht |
| sub_9_DW01_add_0  | 8000 | saed90nm_typ_ht |
| sub_9_DW01_add_1  | 8000 | saed90nm_typ_ht |
| sub_9_DW01_sub_1  | 8000 | saed90nm_typ_ht |
| sub_9_DW01_sub_2  | 8000 | saed90nm_typ_ht |
| sub_9_DW01_add_2  | 8000 | saed90nm_typ_ht |
| sub_10_DW01_sub_0 | 8000 | saed90nm_typ_ht |
| sub_10_DW01_add_0 | 8000 | saed90nm_typ_ht |
| sub_10_DW01_add_1 | 8000 | saed90nm_typ_ht |
| sub_10_DW01_sub_1 | 8000 | saed90nm_typ_ht |
| sub_10_DW01_sub_2 | 8000 | saed90nm_typ_ht |
| sub_10_DW01_add_2 | 8000 | saed90nm_typ_ht |
| sub_11_DW01_sub_0 | 8000 | saed90nm_typ_ht |
| sub_11_DW01_add_0 | 8000 | saed90nm_typ_ht |
| sub_11_DW01_add_1 | 8000 | saed90nm_typ_ht |
| sub_11_DW01_sub_1 | 8000 | saed90nm_typ_ht |
| sub_11_DW01_sub_2 | 8000 | saed90nm_typ_ht |
| sub_11_DW01_add_2 | 8000 | saed90nm_typ_ht |
| sub_12_DW01_sub_0 | 8000 | saed90nm_typ_ht |
| sub_12_DW01_add_0 | 8000 | saed90nm_typ_ht |
| sub_12_DW01_add_1 | 8000 | saed90nm_typ_ht |
| sub_12_DW01_sub_1 | 8000 | saed90nm_typ_ht |
| sub_12_DW01_sub_2 | 8000 | saed90nm_typ_ht |
| sub_12_DW01_add_2 | 8000 | saed90nm_typ_ht |
| sub_13_DW01_sub_0 | 8000 | saed90nm_typ_ht |
| sub_13_DW01_add_0 | 8000 | saed90nm_typ_ht |
| sub_13_DW01_add_1 | 8000 | saed90nm_typ_ht |
| sub_13_DW01_sub_1 | 8000 | saed90nm_typ_ht |
| sub_13_DW01_sub_2 | 8000 | saed90nm_typ_ht |
| sub_13_DW01_add_2 | 8000 | saed90nm_typ_ht |
| sub_14_DW01_sub_0 | 8000 | saed90nm_typ_ht |
| sub_14_DW01_add_0 | 8000 | saed90nm_typ_ht |
| sub_14_DW01_add_1 | 8000 | saed90nm_typ_ht |
| sub_14_DW01_sub_1 | 8000 | saed90nm_typ_ht |
| sub_14_DW01_sub_2 | 8000 | saed90nm_typ_ht |
| sub_14_DW01_add_2 | 8000 | saed90nm_typ_ht |
| sub_0_DW01_sub_0  | 8000 | saed90nm_typ_ht |
| sub_0_DW01_add_0  | 8000 | saed90nm_typ_ht |
| _ <b>_</b>        |      |                 |

 sub\_0\_DW01\_add\_1
 8000
 saed90nm\_typ\_ht

 sub\_0\_DW01\_sub\_1
 8000
 saed90nm\_typ\_ht

 sub\_0\_DW01\_sub\_2
 8000
 saed90nm\_typ\_ht

 sub\_0\_DW01\_add\_2
 8000
 saed90nm\_typ\_ht

Global Operating Voltage = 1.2
Power-specific unit information :

Voltage Units = 1V

Capacitance Units = 1.000000ff

Time Units = 1ns

Dynamic Power Units = 1uW (derived from V,C,T units)

Leakage Power Units = 1pW

Cell Internal Power = 2.3012 mW (76%) Net Switching Power = 713.2278 uW (24%)

Total Dynamic Power = 3.0144 mW (100%)

Cell Leakage Power = 2.0777 mW

| Power Group<br>Attrs | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power | ( | % )     |
|----------------------|-------------------|--------------------|------------------|----------------|---|---------|
|                      |                   |                    |                  |                |   |         |
| io_pad               | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%)  |
| memory               | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%)  |
| black_box            | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%)  |
| clock_network        | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%)  |
| register             | 654.3065          | 274.6859           | 4.4475e+08       | 1.3737e+03     | ( | 26.98%) |
| sequential           | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%)  |
| combinational        | 1.6469e+03        | 438.5415           | 1.6330e+09       | 3.7184e+03     | ( | 73.02%) |
|                      |                   |                    |                  |                |   |         |

Total 2.3012e+03 uW 713.2274 uW 2.0777e+09 pW 5.0921e+03 uW

#### 8.1.3. Power report (with saif file):

\*\*\*\*\*\*\*\*\*\*

Report : power

-analysis\_effort low

Design : CORDIC

Version: O-2018.06-SP4

Date : Wed Mar 20 10:08:44 2019

Library(s) Used:

saed90nm typ ht (File:

/home/userdata/18mvd0061/asicproject/ref/models/saed90nm\_typ\_ht.db)

Operating Conditions: TYPICAL Library: saed90nm\_typ\_ht

Wire Load Model Mode: segmented

| Design         | Wire Load | d Model | Library         |
|----------------|-----------|---------|-----------------|
| CORDIC         |           | 8000    | saed90nm typ ht |
| sub 0          |           | 16000   | saed90nm_typ_ht |
| sub 1          |           | 16000   | saed90nm typ ht |
| sub 2          |           | 16000   | saed90nm typ ht |
| sub_3          |           | 16000   | saed90nm typ ht |
| sub 4          |           | 16000   | saed90nm typ ht |
| sub 5          |           | 16000   | saed90nm typ ht |
| sub 6          |           | 16000   | saed90nm typ ht |
| sub 7          |           | 16000   | saed90nm typ ht |
| sub 8          |           | 16000   | saed90nm typ ht |
| sub 9          |           | 16000   | saed90nm typ ht |
| sub 10         |           | 16000   | saed90nm typ ht |
| sub 11         |           | 16000   | saed90nm typ ht |
| sub 12         |           | 16000   | saed90nm typ ht |
| sub 13         |           | 16000   | saed90nm typ ht |
| sub 14         |           | 16000   | saed90nm typ ht |
| sub 1 DW01 sub | 0         | 8000    | saed90nm typ ht |
| sub 1 DW01 add | _         | 8000    | saed90nm typ ht |
| sub 1 DW01 add | _         | 8000    | saed90nm typ ht |
| sub 1 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub 1 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub 1 DW01 add | _         | 8000    | saed90nm typ ht |
| sub 2 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub_2_DW01_add | _         | 8000    | saed90nm_typ_ht |
| sub 2 DW01 add |           | 8000    | saed90nm typ ht |
| sub_2_DW01_sub | _         | 8000    | saed90nm_typ_ht |
| sub 2 DW01 sub |           | 8000    | saed90nm typ ht |
| sub 2 DW01 add | _         | 8000    | saed90nm typ ht |
| sub 3 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub 3 DW01 add |           | 8000    | saed90nm typ ht |
| sub 3 DW01 add | _         | 8000    | saed90nm typ ht |
| sub 3 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub 3 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub 3 DW01 add | _         | 8000    | saed90nm typ ht |
| sub 4 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub_4_DW01_add | _         | 8000    | saed90nm_typ_ht |
| sub 4 DW01 add |           | 8000    | saed90nm typ ht |
| sub 4 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub 4 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub 4 DW01 add | _         | 8000    | saed90nm typ ht |
| sub 5 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub 5 DW01 add | _         | 8000    | saed90nm typ ht |
| sub 5 DW01 add | _         | 8000    | saed90nm typ ht |
| sub 5 DW01 sub | _         | 8000    | saed90nm typ ht |
| sub 5 DW01 sub |           | 8000    | saed90nm typ ht |
| sub 5 DW01 add | _         | 8000    | saed90nm_typ_ht |
| sub 6 DW01 sub | _         | 8000    | saed90nm_typ_ht |
| sub 6 DW01 add | _         | 8000    | saed90nm typ ht |
| sub 6 DW01 add | _         | 8000    | saed90nm typ ht |
|                | _         |         |                 |

| sub_6_DW01_sub_1   | 8000 | saed90nm_typ_ht  |
|--------------------|------|------------------|
| sub_6_DW01_sub_2   | 8000 | saed90nm_typ_ht  |
| sub_6_DW01_add_2   | 8000 | saed90nm_typ_ht  |
| sub_7_DW01_sub_0   | 8000 | saed90nm_typ_ht  |
| sub_7_DW01_add_0   | 8000 | saed90nm_typ_ht  |
| sub_7_DW01_add_1   | 8000 | saed90nm_typ_ht  |
| sub_7_DW01_sub_1   | 8000 | saed90nm_typ_ht  |
| sub 7 DW01 sub 2   | 8000 | saed90nm typ ht  |
| sub 7 DW01 add 2   | 8000 | saed90nm typ ht  |
| sub 8 DW01 sub 0   | 8000 | saed90nm typ ht  |
| sub 8 DW01 add 0   | 8000 | saed90nm typ ht  |
| sub 8 DW01 add 1   | 8000 | saed90nm typ ht  |
| sub_8_DW01_sub_1   | 8000 | saed90nm_typ_ht  |
| sub 8 DW01 sub 2   | 8000 | saed90nm typ ht  |
| sub 8 DW01 add 2   | 8000 | saed90nm typ ht  |
| sub_9_DW01_sub_0   | 8000 | saed90nm typ ht  |
| sub_9_DW01_add_0   | 8000 | saed90nm_typ_ht  |
| sub 9 DW01 add 1   | 8000 | saed90nm typ ht  |
| sub_9_DW01_add_1   | 8000 | saed90nm typ ht  |
| sub 9 DW01 sub 2   | 8000 | saed90nm typ ht  |
| sub 9 DW01 add 2   |      |                  |
|                    | 8000 | saed90nm_typ_ht  |
| sub_10_DW01_sub_0  | 8000 | saed90nm_typ_ht  |
| sub_10_DW01_add_0  | 8000 | saed90nm_typ_ht  |
| sub_10_DW01_add_1  | 8000 | saed90nm_typ_ht  |
| sub_10_DW01_sub_1  | 8000 | saed90nm_typ_ht  |
| sub_10_DW01_sub_2  | 8000 | saed90nm_typ_ht  |
| sub_10_DW01_add_2  | 8000 | saed90nm_typ_ht  |
| sub_11_DW01_sub_0  | 8000 | saed90nm_typ_ht  |
| sub_11_DW01_add_0  | 8000 | saed90nm_typ_ht  |
| sub_11_DW01_add_1  | 8000 | saed90nm_typ_ht  |
| sub_11_DW01_sub_1  | 8000 | saed90nm_typ_ht  |
| sub_11_DW01_sub_2  | 8000 | saed90nm_typ_ht  |
| sub_11_DW01_add_2  | 8000 | saed90nm_typ_ht  |
| sub_12_DW01_sub_0  | 8000 | saed90nm_typ_ht  |
| sub_12_DW01_add_0  | 8000 | saed90nm_typ_ht  |
| sub_12_DW01_add_1  | 8000 | saed90nm_typ_ht  |
| sub_12_DW01_sub_1  | 8000 | saed90nm_typ_ht  |
| sub_12_DW01_sub_2  | 8000 | saed90nm_typ_ht  |
| sub_12_DW01_add_2  | 8000 | saed90nm_typ_ht  |
| sub_13_DW01_sub_0  | 8000 | saed90nm_typ_ht  |
| sub_13_DW01_add_0  | 8000 | saed90nm_typ_ht  |
| sub_13_DW01_add_1  | 8000 | saed90nm_typ_ht  |
| sub 13 DW01 sub 1  | 8000 | saed90nm typ ht  |
| sub 13 DW01 sub 2  | 8000 | saed90nm typ ht  |
| sub 13 DW01 add 2  | 8000 | saed90nm typ ht  |
| sub 14 DW01 sub 0  | 8000 | saed90nm typ ht  |
| sub 14 DW01 add 0  | 8000 | saed90nm typ ht  |
| sub 14 DW01 add 1  | 8000 | saed90nm typ ht  |
| sub 14 DW01 sub 1  | 8000 | saed90nm typ ht  |
| sub 14 DW01 sub 2  | 8000 | saed90nm typ ht  |
| sub 14 DW01 add 2  | 8000 | saed90nm typ ht  |
| sub 0 DW01 sub 0   | 8000 | saed90nm typ ht  |
| sub 0 DW01 add 0   | 8000 | saed90nm typ ht  |
| sub 0 DW01 add 1   | 8000 | saed90nm typ ht  |
| sub 0 DW01 sub 1   | 8000 | saed90nm typ ht  |
| 200_0_51101_5005_1 |      | zacazoniiicyp_nc |
|                    |      |                  |

 sub\_0\_DW01\_sub\_2
 8000
 saed90nm\_typ\_ht

 sub\_0\_DW01\_add\_2
 8000
 saed90nm\_typ\_ht

Global Operating Voltage = 1.2
Power-specific unit information :

Voltage Units = 1V

Capacitance Units = 1.000000ff

Time Units = 1ns

Dynamic Power Units = 1uW (derived from V,C,T units)

Leakage Power Units = 1pW

Cell Internal Power = 867.2046 uW (95%) Net Switching Power = 48.0338 uW (5%)

-----

Total Dynamic Power = 915.2384 uW (100%)

Cell Leakage Power = 2.0763 mW

| Power Group ) Attrs   | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power ( % |   |
|-----------------------|-------------------|--------------------|------------------|--------------------|---|
|                       |                   |                    |                  |                    | - |
| io_pad<br>0.00%)      | 0.0000            | 0.0000             | 0.0000           | 0.0000 (           |   |
| memory<br>0.00%)      | 0.0000            | 0.0000             | 0.0000           | 0.0000 (           |   |
| black_box 0.00%)      | 0.0000            | 0.0000             | 0.0000           | 0.0000 (           |   |
| clock_network         | 0.0000            | 0.0000             | 0.0000           | 0.0000 (           |   |
| register 39.33%)      | 707.7507          | 24.4593            | 4.4445e+08       | 1.1767e+03 (       |   |
| sequential 0.00%)     | 0.0000            | 0.0000             | 0.0000           | 0.0000 (           |   |
| combinational 60.67%) | 159.4551          | 23.5744            | 1.6318e+09       | 1.8149e+03 (       |   |
|                       |                   |                    |                  |                    | - |
| Total                 | 867.2058 uW       | 48.0337 uW         | 2.0763e+09 pW    | 2.9915e+03 uW      |   |

#### **8.1.4 Timing Report:**

\*\*\*\*\*\*\*\*\*

Report : timing

-path full
-delay max
-max\_paths 1

Design : CORDIC

Version: O-2018.06-SP4

Date : Wed Mar 20 10:50:36 2019

\*\*\*\*\*\*\*\*\*\*\*

#### # A fanout number of 1000 was used for high fanout net computations.

Operating Conditions: TYPICAL Library: saed90nm\_typ\_ht

Wire Load Model Mode: segmented

Startpoint: XYZ[0].c1/temp\_x\_out\_reg[1]

(rising edge-triggered flip-flop clocked by clock)

Endpoint: XYZ[1].c1/temp y out reg[16]

(rising edge-triggered flip-flop clocked by clock)

Path Group: clock Path Type: max

| Des/Clust/Port    | Wire Load Model | Library         |
|-------------------|-----------------|-----------------|
| sub 14            | 16000           | saed90nm typ ht |
| sub 13            | 16000           | saed90nm typ ht |
| _                 |                 |                 |
| sub_12            | 16000           | saed90nm_typ_ht |
| sub_11            | 16000           | saed90nm_typ_ht |
| sub_10            | 16000           | saed90nm_typ_ht |
| sub_9             | 16000           | saed90nm_typ_ht |
| sub_8             | 16000           | saed90nm_typ_ht |
| sub_7             | 16000           | saed90nm_typ_ht |
| sub_6             | 16000           | saed90nm_typ_ht |
| sub_5             | 16000           | saed90nm_typ_ht |
| sub_4             | 16000           | saed90nm_typ_ht |
| sub_3             | 16000           | saed90nm_typ_ht |
| sub_2             | 16000           | saed90nm_typ_ht |
| sub_1             | 16000           | saed90nm_typ_ht |
| CORDIC            | 8000            | saed90nm_typ_ht |
| sub_0             | 16000           | saed90nm_typ_ht |
| sub_14_DW01_add_2 | 8000            | saed90nm_typ_ht |
| sub_14_DW01_sub_2 | 8000            | saed90nm_typ_ht |
| sub_14_DW01_sub_1 | 8000            | saed90nm_typ_ht |
| sub_14_DW01_add_1 | 8000            | saed90nm_typ_ht |

| Point                                              | Incr   | Path   |
|----------------------------------------------------|--------|--------|
| clock clock (rise edge)                            | 0.00   | 0.00   |
| clock network delay (ideal)                        | 1.00   | 1.00   |
| <pre>XYZ[0].c1/temp_x_out_reg[1]/CLK (DFFX1)</pre> | 0.00 # | 1.00 r |
| <pre>XYZ[0].c1/temp_x_out_reg[1]/Q (DFFX1)</pre>   | 0.38   | 1.38 f |
| <pre>XYZ[0].c1/x_out[1] (sub_0)</pre>              | 0.00   | 1.38 f |
| XYZ[1].c1/x_in[1] (sub_14)                         | 0.00   | 1.38 f |
| XYZ[1].c1/U214/Q (AO22X1)                          | 0.23   | 1.61 f |
| XYZ[1].c1/U215/Q (AO221X1)                         | 0.15   | 1.76 f |
| XYZ[1].c1/U221/Q (AO221X1)                         | 0.26   | 2.02 f |
| XYZ[1].c1/add_153/B[1] (sub_14_DW01_add_1)         | 0.00   | 2.02 f |
| XYZ[1].c1/add_153/U1_1/CO (FADDX1)                 | 0.66   | 2.69 f |
| XYZ[1].c1/add_153/U1_2/CO (FADDX1)                 | 0.34   | 3.03 f |
| XYZ[1].c1/add_153/U1_3/CO (FADDX1)                 | 0.34   | 3.37 f |
| XYZ[1].c1/add_153/U1_4/CO (FADDX1)                 | 0.34   | 3.71 f |
| XYZ[1].c1/add_153/U1_5/CO (FADDX1)                 | 0.34   | 4.05 f |
| XYZ[1].c1/add_153/U1_6/CO (FADDX1)                 | 0.34   | 4.39 f |
| XYZ[1].c1/add_153/U1_7/CO (FADDX1)                 | 0.34   | 4.73 f |

| XYZ[1].c1/add_153/U1_8/CO (FADDX1)                | 0.34    | 5.07 f  |
|---------------------------------------------------|---------|---------|
| XYZ[1].c1/add_153/U1_9/CO (FADDX1)                | 0.34    | 5.41 f  |
| XYZ[1].c1/add_153/U1_10/CO (FADDX1)               | 0.34    | 5.75 f  |
| XYZ[1].c1/add_153/U1_11/CO (FADDX1)               | 0.34    | 6.09 f  |
| XYZ[1].c1/add_153/U1_12/CO (FADDX1)               | 0.34    | 6.43 f  |
| XYZ[1].c1/add_153/U1_13/CO (FADDX1)               | 0.34    | 6.78 f  |
| XYZ[1].c1/add_153/U1_14/CO (FADDX1)               | 0.34    | 7.12 f  |
| XYZ[1].c1/add_153/U1_15/CO (FADDX1)               | 0.33    | 7.44 f  |
| XYZ[1].c1/add_153/U1_16/Q (XOR3X1)                | 0.17    | 7.61 r  |
| XYZ[1].c1/add_153/SUM[16] (sub_14_DW01_add_1)     | 0.00    | 7.61 r  |
| XYZ[1].c1/U135/Q (AO22X1)                         | 0.20    | 7.81 r  |
| <pre>XYZ[1].c1/temp_y_out_reg[16]/D (DFFX1)</pre> | 0.03    | 7.84 r  |
| data arrival time                                 |         | 7.84    |
|                                                   |         |         |
| clock clock (rise edge)                           | 10.00   | 10.00   |
| clock network delay (ideal)                       | 1.00    | 11.00   |
| XYZ[1].c1/temp_y_out_reg[16]/CLK (DFFX1)          | 0.00    | 11.00 r |
| library setup time                                | -0.09   | 10.91   |
| data required time                                |         | 10.91   |
| data required time                                | <b></b> | 10.91   |
| data arrival time                                 |         | -7.84   |
| slack (MET)                                       |         | 3.07    |
|                                                   |         |         |

# 8.2. Using library: TSMC

#### 8.2.1.Area report

\*\*\*\*\*\*\*\*\*

Report : area
Design : CORDIC

Version: O-2018.06-SP4

Date : Wed Mar 20 11:55:01 2019

Information: Updating design information... (UID-85)

Warning: Design 'CORDIC' contains 1 high-fanout nets. A fanout number of 1000 will be used for delay calculations involving these nets. (TIM-134)

Library(s) Used:

#### tcb018gbwp7ttc (File:

 $/home/synopsys/TSMCHOME/digital/Front\_End/timing\_power\_noise/NLDM/tcb018gbwp7t\_270a/tcb018gbwp7ttc.db)$ 

Number of ports: 8274 Number of nets: 17944 Number of cells: 8311 7150 Number of combinational cells: Number of sequential cells: 1056 Number of macros/black boxes: 0 Number of buf/inv: 2038 Number of references: 27

Combinational area: 149346.042807

Buf/Inv area: 13706.828590
Noncombinational area: 57083.981941
Macro/Black Box area: 0.000000

Net Interconnect area: undefined (Wire load has zero net area)

Total cell area: 206430.024748

Total area: undefined

#### **8.2.2.** Power report (without saif file):

\*\*\*\*\*\*\*\*\*\*

Report : power

-analysis\_effort low

Design : CORDIC

Version: 0-2018.06-SP4

Date : Wed Mar 20 11:55:05 2019

\*\*\*\*\*\*\*\*\*

#### Library(s) Used:

tcb018gbwp7ttc (File:

/home/synopsys/TSMCHOME/digital/Front\_End/timing\_power\_noise/NLDM/tcb018gbwp7t\_270a/tcb018gbwp7t tc.db)

Operating Conditions: NCCOM Library: tcb018gbwp7ttc

Wire Load Model Mode: segmented

| Design        | Wire Load Model  | Library        |
|---------------|------------------|----------------|
| CORDIC        | ZeroWireload     | tcb018gbwp7ttc |
| sub_0         | ZeroWireload     | tcb018gbwp7ttc |
| sub_1         | ZeroWireload     | tcb018gbwp7ttc |
| sub_2         | ZeroWireload     | tcb018gbwp7ttc |
| sub_3         | ZeroWireload     | tcb018gbwp7ttc |
| sub_4         | ZeroWireload     | tcb018gbwp7ttc |
| sub_5         | ZeroWireload     | tcb018gbwp7ttc |
| sub_6         | ZeroWireload     | tcb018gbwp7ttc |
| sub_7         | ZeroWireload     | tcb018gbwp7ttc |
| sub_8         | ZeroWireload     | tcb018gbwp7ttc |
| sub_9         | ZeroWireload     | tcb018gbwp7ttc |
| sub_10        | ZeroWireload     | tcb018gbwp7ttc |
| sub_11        | ZeroWireload     | tcb018gbwp7ttc |
| sub_12        | ZeroWireload     | tcb018gbwp7ttc |
| sub_13        | ZeroWireload     | tcb018gbwp7ttc |
| sub_14        | ZeroWireload     | tcb018gbwp7ttc |
| sub_1_DW01_su | b_0 ZeroWireload | tcb018gbwp7ttc |
| sub_1_DW01_ad | d_0 ZeroWireload | tcb018gbwp7ttc |
| sub_1_DW01_ad | d_1 ZeroWireload | tcb018gbwp7ttc |
| sub_1_DW01_su | b_1 ZeroWireload | tcb018gbwp7ttc |
| sub_1_DW01_su | b_2 ZeroWireload | tcb018gbwp7ttc |
| sub_1_DW01_ad | d_2 ZeroWireload | tcb018gbwp7ttc |
| sub_2_DW01_su | b_0 ZeroWireload | tcb018gbwp7ttc |
| sub_2_DW01_ad | d_0 ZeroWireload | tcb018gbwp7ttc |

| sub 2 DW01 add 1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
|----------------------------------------------|------------------------------|----------------------------------|
| sub 2 DW01 sub 1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub 2 DW01 sub 2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_2_DW01_add_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_3_DW01_sub_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_3_DW01_add_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_3_DW01_add_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_3_DW01_sub_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_3_DW01_sub_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_3_DW01_add_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_4_DW01_sub_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_4_DW01_add_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_4_DW01_add_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_4_DW01_sub_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_4_DW01_sub_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_4_DW01_add_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_5_DW01_sub_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_5_DW01_add_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_5_DW01_add_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_5_DW01_sub_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_5_DW01_sub_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_5_DW01_add_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_6_DW01_sub_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_6_DW01_add_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_6_DW01_add_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_6_DW01_sub_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_6_DW01_sub_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_6_DW01_add_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_7_DW01_sub_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_7_DW01_add_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_7_DW01_add_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_7_DW01_sub_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_7_DW01_sub_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_7_DW01_add_2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_8_DW01_sub_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_8_DW01_add_0                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_8_DW01_add_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_8_DW01_sub_1                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_8_DW01_sub_2                             | ZeroWireload<br>ZeroWireload | tcb018gbwp7ttc                   |
| sub_8_DW01_add_2<br>sub 9 DW01 sub 0         | ZeroWireload                 | tcb018gbwp7ttc<br>tcb018gbwp7ttc |
|                                              | ZeroWireload                 | tcb018gbwp7ttc                   |
| <pre>sub_9_DW01_add_0 sub 9 DW01 add 1</pre> | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_9_DW01_add_1<br>sub 9 DW01 sub 1         | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_9_DW01_sub_1 sub 9 DW01 sub 2            | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub 9 DW01 add 2                             | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub 10 DW01 sub 0                            | ZeroWireload                 | tcb010gbwp7ttc                   |
| sub 10 DW01 add 0                            | ZeroWireload                 | tcb010gbwp7ttc                   |
| sub 10 DW01 add 1                            | ZeroWireload                 | tcb010gbwp7ttc                   |
| sub 10 DW01 sub 1                            | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_10_DW01_sub_2                            | ZeroWireload                 | tcb010gbwp7ttc                   |
| sub 10 DW01 add 2                            | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub 11 DW01 sub 0                            | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub 11 DW01 add 0                            | ZeroWireload                 | tcb018gbwp7ttc                   |
| sub_11_DW01_add_1                            | ZeroWireload                 | tcb018gbwp7ttc                   |
| <b></b>                                      |                              | _                                |

```
sub_11_DW01_sub_1
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 11 DW01 sub 2
                       ZeroWireload
                                          tcb018gbwp7ttc
sub_11_DW01_add_2
                       ZeroWireload
                                          tcb018qbwp7ttc
sub 12 DW01 sub 0
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 12 DW01 add 0
                       ZeroWireload
                                          tcb018qbwp7ttc
sub 12 DW01 add 1
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 12 DW01 sub 1
                       ZeroWireload
                                          tcb018gbwp7ttc
                                          tcb018gbwp7ttc
sub_12_DW01_sub_2
                       ZeroWireload
sub 12 DW01 add 2
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 13 DW01 sub 0
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 13 DW01 add 0
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 13 DW01 add 1
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 13 DW01 sub 1
                                          tcb018gbwp7ttc
                       ZeroWireload
sub 13 DW01 sub 2
                       ZeroWireload
                                          tcb018gbwp7ttc
\operatorname{sub} 13 DW01 add 2
                                          tcb018gbwp7ttc
                       ZeroWireload
sub 14 DW01 sub 0
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 14 DW01 add 0
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 14 DW01 add 1
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 14 DW01 sub 1
                       ZeroWireload
                                          tcb018gbwp7ttc
                                          tcb018gbwp7ttc
sub 14 DW01 sub 2
                       ZeroWireload
sub_14_DW01_add_2
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 0 DW01 sub 0
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 0 DW01 add 0
                       ZeroWireload
                                          tcb018gbwp7ttc
\operatorname{sub} 0 DW01 add 1
                                          tcb018gbwp7ttc
                       ZeroWireload
sub 0 DW01 sub 1
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 0 DW01 sub 2
                       ZeroWireload
                                          tcb018gbwp7ttc
sub 0 DW01 add 2
                       ZeroWireload
                                          tcb018gbwp7ttc
Global Operating Voltage = 1.8
Power-specific unit information :
    Voltage Units = 1V
    Capacitance Units = 1.000000pf
    Time Units = 1ns
    Dynamic Power Units = 1mW
                                  (derived from V, C, T units)
    Leakage Power Units = 1nW
  Cell Internal Power = 22.0327 mW
                                        (91%)
  Net Switching Power = 2.1519 mW
                                        (9%)
Total Dynamic Power
                       = 24.1847 mW (100%)
```

= 768.3253 nW

Cell Leakage Power

| Power Group<br>Attrs | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power | ( | % )    |
|----------------------|-------------------|--------------------|------------------|----------------|---|--------|
|                      |                   |                    |                  |                |   |        |
| io_pad               | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%) |
| memory               | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%) |
| black_box            | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%) |
| clock network        | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%) |

| register      | 16.8659    | 0.5224    | 202.7353    | 17.3885 ( 71.90%) |
|---------------|------------|-----------|-------------|-------------------|
| sequential    | 0.0000     | 0.0000    | 0.0000      | 0.0000 ( 0.00%)   |
| combinational | 5.1669     | 1.6295    | 565.5900    | 6.7969 ( 28.10%)  |
|               | 22.0327 mW | 2.1519 mW | 768.3253 nW | 24.1854 mW        |

## 8.2.3. Power report (with saif file):

\*\*\*\*\*\*\*\*\*\*

Report : power

-analysis\_effort low

Design : CORDIC

Version: 0-2018.06-SP4

Date : Wed Mar 20 12:02:40 2019

\*\*\*\*\*\*\*\*\*

#### Library(s) Used:

tcb018gbwp7ttc (File:

/home/synopsys/TSMCHOME/digital/Front\_End/timing\_power\_noise/NLDM/tcb018gbwp7t\_270a/tcb018gbwp7ttc.db)

Operating Conditions: NCCOM Library: tcb018gbwp7ttc

Wire Load Model Mode: segmented

| sub 2 DWO1 sub 1  | ZeroWireload | +ah010ahum7++a |
|-------------------|--------------|----------------|
| sub_2_DW01_sub_1  |              | tcb018gbwp7ttc |
| sub_2_DW01_sub_2  | ZeroWireload | tcb018gbwp7ttc |
| sub_2_DW01_add_2  | ZeroWireload | tcb018gbwp7ttc |
| sub_3_DW01_sub_0  | ZeroWireload | tcb018gbwp7ttc |
| sub_3_DW01_add_0  | ZeroWireload | tcb018gbwp7ttc |
| sub_3_DW01_add_1  | ZeroWireload | tcb018gbwp7ttc |
| sub_3_DW01_sub_1  | ZeroWireload | tcb018gbwp7ttc |
| sub_3_DW01_sub_2  | ZeroWireload | tcb018gbwp7ttc |
| sub_3_DW01_add_2  | ZeroWireload | tcb018gbwp7ttc |
| sub_4_DW01_sub_0  | ZeroWireload | tcb018gbwp7ttc |
| sub_4_DW01_add_0  | ZeroWireload | tcb018gbwp7ttc |
| sub_4_DW01_add_1  | ZeroWireload | tcb018gbwp7ttc |
| sub_4_DW01_sub_1  | ZeroWireload | tcb018gbwp7ttc |
| sub_4_DW01_sub_2  | ZeroWireload | tcb018gbwp7ttc |
| sub_4_DW01_add_2  | ZeroWireload | tcb018gbwp7ttc |
| sub_5_DW01_sub_0  | ZeroWireload | tcb018gbwp7ttc |
| sub_5_DW01_add_0  | ZeroWireload | tcb018gbwp7ttc |
| sub_5_DW01_add_1  | ZeroWireload | tcb018gbwp7ttc |
| sub_5_DW01_sub_1  | ZeroWireload | tcb018gbwp7ttc |
| sub 5 DW01 sub 2  | ZeroWireload | tcb018gbwp7ttc |
| sub 5 DW01 add 2  | ZeroWireload | tcb018gbwp7ttc |
| sub 6 DW01 sub 0  | ZeroWireload | tcb018gbwp7ttc |
| sub 6 DW01 add 0  | ZeroWireload | tcb018gbwp7ttc |
| sub 6 DW01 add 1  | ZeroWireload | tcb018gbwp7ttc |
| sub_6_DW01_sub_1  | ZeroWireload | tcb018gbwp7ttc |
| sub 6 DW01 sub 2  | ZeroWireload | tcb018gbwp7ttc |
| sub 6 DW01 add 2  | ZeroWireload | tcb018gbwp7ttc |
| sub 7 DW01 sub 0  | ZeroWireload | tcb018gbwp7ttc |
| sub 7 DW01 add 0  | ZeroWireload | tcb018gbwp7ttc |
| sub 7 DW01 add 1  | ZeroWireload | tcb018gbwp7ttc |
| sub 7 DW01 sub 1  | ZeroWireload | tcb018gbwp7ttc |
| sub_7_DW01_sub_2  | ZeroWireload | tcb010gbwp7ttc |
| sub 7 DW01 add 2  | ZeroWireload | tcb018gbwp7ttc |
| sub 8 DW01 sub 0  | ZeroWireload | tcb018gbwp7ttc |
| sub 8 DW01 add 0  | ZeroWireload | tcb018gbwp7ttc |
| sub_8_DW01_add_1  | ZeroWireload |                |
|                   | ZeroWireload | tcb018gbwp7ttc |
| sub_8_DW01_sub_1  |              | tcb018gbwp7ttc |
| sub_8_DW01_sub_2  | ZeroWireload | tcb018gbwp7ttc |
| sub_8_DW01_add_2  | ZeroWireload | tcb018gbwp7ttc |
| sub_9_DW01_sub_0  | ZeroWireload | tcb018gbwp7ttc |
| sub_9_DW01_add_0  | ZeroWireload | tcb018gbwp7ttc |
| sub_9_DW01_add_1  | ZeroWireload | tcb018gbwp7ttc |
| sub_9_DW01_sub_1  | ZeroWireload | tcb018gbwp7ttc |
| sub_9_DW01_sub_2  | ZeroWireload | tcb018gbwp7ttc |
| sub_9_DW01_add_2  | ZeroWireload | tcb018gbwp7ttc |
| sub_10_DW01_sub_0 | ZeroWireload | tcb018gbwp7ttc |
| sub_10_DW01_add_0 | ZeroWireload | tcb018gbwp7ttc |
| sub_10_DW01_add_1 | ZeroWireload | tcb018gbwp7ttc |
| sub_10_DW01_sub_1 | ZeroWireload | tcb018gbwp7ttc |
| sub_10_DW01_sub_2 | ZeroWireload | tcb018gbwp7ttc |
| sub_10_DW01_add_2 | ZeroWireload | tcb018gbwp7ttc |
| sub_11_DW01_sub_0 | ZeroWireload | tcb018gbwp7ttc |
| sub_11_DW01_add_0 | ZeroWireload | tcb018gbwp7ttc |
| sub_11_DW01_add_1 | ZeroWireload | tcb018gbwp7ttc |
| sub_11_DW01_sub_1 | ZeroWireload | tcb018gbwp7ttc |
|                   |              |                |

```
sub 11 DW01 sub 2
                                          tcb018gbwp7ttc
                       ZeroWireload
sub 11 DW01 add 2
                       ZeroWireload
                                          tcb018gbwp7ttc
sub_12_DW01_sub_0
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 12 DW01 add 0
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 12 DW01 add 1
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 12 DW01 sub 1
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 12 DW01 sub 2
                       ZeroWireload
                                         tcb018gbwp7ttc
sub_12_DW01_add 2
                                         tcb018gbwp7ttc
                       ZeroWireload
sub 13 DW01 sub 0
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 13 DW01 add 0
                       ZeroWireload
                                         tcb018gbwp7ttc
sub_13 DW01 add 1
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 13 DW01 sub 1
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 13 DW01 sub 2
                                         tcb018gbwp7ttc
                       ZeroWireload
sub 13 DW01 add 2
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 14 DW01 sub 0
                                         tcb018gbwp7ttc
                       ZeroWireload
sub 14 DW01 add 0
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 14 DW01 add 1
                                         tcb018gbwp7ttc
                       ZeroWireload
sub 14 DW01 sub 1
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 14 DW01 sub 2
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 14 DW01 add 2
                       ZeroWireload
                                         tcb018gbwp7ttc
sub_0_DW01_sub_0
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 0 DW01 add 0
                       ZeroWireload
                                         tcb018gbwp7ttc
                                         tcb018gbwp7ttc
sub 0 DW01 add 1
                       ZeroWireload
sub 0 DW01 sub 1
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 0 DW01 sub 2
                       ZeroWireload
                                         tcb018gbwp7ttc
sub 0 DW01 add 2
                       ZeroWireload
                                         tcb018gbwp7ttc
Power-specific unit information :
   Voltage Units = 1V
    Capacitance Units = 1.000000pf
    Time Units = 1ns
```

Global Operating Voltage = 1.8

Dynamic Power Units = 1mW (derived from V, C, T units)

Leakage Power Units = 1nW

Cell Internal Power = 12.8745 mW (99%)Net Switching Power = 110.2280 uW (1%) \_\_\_\_\_

Total Dynamic Power = 12.9847 mW(100%)

Cell Leakage Power = 770.2385 nW

| Power Group<br>Attrs | Internal<br>Power | Switching<br>Power | Leakage<br>Power | Total<br>Power | ( | % )     |
|----------------------|-------------------|--------------------|------------------|----------------|---|---------|
|                      |                   |                    |                  |                |   |         |
| io_pad               | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%)  |
| memory               | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%)  |
| black_box            | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%)  |
| clock_network        | 0.0000            | 0.0000             | 0.0000           | 0.0000         | ( | 0.00%)  |
| register             | 12.4811           | 3.4894e-02         | 203.1776         | 12.5162        | ( | 96.39%) |

 sequential
 0.0000
 0.0000
 0.0000
 0.0000
 ( 0.00%)

 combinational
 0.3934
 7.5333e-02
 567.0609
 0.4693 ( 3.61%)

---

Total 12.8745 mW 0.1102 mW 770.2384 nW 12.9855 mW

#### **8.2.4 Timing Report:**

\*\*\*\*\*\*\*\*

Report : timing -path full

-delay max -max\_paths 1

Design : CORDIC

Version: 0-2018.06-SP4

Date : Wed Mar 20 11:55:02 2019

# A fanout number of 1000 was used for high fanout net computations.

Operating Conditions: NCCOM Library: tcb018gbwp7ttc

Wire Load Model Mode: segmented

Startpoint: Yin[0] (input port clocked by clock)

Endpoint: temp\_xin\_reg[16]

(rising edge-triggered flip-flop clocked by clock)

Path Group: clock Path Type: max

| Point                       | Incr | Path   |
|-----------------------------|------|--------|
| clock clock (rise edge)     | 0.00 | 0.00   |
| clock network delay (ideal) | 1.00 | 1.00   |
| input external delay        | 4.00 | 5.00 f |
| Yin[0] (in)                 | 0.00 | 5.00 f |
| U67/ZN (INVD1BWP7T)         | 0.05 | 5.05 r |
| U188/Z (AN2D0BWP7T)         | 0.14 | 5.19 r |
| U186/Z (AN2D0BWP7T)         | 0.15 | 5.33 r |
| U184/Z (AN2D0BWP7T)         | 0.15 | 5.48 r |
| U182/Z (AN2D0BWP7T)         | 0.15 | 5.62 r |
| U180/Z (AN2D0BWP7T)         | 0.15 | 5.77 r |
| U178/Z (AN2D0BWP7T)         | 0.15 | 5.92 r |
| U176/Z (AN2D0BWP7T)         | 0.15 | 6.06 r |
| U174/Z (AN2D0BWP7T)         | 0.15 | 6.21 r |
| U172/Z (AN2D0BWP7T)         | 0.15 | 6.35 r |
| U170/Z (AN2D0BWP7T)         | 0.15 | 6.50 r |
| U168/Z (AN2D0BWP7T)         | 0.15 | 6.64 r |
| U166/Z (AN2D0BWP7T)         | 0.15 | 6.79 r |
| U164/Z (AN2D0BWP7T)         | 0.15 | 6.93 r |
| U162/Z (AN2D0BWP7T)         | 0.15 | 7.08 r |
| U160/Z (AN2D0BWP7T)         | 0.11 | 7.19 r |

| 0.20  | 7.39 f                                 |
|-------|----------------------------------------|
| 0.14  | 7.53 f                                 |
| 0.00  | 7.53 f                                 |
|       | 7.53                                   |
|       |                                        |
| 10.00 | 10.00                                  |
| 1.00  | 11.00                                  |
| -1.00 | 10.00                                  |
| 0.00  | 10.00 r                                |
| -0.02 | 9.98                                   |
|       | 9.98                                   |
|       |                                        |
|       | 9.98                                   |
|       | -7.53                                  |
|       | 2.46                                   |
|       | 0.00<br>10.00<br>1.00<br>-1.00<br>0.00 |

#### 8.3. Using library: SCL

#### 8.3.1.Area report

\*\*\*\*\*\*\*

Report : area Design : CORDIC

Version: O-2018.06-SP4

Date : Wed Mar 20 11:50:03 2019 \*\*\*\*\*\*\*\*\*

Information: Updating design information... (UID-85)

Warning: Design 'CORDIC' contains 1 high-fanout nets. A fanout number of 1000 will be used for delay calculations involving these nets. (TIM-134)

Library(s) Used:

tsl18fs120\_scl\_ss (File:

/home/synopsys/pdk/scl\_pdk/stdlib/fs120/liberty/lib\_flow\_ss/ts118fs120\_scl\_ss.db)

| Number | of | ports:               | 8274  |
|--------|----|----------------------|-------|
| Number | of | nets:                | 19314 |
| Number | of | cells:               | 9681  |
| Number | of | combinational cells: | 8355  |
| Number | of | sequential cells:    | 1056  |
| Number | of | macros/black boxes:  | 0     |
| Number | of | buf/inv:             | 2269  |
| Number | of | references:          | 27    |
|        |    |                      |       |

Combinational area: 214700.723053 15496.629945 Buf/Inv area: 62916.481934 Noncombinational area: Macro/Black Box area: 0.000000 7626.815272 Net Interconnect area:

Total cell area: 277617.204987 Total area: 285244.020259

#### **8.3.2.** Power report (without saif file):

\*\*\*\*\*\*\*\*\*\*

Report : power

-analysis effort low

Design : CORDIC

Version: 0-2018.06-SP4

Date : Wed Mar 20 11:50:06 2019

\*\*\*\*\*\*\*\*\*\*

#### Library(s) Used:

tsl18fs120 scl ss (File:

/home/synopsys/pdk/scl\_pdk/stdlib/fs120/liberty/lib\_flow\_ss/tsl18fs120\_scl\_ss.db)

Wire Load Model Mode: segmented

| Design                                   | Wire Load | d Model       | Library                                |
|------------------------------------------|-----------|---------------|----------------------------------------|
| CORDIC                                   |           | 8000          | tsl18fs120 scl ss                      |
| sub 0                                    |           | 35000         | tsl18fs120_sc1_ss                      |
| sub_0<br>sub 1                           |           | 35000         | tsl18fs120_scl_ss                      |
| sub_1<br>sub_2                           |           | 35000         | tsl18fs120_scl_ss                      |
| sub_2<br>sub_3                           |           | 35000         |                                        |
| sub_3<br>sub_4                           |           | 35000         | tsl18fs120_scl_ss<br>tsl18fs120 scl ss |
| sub_4<br>sub 5                           |           | 35000         | tsl18fs120_scl_ss                      |
| sub_5<br>sub 6                           |           | 35000         | tsl18fs120_scl_ss                      |
| sub_0<br>sub_7                           |           | 35000         | tsl18fs120_scl_ss                      |
| sub_/<br>sub_8                           |           | 35000         | tsl18fs120_sc1_ss                      |
| sub_0                                    |           | 35000         | tsl18fs120_scl_ss                      |
| sub_9<br>sub 10                          |           | 35000         | tsl18fs120_sc1_ss                      |
| sub_10<br>sub_11                         |           | 35000         | tsl18fs120_sc1_ss                      |
| sub_11                                   |           | 35000         | tsl18fs120_sc1_ss                      |
| sub_12<br>sub_13                         |           | 35000         | tsl18fs120_scl_ss                      |
| _                                        |           |               |                                        |
| sub_14                                   | . 0       | 35000<br>4000 | tsl18fs120_scl_ss                      |
| sub_1_DW01_sub                           |           | 4000          | tsl18fs120_scl_ss<br>tsl18fs120_scl_ss |
| sub_1_DW01_add                           |           |               |                                        |
| <pre>sub_1_DW01_add sub 1 DW01 sub</pre> | _         | 4000<br>4000  | tsl18fs120_scl_ss                      |
| sub 1 DW01 sub                           | _         |               | tsl18fs120_scl_ss                      |
|                                          | _         | 4000<br>4000  | tsl18fs120_scl_ss                      |
| <pre>sub_1_DW01_add sub_2_DW01_sub</pre> | _         | 4000          | tsl18fs120_scl_ss                      |
| sub 2 DW01_sub                           | _         |               | tsl18fs120_scl_ss<br>tsl18fs120 scl ss |
| sub_2_DW01_add                           | _         | 4000<br>4000  | tsl18fs120_sc1_ss                      |
|                                          | _         | 4000          | tsl18fs120_sc1_ss                      |
| <pre>sub_2_DW01_sub sub_2_DW01_sub</pre> | _         | 4000          | tsl18fs120_scl_ss                      |
|                                          | _         |               |                                        |
| sub_2_DW01_add                           | _         | 4000          | tsl18fs120_scl_ss                      |
| sub_3_DW01_sub                           | _         | 4000          | tsl18fs120_scl_ss                      |
| sub_3_DW01_add                           | _         | 4000          | tsl18fs120_scl_ss                      |
| sub_3_DW01_add                           |           | 4000          | tsl18fs120_scl_ss                      |
| sub_3_DW01_sub                           |           | 4000          | tsl18fs120_scl_ss                      |
| sub_3_DW01_sub                           |           | 4000          | tsl18fs120_scl_ss                      |
| sub_3_DW01_add                           | _         | 4000          | tsl18fs120_scl_ss                      |
| sub_4_DW01_sub                           | _         | 4000          | tsl18fs120_scl_ss                      |
| sub_4_DW01_add                           | 1_0       | 4000          | tsl18fs120_scl_ss                      |

```
sub 4 DW01 add 1
                        4000
                                          tsl18fs120 scl ss
sub 4 DW01 sub 1
                        4000
                                          tsl18fs120 scl ss
sub 4 DW01 sub 2
                        4000
                                          tsl18fs120_scl_ss
sub 4 DW01 add 2
                        4000
                                          tsl18fs120 scl ss
                                          tsl18fs120 scl ss
sub 5 DW01 sub 0
                        4000
sub 5 DW01 add 0
                        4000
                                          tsl18fs120 scl ss
\operatorname{sub} 5 DW01 add 1
                                          tsl18fs120 scl ss
                        4000
sub_5_DW01_sub_1
                        4000
                                          tsl18fs120 scl ss
sub 5 DW01 sub 2
                        4000
                                          tsl18fs120 scl ss
sub 5 DW01 add 2
                                          tsl18fs120 scl ss
                        4000
sub 6 DW01 sub 0
                        4000
                                          tsl18fs120 scl ss
sub 6 DW01 add 0
                        4000
                                          tsl18fs120 scl ss
sub 6 DW01 add 1
                        4000
                                          tsl18fs120 scl ss
                                          tsl18fs120 scl ss
sub 6 DW01 sub 1
                        4000
sub 6 DW01 sub 2
                        4000
                                          tsl18fs120 scl ss
sub 6 DW01 add 2
                        4000
                                          tsl18fs120 scl ss
sub 7 DW01 sub 0
                        4000
                                          tsl18fs120 scl ss
sub 7 DW01 add 0
                        4000
                                          tsl18fs120 scl ss
sub 7 DW01 add 1
                                          tsl18fs120 scl ss
                        4000
sub 7 DW01 sub 1
                        4000
                                          tsl18fs120 scl ss
sub_7_DW01_sub 2
                        4000
                                          tsl18fs120 scl ss
sub 7 DW01 add 2
                                          tsl18fs120 scl ss
                        4000
sub 8 DW01 sub 0
                        4000
                                          tsl18fs120 scl ss
sub 8 DW01 add 0
                        4000
                                          tsl18fs120 scl ss
sub 8 DW01 add 1
                        4000
                                          tsl18fs120 scl ss
sub 8 DW01 sub 1
                        4000
                                          tsl18fs120 scl ss
sub 8 DW01 sub 2
                        4000
                                          tsl18fs120 scl ss
                                          tsl18fs120_scl_ss
sub 8 DW01 add 2
                        4000
sub 9 DW01 sub 0
                        4000
                                          tsl18fs120 scl ss
sub_9_DW01_add_0
                        4000
                                          tsl18fs120_scl_ss
sub 9 DW01 add 1
                        4000
                                          tsl18fs120 scl ss
sub 9 DW01 sub 1
                        4000
                                          tsl18fs120 scl ss
sub 9 DW01 sub 2
                        4000
                                          tsl18fs120 scl ss
sub 9 DW01 add 2
                        4000
                                          tsl18fs120 scl ss
sub 10 DW01 sub 0
                        4000
                                          tsl18fs120 scl ss
sub 10 DW01 add 0
                        4000
                                          tsl18fs120 scl ss
sub 10 DW01 add 1
                                          tsl18fs120 scl ss
                        4000
sub 10 DW01 sub 1
                        4000
                                          tsl18fs120 scl ss
sub_10_DW01_sub_2
                        4000
                                          tsl18fs120 scl ss
sub 10 DW01 add 2
                        4000
                                          tsl18fs120 scl ss
sub 11 DW01 sub 0
                        4000
                                          tsl18fs120 scl ss
sub 11 DW01 add 0
                                          tsl18fs120 scl ss
                        4000
sub 11 DW01 add 1
                        4000
                                          tsl18fs120 scl ss
                                          tsl18fs120_scl_ss
sub_11_DW01_sub_1
                        4000
sub 11 DW01 sub 2
                        4000
                                          tsl18fs120 scl ss
sub 11 DW01 add 2
                        4000
                                          tsl18fs120 scl ss
sub 12 DW01 sub 0
                                          tsl18fs120 scl ss
                        4000
sub 12 DW01 add 0
                        4000
                                          tsl18fs120 scl ss
sub 12 DW01 add 1
                        4000
                                          tsl18fs120 scl ss
sub 12 DW01 sub 1
                                          tsl18fs120 scl ss
                        4000
sub 12 DW01 sub 2
                        4000
                                          tsl18fs120 scl ss
sub 12 DW01 add 2
                        4000
                                          tsl18fs120 scl ss
sub 13_DW01_sub_0
                        4000
                                          tsl18fs120 scl ss
sub 13 DW01 add 0
                        4000
                                          tsl18fs120 scl ss
sub 13 DW01 add 1
                        4000
                                          tsl18fs120 scl ss
```

| sub_13_DW01_sub_1 | 4000 | tsl18fs120_scl_ss |
|-------------------|------|-------------------|
| sub_13_DW01_sub_2 | 4000 | tsl18fs120_scl_ss |
| sub_13_DW01_add_2 | 4000 | tsl18fs120_scl_ss |
| sub_14_DW01_sub_0 | 4000 | tsl18fs120_scl_ss |
| sub_14_DW01_add_0 | 4000 | tsl18fs120_scl_ss |
| sub_14_DW01_add_1 | 4000 | tsl18fs120_scl_ss |
| sub_14_DW01_sub_1 | 4000 | tsl18fs120_scl_ss |
| sub_14_DW01_sub_2 | 4000 | tsl18fs120_scl_ss |
| sub_14_DW01_add_2 | 4000 | tsl18fs120_scl_ss |
| sub_0_DW01_sub_0  | 4000 | tsl18fs120_scl_ss |
| sub_0_DW01_add_0  | 4000 | tsl18fs120_scl_ss |
| sub_0_DW01_add_1  | 4000 | tsl18fs120_scl_ss |
| sub_0_DW01_sub_1  | 4000 | tsl18fs120_scl_ss |
| sub_0_DW01_sub_2  | 4000 | tsl18fs120_scl_ss |
| sub_0_DW01_add_2  | 4000 | tsl18fs120_scl_ss |
|                   |      |                   |

Global Operating Voltage = 1.62
Power-specific unit information :

Voltage Units = 1V

Capacitance Units = 1.000000pf

Time Units = 1ns

Dynamic Power Units = 1mW (derived from V,C,T units)

Leakage Power Units = 1pW

Cell Internal Power = 8.9778 mW (67%)
Net Switching Power = 4.3486 mW (33%)

Total Dynamic Power = 13.3264 mW (100%)

Cell Leakage Power = 3.7609 uW

|                        | Internal | Switching | Leakage<br>- | Total     |
|------------------------|----------|-----------|--------------|-----------|
| Power Group<br>) Attrs | Power    | Power     | Power        | Power ( % |
|                        |          |           |              |           |
| io_pad<br>0.00%)       | 0.0000   | 0.0000    | 0.0000       | 0.0000 (  |
| memory 0.00%)          | 0.0000   | 0.0000    | 0.0000       | 0.0000 (  |
| black_box 0.00%)       | 0.0000   | 0.0000    | 0.0000       | 0.0000 (  |
| clock_network 0.00%)   | 0.0000   | 0.0000    | 0.0000       | 0.0000 (  |
| register 57.96%)       | 6.1161   | 1.6089    | 8.3118e+05   | 7.7259 (  |
| sequential 0.00%)      | 0.0000   | 0.0000    | 0.0000       | 0.0000 (  |
| combinational 42.04%)  | 2.8617   | 2.7397    | 2.9297e+06   | 5.6043 (  |

\_\_\_\_\_

Total 8.9778 mW 4.3486 mW 3.7609e+06 pW 13.3302 mW

### 8.3.3. Power report (with saif file):

\*\*\*\*\*\*\*\*\*

Report : power

-analysis\_effort low

Design : CORDIC

Version: 0-2018.06-SP4

Date : Wed Mar 20 12:10:23 2019

Library(s) Used:

tsl18fs120\_scl\_ss (File:

/home/synopsys/pdk/scl\_pdk/stdlib/fs120/liberty/lib\_flow\_ss/tsl18fs120\_scl\_ss.db)

Operating Conditions: tsl18fs120\_scl\_ss Library: tsl18fs120\_scl\_ss

Wire Load Model Mode: segmented

| Design         | Wire Load Mo | odel | Library     |        |
|----------------|--------------|------|-------------|--------|
| CORDIC         | 800          | 00   | tsl18fs120_ | scl_ss |
| sub 0          | 350          | 000  | tsl18fs120  | scl ss |
| sub_1          | 350          | 000  | tsl18fs120  | scl ss |
| sub 2          | 350          | 000  | tsl18fs120  | scl ss |
| sub_3          | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_4          | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_5          | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_6          | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_7          | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_8          | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_9          | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_10         | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_11         | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_12         | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_13         | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_14         | 350          | 000  | tsl18fs120_ | scl_ss |
| sub_1_DW01_sub | 0_0 400      | 00   | tsl18fs120_ | scl_ss |
| sub_1_DW01_add | l_0 400      | 00   | tsl18fs120_ | scl_ss |
| sub_1_DW01_add | l_1 400      | 00   | tsl18fs120_ | scl_ss |
| sub_1_DW01_sub | _1 400       | 00   | tsl18fs120_ | scl_ss |
| sub_1_DW01_sub | 2 400        | 00   | tsl18fs120_ | scl_ss |
| sub_1_DW01_add | l_2 400      | 00   | tsl18fs120_ | scl_ss |
| sub_2_DW01_sub | 0_0 400      | 00   | tsl18fs120_ | scl_ss |
| sub_2_DW01_add | l_0 400      | 00   | tsl18fs120_ | scl_ss |
| sub_2_DW01_add | l_1 400      | 00   | tsl18fs120_ | scl_ss |
| sub_2_DW01_sub | _1 400       | 00   | tsl18fs120_ | scl_ss |
| sub_2_DW01_sub | _2 400       | 00   | tsl18fs120_ | scl_ss |
| sub_2_DW01_add | l_2 400      | 00   | tsl18fs120_ | scl_ss |
| sub_3_DW01_sub | 0_0 400      | 00   | tsl18fs120_ | scl_ss |
| sub_3_DW01_add | l_0 400      | 00   | tsl18fs120_ | scl_ss |
| sub_3_DW01_add | l_1 400      | 00   | tsl18fs120_ | scl_ss |

|                                        | 4000 | +-110f-1001       |
|----------------------------------------|------|-------------------|
| sub_3_DW01_sub_1                       | 4000 | tsl18fs120_scl_ss |
| sub_3_DW01_sub_2                       | 4000 | tsl18fs120_scl_ss |
| sub_3_DW01_add_2                       | 4000 | tsl18fs120_scl_ss |
| sub_4_DW01_sub_0                       | 4000 | tsl18fs120_scl_ss |
| sub_4_DW01_add_0                       | 4000 | tsl18fs120_scl_ss |
| sub_4_DW01_add_1                       | 4000 | tsl18fs120_scl_ss |
| sub_4_DW01_sub_1                       | 4000 | tsl18fs120_scl_ss |
| sub_4_DW01_sub_2                       | 4000 | tsl18fs120_scl_ss |
| sub_4_DW01_add_2                       | 4000 | tsl18fs120_scl_ss |
| sub_5_DW01_sub_0                       | 4000 | tsl18fs120_scl_ss |
| sub_5_DW01_add_0                       | 4000 | tsl18fs120_scl_ss |
| sub_5_DW01_add_1                       | 4000 | tsl18fs120_scl_ss |
| sub_5_DW01_sub_1                       | 4000 | tsl18fs120_scl_ss |
| sub_5_DW01_sub_2                       | 4000 | tsl18fs120 scl ss |
| sub_5_DW01_add_2                       | 4000 | tsl18fs120 scl ss |
| sub 6 DW01 sub 0                       | 4000 | tsl18fs120 scl ss |
| sub 6 DW01 add 0                       | 4000 | tsl18fs120 scl ss |
| sub 6 DW01 add 1                       | 4000 | tsl18fs120 scl ss |
| sub 6 DW01 sub 1                       | 4000 | tsl18fs120 scl ss |
| sub 6 DW01 sub 2                       | 4000 | tsl18fs120 scl ss |
| sub 6 DW01 add 2                       | 4000 | tsl18fs120_scl_ss |
| sub_7_DW01_sub_0                       | 4000 | tsl18fs120_scl_ss |
| sub 7 DW01_sub_0                       | 4000 | tsl18fs120_scl_ss |
| sub 7 DW01_add_0 sub 7 DW01 add 1      |      | tsl18fs120_scl_ss |
|                                        | 4000 |                   |
| sub_7_DW01_sub_1                       | 4000 | tsl18fs120_scl_ss |
| sub_7_DW01_sub_2                       | 4000 | tsl18fs120_scl_ss |
| sub_7_DW01_add_2                       | 4000 | tsl18fs120_scl_ss |
| sub_8_DW01_sub_0                       | 4000 | tsl18fs120_scl_ss |
| sub_8_DW01_add_0                       | 4000 | tsl18fs120_scl_ss |
| sub_8_DW01_add_1                       | 4000 | tsl18fs120_scl_ss |
| sub_8_DW01_sub_1                       | 4000 | tsl18fs120_scl_ss |
| sub_8_DW01_sub_2                       | 4000 | tsl18fs120_scl_ss |
| sub_8_DW01_add_2                       | 4000 | tsl18fs120_scl_ss |
| sub_9_DW01_sub_0                       | 4000 | tsl18fs120_scl_ss |
| sub_9_DW01_add_0                       | 4000 | tsl18fs120_scl_ss |
| sub_9_DW01_add_1                       | 4000 | tsl18fs120_scl_ss |
| sub_9_DW01_sub_1                       | 4000 | tsl18fs120_scl_ss |
| sub 9 DW01 sub 2                       | 4000 | tsl18fs120 scl ss |
| sub_9_DW01_add_2                       | 4000 | tsl18fs120_scl_ss |
| sub 10 DW01 sub 0                      | 4000 | tsl18fs120 scl ss |
| sub 10 DW01 add 0                      | 4000 | tsl18fs120 scl ss |
| sub 10 DW01 add 1                      | 4000 | tsl18fs120 scl ss |
| sub 10 DW01 sub 1                      | 4000 | tsl18fs120 scl ss |
| sub 10 DW01 sub 2                      | 4000 | tsl18fs120 scl ss |
| sub 10 DW01 add 2                      | 4000 | tsl18fs120 scl ss |
| sub 11 DW01 sub 0                      | 4000 | tsl18fs120 scl ss |
| sub 11 DW01 add 0                      | 4000 | tsl18fs120 scl ss |
| sub 11 DW01 add 1                      | 4000 | tsl18fs120_scl_ss |
| sub 11 DW01 sub 1                      | 4000 | tsl18fs120_scl_ss |
| sub 11 DW01 sub 2                      | 4000 | tsl18fs120_scl_ss |
| sub_11_DW01_sub_2<br>sub 11 DW01 add 2 | 4000 | tsl18fs120_sc1_ss |
|                                        |      |                   |
| sub_12_DW01_sub_0                      | 4000 | tsl18fs120_scl_ss |
| sub_12_DW01_add_0                      | 4000 | tsl18fs120_scl_ss |
| sub_12_DW01_add_1                      | 4000 | tsl18fs120_scl_ss |
| sub_12_DW01_sub_1                      | 4000 | tsl18fs120_scl_ss |
|                                        |      |                   |

```
sub_12_DW01_sub_2
                      4000
                                       tsl18fs120_scl_ss
sub 12 DW01 add 2
                      4000
                                        tsl18fs120 scl ss
sub_13_DW01_sub_0
                      4000
                                        tsl18fs120 scl ss
sub 13 DW01 add 0
                     4000
                                       tsl18fs120 scl ss
sub 13 DW01 add 1
                     4000
                                       tsl18fs120 scl ss
sub 13 DW01 sub 1
                     4000
                                        tsl18fs120 scl ss
sub 13 DW01 sub 2
                      4000
                                        tsl18fs120 scl ss
sub_13_DW01_add_2
                     4000
                                       tsl18fs120_scl_ss
sub 14 DW01 sub 0
                     4000
                                       tsl18fs120 scl ss
                  4000
4000
4000
                                       tsl18fs120_scl_ss
\operatorname{sub}\ 14\ \operatorname{DW01}\ \operatorname{add}\ 0
                     4000
sub 14 DW01 add 1
                                        tsl18fs120 scl ss
sub_14_DW01_sub_1
                                       tsl18fs120_scl_ss
                     4000
                                       tsl18fs120 scl ss
sub_14_DW01_sub_2
sub 14 DW01 add 2
                     4000
                                       tsl18fs120 scl ss
sub 0 DW01 sub 0
                                        tsl18fs120 scl ss
                      4000
sub_0_DW01_add_0
                      4000
                                        tsl18fs120_scl_ss
                     4000
sub 0 DW01 add 1
                                       tsl18fs120 scl ss
sub 0 DW01 sub 1
                     4000
                                      tsl18fs120 scl ss
sub_0_DW01_sub_2
                     4000
                                       tsl18fs120 scl ss
sub 0 DW01 add 2
                     4000
                                        tsl18fs120 scl ss
Global Operating Voltage = 1.62
Power-specific unit information :
   Voltage Units = 1V
    Capacitance Units = 1.000000pf
    Time Units = 1ns
    Dynamic Power Units = 1mW (derived from V, C, T units)
    Leakage Power Units = 1pW
  Cell Internal Power = 5.5942 \text{ mW}
                                     (94%)
 Net Switching Power = 333.8173 uW
                                       (6%)
                        -----
Total Dynamic Power = 5.9280 mW (100%)
Cell Leakage Power = 3.7609 uW
```

|               | Internal  | Switching | Leakage       | Total     |          |
|---------------|-----------|-----------|---------------|-----------|----------|
| Power Group   | Power     | Power     | Power         | Power     | ( % )    |
| Attrs         |           |           |               |           |          |
|               |           |           |               |           |          |
|               |           |           |               |           |          |
| io_pad        | 0.0000    | 0.0000    | 0.0000        | 0.0000    | ( 0.00%) |
| memory        | 0.0000    | 0.0000    | 0.0000        | 0.0000    | 0.00%)   |
| black_box     | 0.0000    | 0.0000    | 0.0000        | 0.0000    | 0.00%)   |
| clock_network | 0.0000    | 0.0000    | 0.0000        | 0.0000    | ( 0.00%) |
| register      | 5.3382    | 0.1390    | 8.3118e+05    | 5.4780    | 92.35%)  |
| sequential    | 0.0000    | 0.0000    | 0.0000        | 0.0000    | 0.00%)   |
| combinational | 0.2560    | 0.1948    | 2.9297e+06    | 0.4538    | 7.65%)   |
|               |           |           |               |           |          |
|               |           |           |               |           |          |
| Total         | 5.5942 mW | 0.3338 mW | 3.7609e+06 pW | 5.9318 mV | I        |

# 8.3.4 Timing Report:

\*\*\*\*\*\*\*\*\*\*

Report : timing
-path full
-delay max
-max\_paths 1

Design : CORDIC

Version: O-2018.06-SP4

Date : Wed Mar 20 11:50:04 2019

# A fanout number of 1000 was used for high fanout net computations.

Operating Conditions: tsl18fs120\_scl\_ss Library: tsl18fs120\_scl\_ss

Wire Load Model Mode: segmented

Startpoint: XYZ[0].c1/temp\_x\_out\_reg[1]

(rising edge-triggered flip-flop clocked by clock)

Endpoint: XYZ[1].c1/temp y out reg[16]

(rising edge-triggered flip-flop clocked by clock)

Path Group: clock Path Type: max

| Des/Clust/Port    | Wire Load Model | Library           |
|-------------------|-----------------|-------------------|
| sub 14            | 35000           | tsl18fs120 scl ss |
| sub 13            |                 | tsl18fs120 scl ss |
| sub_12            | 35000           | tsl18fs120_scl_ss |
| sub_11            | 35000           | tsl18fs120_scl_ss |
| sub_10            | 35000           | tsl18fs120_scl_ss |
| sub_9             | 35000           | tsl18fs120_scl_ss |
| sub_8             | 35000           | tsl18fs120_scl_ss |
| sub_7             | 35000           | tsl18fs120_scl_ss |
| sub_6             | 35000           | tsl18fs120_scl_ss |
| sub_5             | 35000           | tsl18fs120_scl_ss |
| sub_4             | 35000           | tsl18fs120_scl_ss |
| sub_3             | 35000           | tsl18fs120_scl_ss |
|                   | 35000           | tsl18fs120_scl_ss |
| sub_1             | 35000           | tsl18fs120_scl_ss |
| CORDIC            | 8000            | tsl18fs120_scl_ss |
| sub_0             | 35000           | tsl18fs120_scl_ss |
| sub_14_DW01_add_2 | 4000            | tsl18fs120_scl_ss |
| sub_14_DW01_sub_2 | 4000            | tsl18fs120_scl_ss |
| sub_14_DW01_sub_1 | 4000            | tsl18fs120_scl_ss |
| sub_14_DW01_add_1 | 4000            | tsl18fs120_scl_ss |

| clock clock (rise edge) 0.00 0                     | .00   |
|----------------------------------------------------|-------|
| clock network delay (ideal) 1.00 1                 | .00   |
| <pre>XYZ[0].c1/temp_x_out_reg[1]/CP (dfnrq1)</pre> | .00 r |
| <pre>XYZ[0].c1/temp_x_out_reg[1]/Q (dfnrq1)</pre>  | .83 r |
| <pre>XYZ[0].c1/x_out[1] (sub_0)</pre> 0.00 1       | .83 r |
| XYZ[1].c1/x_in[1] (sub_14) 0.00 1                  | .83 r |
| XYZ[1].c1/U259/ZN (aoi221d1) 0.23 2                | .06 f |
| XYZ[1].c1/U265/ZN (oai221d1) 0.63 2                | .70 r |

| XYZ[1].c1/sub 153/B[1] (sub 14 DW01 sub 1)          | 0.00  | 2.70 r  |
|-----------------------------------------------------|-------|---------|
| XYZ[1].c1/sub 153/U3/ZN (inv0d0)                    | 0.41  | 3.10 f  |
| XYZ[1].c1/sub 153/U2 1/CO (ad01d1)                  | 0.63  | 3.73 f  |
| XYZ[1].c1/sub 153/U2 2/CO (ad01d1)                  | 0.41  | 4.14 f  |
| XYZ[1].c1/sub_153/U2_3/CO (ad01d1)                  | 0.41  | 4.55 f  |
| XYZ[1].c1/sub_153/U2_4/CO (ad01d1)                  | 0.41  | 4.96 f  |
| XYZ[1].c1/sub_153/U2_5/CO (ad01d1)                  | 0.41  | 5.37 f  |
| XYZ[1].c1/sub_153/U2_6/CO (ad01d1)                  | 0.41  | 5.78 f  |
| XYZ[1].c1/sub_153/U2_7/CO (ad01d1)                  | 0.41  | 6.19 f  |
| XYZ[1].c1/sub_153/U2_8/CO (ad01d1)                  | 0.41  | 6.60 f  |
| XYZ[1].c1/sub_153/U2_9/CO (ad01d1)                  | 0.41  | 7.01 f  |
| XYZ[1].c1/sub_153/U2_10/CO (ad01d1)                 | 0.41  | 7.42 f  |
| XYZ[1].c1/sub_153/U2_11/CO (ad01d1)                 | 0.41  | 7.83 f  |
| XYZ[1].c1/sub_153/U2_12/CO (ad01d1)                 | 0.41  | 8.24 f  |
| XYZ[1].c1/sub_153/U2_13/CO (ad01d1)                 | 0.41  | 8.65 f  |
| XYZ[1].c1/sub_153/U2_14/CO (ad01d1)                 | 0.41  | 9.06 f  |
| XYZ[1].c1/sub_153/U2_15/CO (ad01d1)                 | 0.36  | 9.42 f  |
| XYZ[1].c1/sub_153/U2_16/Z (xr03d1)                  | 0.55  | 9.97 f  |
| XYZ[1].c1/sub_153/DIFF[16] (sub_14_DW01_sub_1)      | 0.00  | 9.97 f  |
| XYZ[1].c1/U139/Z (aor22d1)                          | 0.26  | 10.23 f |
| <pre>XYZ[1].c1/temp_y_out_reg[16]/D (dfnrq1)</pre>  | 0.00  | 10.23 f |
| data arrival time                                   |       | 10.23   |
| clock clock (rise edge)                             | 10.00 | 10.00   |
| clock clock (lise edge) clock network delay (ideal) | 1.00  | 11.00   |
| XYZ[1].c1/temp y out reg[16]/CP (dfnrq1)            | 0.00  | 11.00 r |
| library setup time                                  | -0.16 | 10.84   |
| data required time                                  | 0.10  | 10.84   |
|                                                     |       | 10.04   |
| data required time                                  |       | 10.84   |
| data arrival time                                   |       | -10.23  |
| slack (MET)                                         |       | 0.60    |

# 9. Timing Report from PT

# 9.1. SCL Library:

**Block View:** 



#### **Gate-Level View:**



### **Constraint for Setup time:**



#### **Constraint for Hold Time:**



# 10. Comparison Table

| Sl<br>No | Reports       | Without saif      |                   |                  |
|----------|---------------|-------------------|-------------------|------------------|
|          |               | Saed library      | tsmc library      | scl library      |
| 1        | Area Report   | 133210.827512     | 206430.024748     | 277617.204987    |
| 2        | Power Report  | 5.0921e+03 uW     | 24.1847 mW        | 13.3302 mW       |
| 3        | Timing Report | MET<br>Slack=3.07 | MET<br>Slack=2.46 | MET<br>Slack=0.6 |

| Sl<br>No | Reports           | With saif         |                   |                  |
|----------|-------------------|-------------------|-------------------|------------------|
|          |                   | Saed library      | tsmc library      | scl library      |
| 1        | Area Report       | 133210.827512     | 206430.024748     | 277617.204987    |
| 2        | Power Report      | 2.9915e+03 uW     | 12.9855 mW        | 5.9318 mW        |
| 3        | Constraint Report | MET               | MET               | MET              |
| 4        | Timing Report     | MET<br>Slack=3.07 | MET<br>Slack=2.46 | MET<br>Slack=0.6 |

# 11. Physical Design Setup

```
Information: No layer mapping file is specified. Assume layer names are the
same between the technology library and the ITF. (RCEX-071)
Error: Library 'CORDIC.mw' already exists. (MWUI-004)
Loading db file
'/home/synopsys/pdk/scl_pdk/stdlib/fs120/liberty/lib_flow_ss/tsl18fs120_scl_ss.
Warning: Unit conflict found: Milkyway technology file current unit is mA; main
library current unit is uA. (IFS-007)
Loading db file '/home/synopsys/installs/icc/0-2018.06-
SP4/libraries/syn/gtech.db'
Loading db file '/home/synopsys/installs/icc/0-2018.06-
SP4/libraries/syn/standard.sldb'
Information: linking reference library :
/home/synopsys/pdk/scl_pdk/stdlib//fs120/mw/fs120_scl. (PSYN-878)
 Loading link library 'tsl18fs120 scl ss'
 Loading link library 'gtech'
Reading ddc file '/home/userdata/18mvd0072/primetime/CORDIC_topo1.ddc'.
Loaded 1 design.
```

```
Current design is 'CORDIC'.
Current design is 'CORDIC'.
 Linking design 'CORDIC'
 Using the following designs and libraries:
/home/userdata/18mvd0072/primetime/CORDIC topo1.ddc
  tsl18fs120 scl ss (library)
/home/synopsys/pdk/scl_pdk/stdlib/fs120/liberty/lib_flow_ss/tsl18fs120_scl_ss.d
Info: Creating auto CEL.
Information: Performing CEL netlist consistency check. (MWDC-118)
Information: CEL consistency check PASSED. (MWDC-119)
Information: Saved design named CORDIC. (UIG-5)
Information: Saved design named CORDIC. (UIG-5)
Current design is 'CORDIC'.
 Linking design 'CORDIC'
  Using the following designs and libraries:
  CORDIC
/home/userdata/18mvd0072/primetime/CORDIC_topo1.ddc
  tsl18fs120_scl_ss (library)
/home/synopsys/pdk/scl pdk/stdlib/fs120/liberty/lib flow ss/tsl18fs120 scl ss.d
Information: Saved design named CORDIC. (UIG-5)
icc shell> source ./floorplan icc.tcl
+ VUE INFO: Please click Verification->IC Validator VUE in LayoutWindow menu
to launch VUE.
+ VUE INFO: Found a usable port: 2445
Information: Loaded Icv extension from /home/synopsys/installs/icvalidator/O-
2018.06-SP2-4 (GUI-024)
Information: Visibility is turned ON for cells and cell contents because the
task is set to Block Implementation (GUI-026)
Preparing data for query.....
```

### 12. Physical Synthesis Report (Each abstraction level)

# 12.1. Floorplan

```
: Virtual Flat Placement
Report
Design
          : CORDIC
Version : 0-2018.06-SP4
          : Sat Apr 6 16:57:43 2019
***********
Total wirelength: 88988.82
Number of 100x100 tracks cell density regions: 36
Number of low (< 10%) cell density regions: 0 (0.000%)
Number of high (> 200%) cell density regions: 0 (0.000%)
Maximum cell density: 63.70% (at 260 100 314 152)
Checking hard macro to hard macro overlaps...
Number of hard macro to hard macro overlaps: 0
Checking hard macro to std cell overlaps...
Number of hard macro to std cell overlaps: 0
Checking plan group to plan group overlaps...
Number of plan group to plan group overlaps: 0
Number of TL cells overlapping PG: 0
Number of cells violating core area: 0
Total number of cells violating plan group or core area: 0
Transferring Data to Milkyway ...
*** global placement done.
Begin Overlap Removal...
Reference Point: Lower Left-hand corner of Core Base Array
[begin initializing data for legality checker]
Initializing Data Structure ...
INFO: legalizer via spacing check mode 0
  Reading technology information ...
    Technology table contains 4 routable metal layers
    This is considered as a 4-metal-layer design
    Reading library information from DB ...
  Reading misc information ...
    array <unit> has 0 vertical and 66 horizontal rows
  Checking information read in ...
    design style = Horizontal masters, Horizontal rows
  Preprocessing design ...
    splitting rows by natural obstacles ...
... design style 0
```

\*\*\*\*\*\*\*\*

```
... number of base array 1 0
INFO:... use original rows...
[end initializing data for legality checker]
Information: Running legalization in Fast-Mode! (DPI-029)
********
 Report : Chip Summary
 Design : CORDIC
 Version: 0-2018.06-SP4
 Date : Sat Apr 6 16:57:43 2019
*********
Std cell utilization: 60.96% (26916/(44154-0))
(Non-fixed + Fixed)
Std cell utilization: 60.96% (26916/(44154-0))
(Non-fixed only)
Chip area:
                   44154
                           sites, bbox (100.00 100.00 474.64 469.60) um
Std cell area:
                   26916 sites, (non-fixed:26916 fixed:0)
                           cells, (non-fixed:1815 fixed:0)
                   1815
                   0
                            sites
Macro cell area:
                    0
                           cells
Placement blockages: 0
                           sites, (excluding fixed std cells)
                    0
                            sites, (include fixed std cells & chimney
area)
                    0
                            sites, (complete p/g net blockages)
Routing blockages:
                            sites, (partial p/g net blockages)
                    0
                            sites, (routing blockages and signal pre-
                    0
route)
Lib cell count:
                    20
Avg. std cell width: 4.68 um
Site array:
                   unit
                           (width: 0.56 um, height: 5.60 um, rows: 66)
Physical DB scale:
                   1000 \text{ db unit} = 1 \text{ um}
*********
 Report : Legalize Displacement
 Design : CORDIC
 Version: 0-2018.06-SP4
 Date : Sat Apr 6 16:57:43 2019
*********
avg cell displacement: 1.799 um ( 0.32 row height)
max cell displacement: 5.587 um (1.00 row height)
std deviation:
                      1.027 um ( 0.18 row height)
```

```
number of cell moved: 1815 cells (out of 1815 cells)
Total 0 cells has large displacement (e.g. > 16.800 um or 3 row height)
Information: Fast-Mode Legalization Done! (DPI-030)
Completed Overlap Removal.
Information: connected 1815 power ports and 1815 ground ports
Geometry mapping begins.
Removing all the files with the prefix CORDIC in the directory ./pna output
Parasitics Operating Condition is max
Using [2 x 2] Fat Wire Table for M1
Using [2 x 2] Fat Wire Table for M2
Using [2 x 2] Fat Wire Table for M3
Using [2 \times 2] Fat Wire Table for TOP M
TLU+ File =
/home/synopsys/pdk/scl pdk/design kit/icc tech/tluplus/RCE TS18SL SCL STAR R
CXT 4M1L TYP.tlup
TLU+ File =
----- Sanity Check on TLUPlus Files -----
1. Checking the conducting layer names in ITF and mapping file ...
[ Passed! ]
2. Checking the via layer names in ITF and mapping file \dots
[ Passed! ]
3. Checking the consistency of Min Width and Min Spacing between MW-tech and
[ Passed! ]
----- Check Ends -----
TLU+ based extraction:
Resistance based on max model.
Using operating temperature of 25.00 degree Celsius.
Getting the info of via resistance from TLU+ model
lower mask id 1, upper mask id 2, via layer 41, resistivity 6.000000
lower mask id 2, upper mask id 3, via layer 43, resistivity 6.000000
lower mask id 3, upper mask id 4, via layer 49, resistivity 2.500000
Ignoring all CONN views
Warning: No power/ground pads are specified and no virtual pads are defined.
(PNA-138)
Number of pad instances: 0
Error: All the P/G pads do not have power ports, or all the power ports are
not connected to power or ground net logically. (PNA-006)
```

```
Creating PNS Replay file ./pna_output/pns_replay.tcl
Power network synthesis failed.
Error: No synthesized power network. (PNA-067)
Using [2 x 2] Fat Wire Table for M1
Using [2 x 2] Fat Wire Table for M2
Using [2 \times 2] Fat Wire Table for M3
Using [2 x 2] Fat Wire Table for TOP M
Prerouting standard cells horizontally:
 [Prerouter] CPU = 00:00:00, Elapsed = 00:00:00
        Peak Memory =
                           460M Data =
Geometry mapping begins.
Removing all the files with the prefix CORDIC in the directory ./pna output
Parasitics Operating Condition is max
Using [2 x 2] Fat Wire Table for M1
Using [2 x 2] Fat Wire Table for M2
Using [2 x 2] Fat Wire Table for M3
Using [2 x 2] Fat Wire Table for TOP M
TLU+ based extraction:
Resistance based on max model.
Using operating temperature of 25.00 degree Celsius.
Getting the info of via resistance from TLU+ model
lower mask id 1, upper mask id 2, via layer 41, resistivity 6.000000
lower mask id 2, upper mask id 3, via layer 43, resistivity 6.000000
lower mask id 3, upper mask id 4, via layer 49, resistivity 2.500000
Warning: No power/ground pads are specified and no virtual pads are defined.
(PNA-138)
Number of pad instances: 0
Error: All the P/G pads do not have power ports, or all the power ports are
not connected to power or ground net logically. (PNA-006)
PNA failed.
Warning: No scan chain found. (VFP-425)
CPU time for freeing timing design = 0:00:00
Elapsed time for freeing timing design = 0:00:00
num cpus = 1
flip_chip = 0
*** Performing global placement...
Transferring Data From Milkyway...
Number of plan group pins = 0
Auto detecting hierarchy nodes for grouping ...
Warning: No hierarchy information in design. Hierarchy gravity turned off.
(VFP-415)
  0 blocks freed
```

```
0 bytes freed
Placement Effort Level: Low
Placement Design Stats
Num std
         cells = 1815 (fixed = 0)
Num macros cells = 0 (fixed = 0)
Num IOs
         cells = 0
Num bump
           cells = 0
Num LS/ISO cells = 0
Num no type cells = 0
Num other cells = 0
Num cells with no net connections = 0
Num non-zero wt nets = 2361
      zero wt nets = 0
Num
A net with highest fanout (26) is n163
grouping macros ...
0 macro arrays generated automatically.
0 array cells created
No large HMs were processed
coarse place 50% done.
coarse place 75% done.
coarse place 100% done.
**********
Report
         : Virtual Flat Placement
         : CORDIC
Design
Version
          : O-2018.06-SP4
Date
          : Sat Apr 6 16:57:44 2019
***********
Total wirelength: 87827.43
Number of 100x100 tracks cell density regions: 36
Number of low (< 10%) cell density regions: 0 (0.000%)
Number of high (> 200%) cell density regions: 0 (0.000%)
Maximum cell density: 63.46% (at 314 205 367 258)
Checking hard macro to hard macro overlaps...
Number of hard macro to hard macro overlaps: 0
Checking hard macro to std cell overlaps...
Number of hard macro to std cell overlaps: 0
Checking plan group to plan group overlaps...
Number of plan group to plan group overlaps: 0
Number of TL cells overlapping PG: 0
Number of cells violating core area: 0
Total number of cells violating plan group or core area: 0
```

```
Transferring Data to Milkyway ...
*** global placement done.
Begin Overlap Removal...
Reference Point: Lower Left-hand corner of Core Base Array
[begin initializing data for legality checker]
Initializing Data Structure ...
INFO: legalizer via spacing check mode 0
 Reading technology information ...
   Technology table contains 4 routable metal layers
   This is considered as a 4-metal-layer design
   Reading library information from DB ...
 Reading misc information ...
   array <unit> has 0 vertical and 66 horizontal rows
 Checking information read in ...
   design style = Horizontal masters, Horizontal rows
 Preprocessing design ...
   splitting rows by natural obstacles ...
... design style 0
... number of base array 1 0
INFO:... use original rows...
[end initializing data for legality checker]
Information: Running legalization in Fast-Mode! (DPI-029)
*********
 Report : Chip Summary
 Design : CORDIC
 Version: 0-2018.06-SP4
 Date : Sat Apr 6 16:57:44 2019
Std cell utilization: 60.96% (26916/(44154-0))
(Non-fixed + Fixed)
Std cell utilization: 60.96% (26916/(44154-0))
(Non-fixed only)
Chip area:
                    44154 sites, bbox (100.00 100.00 474.64 469.60) um
                    26916 sites, (non-fixed:26916 fixed:0)
Std cell area:
                            cells, (non-fixed:1815 fixed:0)
                    1815
Macro cell area:
                    0
                             sites
                            cells
Placement blockages: 0
                             sites, (excluding fixed std cells)
```

```
sites, (include fixed std cells & chimney
area)
                     0
                             sites, (complete p/g net blockages)
                             sites, (partial p/g net blockages)
Routing blockages:
                    0
                     Ω
                             sites, (routing blockages and signal pre-
route)
Lib cell count:
                    20
Avg. std cell width: 4.68 um
                    unit
                            (width: 0.56 um, height: 5.60 um, rows: 66)
Site array:
Physical DB scale: 1000 db_unit = 1 um
*********
 Report : Legalize Displacement
 Design : CORDIC
 Version: 0-2018.06-SP4
 Date : Sat Apr 6 16:57:44 2019
*********
avg cell displacement: 1.647 um ( 0.29 row height)
max cell displacement: 5.713 um ( 1.02 row height)
                       0.920 um ( 0.16 row height)
std deviation:
number of cell moved:
                       1815 cells (out of 1815 cells)
Total 0 cells has large displacement (e.g. > 16.800 um or 3 row height)
Information: Fast-Mode Legalization Done! (DPI-030)
Completed Overlap Removal.
Information: linking reference library :
/home/synopsys/pdk/scl pdk/stdlib//fs120/mw/fs120 scl. (PSYN-878)
Information: Loading local_link_library attribute {tsl18fs120_scl_ss.db}.
(MWDC-290)
 Linking design 'CORDIC'
 Using the following designs and libraries:
 CORDIC
                            CORDIC.CEL
 tsl18fs120_scl_ss (library)
/home/synopsys/pdk/scl pdk/stdlib/fs120/liberty/lib flow ss/tsl18fs120 scl s
s.db
Warning: Timer is in zero interconnect delay mode. (TIM-177)
Information: Updating graph... (UID-83)
```

```
Warning: Timer is in zero interconnect delay mode. (TIM-177)
Information: Updating design information... (UID-85)
************
Report : check physical design
Stage : pre place opt
Design : CORDIC
Version: 0-2018.06-SP4
Date : Sat Apr 6 16:57:47 2019
***********
Total messages: 0 errors, 32 warnings
Other Warning Summary for check physical design
_____
             Occurrences
                          Title
 ______
 PSYN-261
            1
                          Capacitance of layer %s varies more than the
sp...
 PSYN-266
            2
                          Missing %s nets in the floorplan.
 PSYN-1042
            29
                          Port '%s' cannot inherit its location,
because ...
dump check_physical_design result to file
./cpd pre place opt 2019Apr06165746 4059/index.html
Output DEF file
Information: Writing ROWS statement (DDEFW-014)
Information: Completed ROWS statement (DDEFW-016)
Information: Writing TRACKS statement (DDEFW-014)
Information: Completed TRACKS statement (DDEFW-016)
Information: Writing GCELLGRID statement (DDEFW-014)
Information: Completed GCELLGRID statement (DDEFW-016)
Information: Writing COMPONENTS section (DDEFW-014)
Information: Completed COMPONENTS 1000/1815 (DDEFW-015)
Information: Completed COMPONENTS section (DDEFW-016)
Information: Writing PINS section (DDEFW-014)
Information: Completed PINS section (DDEFW-016)
Information: Writing SPECIALNETS section (DDEFW-014)
```

```
Information: Completed SPECIALNETS section (DDEFW-016)
Information: Writing NETS section (DDEFW-014)
Information: Completed NETS 1000/2391 (DDEFW-015)
Information: Completed NETS 2000/2391 (DDEFW-015)
Information: Completed NETS section (DDEFW-016)
DEF output completed
floorplan done!!!!!
icc_shell> source ./placement_icc.tcl
```

### 12.2. Placement

```
**********
 Report : Chip Summary
 Design : CORDIC
 Version: 0-2018.06-SP4
 Date : Sat Apr 6 16:59:32 2019
**********
Std cell utilization: 61.46% (27139/(44154-0))
(Non-fixed + Fixed)
Std cell utilization: 61.46% (27139/(44154-0))
(Non-fixed only)
                  44154 sites, bbox (100.00 100.00 474.64 469.60) um
Chip area:
Std cell area:
                  27139 sites, (non-fixed:27139 fixed:0)
                         cells, (non-fixed:1843 fixed:0)
                   1843
Macro cell area:
                          sites
                          cells
Placement blockages: 0
                          sites, (excluding fixed std cells)
                   0
                          sites, (include fixed std cells & chimney
area)
                           sites, (complete p/g net blockages)
Routing blockages:
                   0
                           sites, (partial p/g net blockages)
                           sites, (routing blockages and signal pre-
                   0
route)
Lib cell count:
                   26
Avg. std cell width: 4.59 um
                          (width: 0.56 um, height: 5.60 um, rows: 66)
Site array:
                  unit
                  1000 db unit = 1 um
Physical DB scale:
**********
 Report : Legalize Displacement
 Design : CORDIC
 Version: O-2018.06-SP4
 Date : Sat Apr 6 16:59:32 2019
*********
```

avg cell displacement: 1.631 um (0.29 row height)
max cell displacement: 5.365 um (0.96 row height)
std deviation: 0.895 um (0.16 row height)
number of cell moved: 1843 cells (out of 1843 cells)

Total 0 cells has large displacement (e.g. > 16.800 um or 3 row height)

Information: Analyzing channel congestion ...

Information: Channel congestion analysis found no blockages

Design WNS: 0.00 TNS: 0.00 Number of Violating Paths: 0

Nets with DRC Violations: 0

Total moveable cell area: 85107.9

Total fixed cell area: 0.0

Total physical cell area: 85107.9

Core area: (100000 100000 474640 469600)

No hold constraints

Timing and DRC Optimization (Stage 1)

-----

Beginning Timing Optimizations

\_\_\_\_\_

TOTAL

ELAPSED WORST NEG SETUP DESIGN

TIME AREA SLACK COST RULE COST ENDPOINT

0:00:07 85104.0 0.00 0.0 0.0

-

| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |
|---------|---------|------|-----|-----|
| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |
| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |
| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |
| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |
| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |

Warning: Warning: Target library does not have any constant lib\_cells so tool cannot replace virtual constants. (OPT-223)

Warning: Warning: Target library does not have any constant lib\_cells so tool cannot replace virtual constants. (OPT-223)

Note: Symbol # after min delay cost means estimated hold TNS across all active scenarios

```
Optimization Complete
  ______
 Placement Optimization (Stage 1)
  _____
[begin initializing data for legality checker]
Initializing Data Structure ...
INFO: legalizer_via_spacing_check_mode 0
 Reading technology information ...
   Technology table contains 4 routable metal layers
   This is considered as a 4-metal-layer design
   Reading library information from DB ...
 Reading misc information ...
   array <unit> has 0 vertical and 66 horizontal rows
 Checking information read in ...
   design style = Horizontal masters, Horizontal rows
 Preprocessing design ...
   splitting rows by natural obstacles ...
\dots design style 0
... number of base array 1 0
INFO:... use original rows...
[end initializing data for legality checker]
```

\*\*\*\*\*\*\*\*\*

Report : Chip Summary

Design : CORDIC

Version: 0-2018.06-SP4

Date : Sat Apr 6 16:59:33 2019

\*\*\*\*\*\*\*\*\*

Std cell utilization: 61.46% (27139/(44154-0))

(Non-fixed + Fixed)

Std cell utilization: 61.46% (27139/(44154-0))

(Non-fixed only)

Chip area: 44154 sites, bbox (100.00 100.00 474.64 469.60) um

Std cell area: 27139 sites, (non-fixed:27139 fixed:0)

1843 cells, (non-fixed:1843 fixed:0)

Macro cell area: 0 sites

0 cells

Placement blockages: 0 sites, (excluding fixed std cells)

0 sites, (include fixed std cells & chimney

area)

0 sites, (complete p/g net blockages)

Routing blockages: 0 sites, (partial p/g net blockages)

0 sites, (routing blockages and signal pre-

route)

Lib cell count: 26

Avg. std cell width: 4.59 um

Site array: unit (width: 0.56 um, height: 5.60 um, rows: 66)

Physical DB scale: 1000 db\_unit = 1 um

\*\*\*\*\*\*\*\*\*\*

Report : pnet options

Design : CORDIC

Version: 0-2018.06-SP4

Date : Sat Apr 6 16:59:33 2019

\*\*\*\*\*\*\*\*\*\*

| Layer | Blockage | Min_width | Min_height | Via_additive | Density |  |  |
|-------|----------|-----------|------------|--------------|---------|--|--|
|       |          |           |            |              |         |  |  |
| M1    | none     |           |            | via additive |         |  |  |
| M2    | none     |           |            | via additive |         |  |  |
| мз    | none     |           |            | via additive |         |  |  |

TOP\_M none --- via additive ---\*\*\*\*\*\*\*\*\* Report : Legalize Displacement Design : CORDIC Version: 0-2018.06-SP4 Date : Sat Apr 6 16:59:33 2019 \*\*\*\*\*\*\*\*\* No cell displacement. Placement Optimization Complete \_\_\_\_\_ Design WNS: 0.00 TNS: 0.00 Number of Violating Paths: 0 Nets with DRC Violations: 0 Total moveable cell area: 85107.9 Total fixed cell area: 0.0 Total physical cell area: 85107.9 Core area: (100000 100000 474640 469600) No hold constraints Timing and DRC Optimization (Stage 2)

\_\_\_\_\_

Beginning Timing Optimizations

0:00:07 85104.0 0.00 0.0 0.0

| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |
|---------|---------|------|-----|-----|
| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |
| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |
| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |
| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |
| 0:00:07 | 85104.0 | 0.00 | 0.0 | 0.0 |

Warning: Warning: Target library does not have any constant lib\_cells so tool cannot replace virtual constants. (OPT-223)

Warning: Warning: Target library does not have any constant lib\_cells so tool cannot replace virtual constants. (OPT-223)

Note: Symbol # after min delay cost means estimated hold TNS across all active scenarios

```
Optimization Complete
  _____
 Placement Optimization (Stage 2)
  _____
[begin initializing data for legality checker]
Initializing Data Structure ...
INFO: legalizer_via_spacing_check_mode 0
 Reading technology information ...
   Technology table contains 4 routable metal layers
   This is considered as a 4-metal-layer design
   Reading library information from DB ...
 Reading misc information ...
   array <unit> has 0 vertical and 66 horizontal rows
 Checking information read in ...
   design style = Horizontal masters, Horizontal rows
 Preprocessing design ...
   splitting rows by natural obstacles ...
\dots design style 0
... number of base array 1 0
INFO:... use original rows...
[end initializing data for legality checker]
```

\*\*\*\*\*\*\*\*\*

Report : Chip Summary

Design : CORDIC

Version: 0-2018.06-SP4

Date : Sat Apr 6 16:59:33 2019

\*\*\*\*\*\*\*\*\*\*

Std cell utilization: 61.46% (27139/(44154-0))

(Non-fixed + Fixed)

Std cell utilization: 61.46% (27139/(44154-0))

(Non-fixed only)

Chip area: 44154 sites, bbox (100.00 100.00 474.64 469.60) um

Std cell area: 27139 sites, (non-fixed:27139 fixed:0)

1843 cells, (non-fixed:1843 fixed:0)

Macro cell area: 0 sites

0 cells

Placement blockages: 0 sites, (excluding fixed std cells)

0 sites, (include fixed std cells & chimney

area)

0 sites, (complete p/g net blockages)

Routing blockages: 0 sites, (partial p/g net blockages)

0 sites, (routing blockages and signal pre-

via additive

route)

МЗ

Lib cell count: 26

Avg. std cell width: 4.59 um

Site array: unit (width: 0.56 um, height: 5.60 um, rows: 66)

Physical DB scale: 1000 db\_unit = 1 um

\*\*\*\*\*\*\*\*\*\*

Report : pnet options

Design : CORDIC

Version: 0-2018.06-SP4

none

Date : Sat Apr 6 16:59:33 2019

\*\*\*\*\*\*\*\*\*\*

| Layer | Blockage | Min_width | Min_height | Via_additive | Density |  |  |  |
|-------|----------|-----------|------------|--------------|---------|--|--|--|
|       |          |           |            |              |         |  |  |  |
| M1    | none     |           |            | via additive |         |  |  |  |
| M2    | none     |           |            | via additive |         |  |  |  |

```
--- via additive
TOP M
        none
*********
 Report : Legalize Displacement
 Design : CORDIC
 Version: 0-2018.06-SP4
 Date : Sat Apr 6 16:59:33 2019
*********
No cell displacement.
 Placement Optimization Complete
  _____
 Design WNS: 0.00 TNS: 0.00 Number of Violating Paths: 0
 Nets with DRC Violations: 0
 Total moveable cell area: 85107.9
 Total fixed cell area: 0.0
 Total physical cell area: 85107.9
 Core area: (100000 100000 474640 469600)
 No hold constraints
[begin initializing data for legality checker]
Initializing Data Structure ...
INFO: legalizer_via_spacing_check_mode 0
 Reading technology information ...
   Technology table contains 4 routable metal layers
   This is considered as a 4-metal-layer design
   Reading library information from DB ...
 Reading misc information ...
   array <unit> has 0 vertical and 66 horizontal rows
 Checking information read in ...
   design style = Horizontal masters, Horizontal rows
 Preprocessing design ...
   splitting rows by natural obstacles ...
```

```
\dots design style 0
... number of base array 1 0
INFO:... use original rows...
[end initializing data for legality checker]
Warning: Die area is not integer multiples of min site height (5600),
object's width and height(574640,569600). (PSYN-523)
Warning: Die area is not integer multiples of min site width (560), object's
width and height (574640, 569600). (PSYN-523)
***********
Check legality: Report for Fixed Placement Cells
Information: Use the -verbose option to get details about the legality
violations. (PSYN-054)
*************
(fixed placement) Cells Not on Row
                                       : 0
(fixed placement) Cell Overlaps
                                       : 0
(fixed placement) Cells overlapping blockages : 0
(fixed placement) Orientation Violations
                                      : 0
(fixed placement) Site Violations
                                       : 0
(fixed placement) Power Strap Violations
                                       : 0
*************
************
Check_legality: Report for Non-fixed Placement Cells
Information: Use the -verbose option to get details about the legality
violations. (PSYN-054)
*************
Number of Cells Not on Row
                               : 0
Number of Cell Overlaps
                               : 0
Number of Cells overlapping blockages : 0
Number of Orientation Violations : 0
Number of Site Violations
                               : 0
Number of Power Strap Violations
                               : 0
**********
Information: Updating database...
Information: Disabling timing checks inside check_ilm
Information: Disabling timing checks inside check block abstraction
checking tluplus...
checking physical objects...
checking database...
Information: Disabling check timing in check physical design
checking HFN/ideal/dont_touch nets...
```

```
Information: Disabling timing checks inside check_block_abstraction
Information: Enabling timing checks inside check block abstraction
checking placement constraints...
checking for unconnected tie pins...
checking for too many Restricted cells...
checking clock trees...
checking clock routing rules...
Number of Undocumented Errors: 0
***********
Report : check_physical_design
Stage : pre_clock_opt
Design : CORDIC
Version: 0-2018.06-SP4
Date : Sat Apr 6 16:59:34 2019
***********
Total messages: 0 errors, 2 warnings
_____
Warning Summary for check physical design
 TD
             Occurrences Title
 PSYN-523
                            Geometries are not integer multiple of width
or...
dump check physical design result to file
./cpd pre clock opt 2019Apr06165934 4059/index.html
Output DEF file
Information: Writing ROWS statement (DDEFW-014)
Information: Completed ROWS statement (DDEFW-016)
Information: Writing TRACKS statement (DDEFW-014)
Information: Completed TRACKS statement (DDEFW-016)
Information: Writing GCELLGRID statement (DDEFW-014)
Information: Completed GCELLGRID statement (DDEFW-016)
Information: Writing COMPONENTS section (DDEFW-014)
Information: Completed COMPONENTS 1000/1843 (DDEFW-015)
Information: Completed COMPONENTS section (DDEFW-016)
```

```
Information: Writing PINS section (DDEFW-014)
Information: Completed PINS section (DDEFW-016)
Information: Writing SPECIALNETS section (DDEFW-014)
Information: Completed SPECIALNETS section (DDEFW-016)
Information: Writing NETS section (DDEFW-014)
Information: Completed NETS 1000/2419 (DDEFW-015)
Information: Completed NETS 2000/2419 (DDEFW-015)
Information: Completed NETS section (DDEFW-016)
DEF output completed
```

### 12.3. CTS:

```
*********
 Report : Chip Summary
 Design : CORDIC
 Version: 0-2018.06-SP4
 Date : Sat Apr 6 16:59:49 2019
**********
Std cell utilization: 61.89% (27326/(44154-0))
(Non-fixed + Fixed)
Std cell utilization: 61.73% (27139/(44154-187))
(Non-fixed only)
                   44154 sites, bbox (100.00 100.00 474.64 469.60) um
Chip area:
Std cell area:
                   27326 sites, (non-fixed:27139 fixed:187)
                   1858
                           cells, (non-fixed:1843 fixed:15)
Macro cell area:
                   0
                           sites
                           cells
Placement blockages: 0
                           sites, (excluding fixed std cells)
                   187
                           sites, (include fixed std cells & chimney
area)
                   0
                           sites, (complete p/g net blockages)
Routing blockages:
                           sites, (partial p/g net blockages)
                   0
                   0
                           sites, (routing blockages and signal pre-
route)
Lib cell count:
                   26
Avg. std cell width: 4.59 um
                           (width: 0.56 um, height: 5.60 um, rows: 66)
Site array:
                   unit
Physical DB scale:
                  1000 \text{ db unit} = 1 \text{ um}
*********
 Report : Legalize Displacement
 Design : CORDIC
 Version: O-2018.06-SP4
 Date : Sat Apr 6 16:59:49 2019
*********
```

```
avg cell displacement: 2.753 um ( 0.49 row height)
max cell displacement: 6.031 um ( 1.08 row height)
std deviation:
                       1.698 um ( 0.30 row height)
number of cell moved:
                           34 cells (out of 1843 cells)
Total 0 cells has large displacement (e.g. > 16.800 um or 3 row height)
 Placement Legalization Complete
  _____
Information: Updating database...
Unsetting the GR Options
LR: 3 out of 16 clock nets rerouted
LR: Clock routing service terminated
Invalidate design extracted status
Optimize clock tree Successful...
Routing clock nets...
Turn off antenna since no rule is specified
Cell Min-Routing-Layer = M1
Cell Max-Routing-Layer = TOP M
Start Global Route ...
[Init] Elapsed real time: 0:00:00
[Init] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[Init] Stage (MB): Used 0 Alloctr
                                      0 Proc
[Init] Total (MB): Used 18 Alloctr 19 Proc 2170
Printing options for 'set_route_zrt_common_options'
Printing options for 'set_route_zrt_global_options'
Begin global routing.
Constructing data structure ...
Design statistics:
Design Bounding Box (0.00,0.00,574.64,569.60)
Number of routing layers = 4
layer M1, dir Hor, min width = 0.23, min space = 0.23 pitch = 0.56
layer M2, dir Ver, min width = 0.28, min space = 0.28 pitch = 0.56
layer M3, dir Hor, min width = 0.28, min space = 0.28 pitch = 0.66
layer TOP_M, dir Ver, min width = 0.44, min space = 0.46 pitch = 1.12
Current Stage stats:
[End of Build Tech Data] Elapsed real time: 0:00:00
```

```
[End of Build Tech Data] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Build Tech Data] Stage (MB): Used O Alloctr
                                                         0 Proc
[End of Build Tech Data] Total (MB): Used 19 Alloctr
                                                        20 Proc 2170
Net statistics:
Total number of nets
                      = 2436
Number of nets to route = 16
Number of single or zero port nets = 29
Number of nets with min-layer-mode soft = 16
Number of nets with min-layer-mode soft-cost-medium = 16
18 nets are fully connected,
of which 2 are detail routed and 16 are global routed.
Current Stage stats:
[End of Build All Nets] Elapsed real time: 0:00:00
[End of Build All Nets] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Build All Nets] Stage (MB): Used
                                         0 Alloctr
                                                        0 Proc
[End of Build All Nets] Total (MB): Used 20 Alloctr
                                                       21 Proc 2170
Average gCell capacity 6.48
                            on layer (1)
                                               M1
Average gCell capacity 10.03 on layer (2)
                                               M2
Average gCell capacity 8.45
                              on layer (3)
                                               МЗ
Average gCell capacity 5.02
                               on layer (4)
Average number of tracks per gCell 9.98 on layer (1)
Average number of tracks per gCell 10.06
                                               on layer (2)
                                                               M2
Average number of tracks per gCell 8.47 on layer (3)
                                                       М3
Average number of tracks per gCell 5.04 on layer (4)
                                                       TOP M
Number of qCells = 41616
Current Stage stats:
[End of Build Congestion map] Elapsed real time: 0:00:00
[End of Build Congestion map] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Build Congestion map] Stage (MB): Used 0 Alloctr
                                                              0 Proc
[End of Build Congestion map] Total (MB): Used 20 Alloctr
                                                             21 Proc 2170
Total stats:
[End of Build Data] Elapsed real time: 0:00:00
[End of Build Data] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[End of Build Data] Stage (MB): Used 1 Alloctr 1 Proc
[End of Build Data] Total (MB): Used 20 Alloctr
                                                   21 Proc 2170
Current Stage stats:
[End of Blocked Pin Detection] Elapsed real time: 0:00:00
[End of Blocked Pin Detection] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
```

```
[End of Blocked Pin Detection] Stage (MB): Used 0 Alloctr 0 Proc
[End of Blocked Pin Detection] Total (MB): Used 20 Alloctr 21 Proc
2170
Information: Using 1 threads for routing. (ZRT-444)
multi gcell levels ON
Start GR phase 0
Current Stage stats:
[End of Initial Routing] Elapsed real time: 0:00:00
[End of Initial Routing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Initial Routing] Stage (MB): Used 0 Alloctr 0 Proc
[End of Initial Routing] Total (MB): Used 20 Alloctr 21 Proc 2170
Initial. Routing result:
Initial. Both Dirs: Overflow =
                                   0 \text{ Max} = 0 \text{ GRCs} =
                                                        0 (0.00%)
Initial. H routing: Overflow = 0 Max = 0 (GRCs = 0) GRCs =
(0.00%)
Initial. V routing: Overflow = 0 Max = 0 (GRCs = 0) GRCs =
(0.00%)
Initial. M1
               Overflow = 0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
(0.00%)
Initial. M2
                                   0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                   Overflow =
(0.00%)
Initial. M3
                   Overflow =
                                   0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
(0.00%)
Initial. TOP M
                   Overflow =
                                   0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
(0.00%)
Initial. Total Wire Length = 8701.77
Initial. Layer M1 wire length = 0.00
Initial. Layer M2 wire length = 0.00
Initial. Layer M3 wire length = 4770.57
Initial. Layer TOP M wire length = 3931.20
Initial. Total Number of Contacts = 1783
Initial. Via V2 cross count = 588
Initial. Via V3 cross count = 588
Initial. Via VL count = 607
Initial. completed.
Start GR phase 1
Current Stage stats:
```

```
[End of Phasel Routing] Elapsed real time: 0:00:00
[End of Phasel Routing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Phasel Routing] Stage (MB): Used
                                                  0 Alloctr
                                                                    0 Proc
[End of Phasel Routing] Total (MB): Used 20 Alloctr
                                                                  21 Proc 2170
phasel. Routing result:
phase1. Both Dirs: Overflow =
                                       0 \text{ Max} = 0 \text{ GRCs} =
                                                                0 (0.00%)
phase1. H routing: Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
phase1. V routing: Overflow =
                                                                              0 (0.00%)
phase1. M1
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
phase1. M2
                      Overflow =
                                                                              0 (0.00%)
phase1. M3
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase1. TOP M
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase1. Total Wire Length = 8701.77
phase1. Layer M1 wire length = 0.00
phase1. Layer M2 wire length = 0.00
phase1. Layer M3 wire length = 4770.57
phase1. Layer TOP M wire length = 3931.20
phasel. Total Number of Contacts = 1783
phase1. Via V2 cross count = 588
phase1. Via V3 cross count = 588
phasel. Via VL count = 607
phase1. completed.
Start GR phase 2
Current Stage stats:
[End of Phase2 Routing] Elapsed real time: 0:00:00
[End of Phase2 Routing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Phase2 Routing] Stage (MB): Used
                                                 0 Alloctr
                                                                    0 Proc
[End of Phase2 Routing] Total (MB): Used 20 Alloctr
                                                                  21 Proc 2170
phase2. Routing result:
phase2. Both Dirs: Overflow =
                                       0 \text{ Max} = 0 \text{ GRCs} =
                                                                0 (0.00%)
phase2. H routing: Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase2. V routing: Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
                                                                              0 (0.00%)
phase2. M1
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
phase2. M2
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase2. M3
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase2. TOP M
                      Overflow =
```

phase2. Total Wire Length = 8701.77

```
phase2. Layer M1 wire length = 0.00
phase2. Layer M2 wire length = 0.00
phase2. Layer M3 wire length = 4770.57
phase2. Layer TOP M wire length = 3931.20
phase2. Total Number of Contacts = 1783
phase2. Via V2 cross count = 588
phase2. Via V3 cross count = 588
phase2. Via VL count = 607
phase2. completed.
[End of Whole Chip Routing] Elapsed real time: 0:00:00
[End of Whole Chip Routing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Whole Chip Routing] Stage (MB): Used 1 Alloctr 1 Proc
[End of Whole Chip Routing] Total (MB): Used 20 Alloctr 21 Proc 2170
Congestion utilization per direction:
Average vertical track utilization = 0.60 %
       vertical track utilization = 20.00 %
Average horizontal track utilization = 0.81 %
      horizontal track utilization = 33.33 %
Peak
Current Stage stats:
[GR: Done] Elapsed real time: 0:00:00
[GR: Done] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[GR: Done] Stage (MB): Used 0 Alloctr 0 Proc
[GR: Done] Total (MB): Used 20 Alloctr 21 Proc 2170
GR Total stats:
[GR: Done] Elapsed real time: 0:00:00
[GR: Done] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[GR: Done] Stage (MB): Used 1 Alloctr 1 Proc
[GR: Done] Total (MB): Used 20 Alloctr 21 Proc 2170
Updating congestion ...
Final total stats:
[End of Global Routing] Elapsed real time: 0:00:00
[End of Global Routing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Global Routing] Stage (MB): Used 0 Alloctr 0 Proc
[End of Global Routing] Total (MB): Used 18 Alloctr 19 Proc 2170
Start track assignment
```

Printing options for 'set\_route\_zrt\_common\_options'

```
Printing options for 'set_route_zrt_track_options'
Information: Using 1 threads for routing. (ZRT-444)
[Track Assign: Read routes] Elapsed real time: 0:00:00
[Track Assign: Read routes] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[Track Assign: Read routes] Stage (MB): Used 0 Alloctr 0 Proc
                                                                         0
[Track Assign: Read routes] Total (MB): Used 15 Alloctr 15 Proc 2170
Start initial assignment
Assign Horizontal partitions, iteration 0
Routed partition 1/11
Routed partition 2/11
Routed partition 3/11
Routed partition 4/11
Routed partition 5/11
Routed partition 6/11
Routed partition 7/11
Routed partition 8/11
Routed partition 9/11
Routed partition 10/11
Routed partition 11/11
Assign Vertical partitions, iteration 0
Routed partition 1/11
Routed partition 2/11
Routed partition 3/11
Routed partition 4/11
Routed partition 5/11
Routed partition 6/11
Routed partition 7/11
Routed partition 8/11
Routed partition 9/11
Routed partition 10/11
Routed partition 11/11
```

Number of wires with overlap after iteration 0 = 361 of 2018

```
[Track Assign: Iteration 0] Elapsed real time: 0:00:00
[Track Assign: Iteration 0] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[Track Assign: Iteration 0] Stage (MB): Used 0 Alloctr
                                                           0 Proc
[Track Assign: Iteration 0] Total (MB): Used 15 Alloctr 16 Proc 2170
Reroute to fix overlaps
Assign Horizontal partitions, iteration 1
Routed partition 1/11
Routed partition 2/11
Routed partition 3/11
Routed partition 4/11
Routed partition 5/11
Routed partition 6/11
Routed partition 7/11
Routed partition 8/11
Routed partition 9/11
Routed partition 10/11
Routed partition 11/11
Assign Vertical partitions, iteration 1
Routed partition 1/11
Routed partition 2/11
Routed partition 3/11
Routed partition 4/11
Routed partition 5/11
Routed partition 6/11
Routed partition 7/11
Routed partition 8/11
Routed partition 9/11
Routed partition 10/11
Routed partition 11/11
[Track Assign: Iteration 1] Elapsed real time: 0:00:00
[Track Assign: Iteration 1] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[Track Assign: Iteration 1] Stage (MB): Used 0 Alloctr 0 Proc
[Track Assign: Iteration 1] Total (MB): Used 15 Alloctr 16 Proc 2170
```

Number of wires with overlap after iteration 1 = 37 of 1804

# Wire length and via report: \_\_\_\_\_ Number of M1 wires: 10 : 0 Number of M2 wires: 538 V2 cross: 609 Number of M3 wires: 807 V3 cross: 597 VL: 623 Number of TOP M wires: 449 Total number of wires: 1804 vias: 1829 Total M1 wire length: 21.4 Total M2 wire length: 149.1 Total M3 wire length: 4886.8 Total TOP M wire length: 3928.5 Total wire length: 8985.8 Longest M1 wire length: 4.4 Longest M2 wire length: 1.7 Longest M3 wire length: 263.2 Longest TOP M wire length: 207.9 [Track Assign: Done] Elapsed real time: 0:00:00 [Track Assign: Done] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00 [Track Assign: Done] Stage (MB): Used 0 Alloctr 0 Proc [Track Assign: Done] Total (MB): Used 14 Alloctr 15 Proc 2170 Printing options for 'set\_route\_zrt\_common\_options' Printing options for 'set\_route\_zrt\_detail\_options' [Dr init] Elapsed real time: 0:00:00 [Dr init] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00 [Dr init] Stage (MB): Used 2 Alloctr 2 Proc [Dr init] Total (MB): Used 17 Alloctr 17 Proc 2170 Total number of nets = 2436, of which 0 are not extracted Total number of open nets = 2389, of which 0 are frozen Information: Using 1 threads for routing. (ZRT-444) Start DR iteration 0: uniform partition Routed 5/121 Partitions, Violations = 0 Routed 8/121 Partitions, Violations = 0 Routed 9/121 Partitions, Violations = 1 Routed 12/121 Partitions, Violations = 1

```
Routed 13/121 Partitions, Violations = 1
Routed 14/121 Partitions, Violations = 1
Routed 17/121 Partitions, Violations = 1
Routed 18/121 Partitions, Violations = 0
Routed 19/121 Partitions, Violations = 0
Routed 20/121 Partitions, Violations = 0
Routed 23/121 Partitions, Violations = 0
Routed 24/121 Partitions, Violations = 0
Routed 25/121 Partitions, Violations = 0
Routed 26/121 Partitions, Violations = 0
Routed 27/121 Partitions, Violations = 0
Routed 28/121 Partitions, Violations = 0
Routed 30/121 Partitions, Violations = 0
Routed 31/121 Partitions, Violations = 0
Routed 32/121 Partitions, Violations = 2
Routed 33/121 Partitions, Violations = 2
Routed 34/121 Partitions, Violations = 2
Routed 35/121 Partitions, Violations = 2
Routed 36/121 Partitions, Violations = 2
Routed 38/121 Partitions, Violations = 2
Routed 39/121 Partitions, Violations = 2
Routed 40/121 Partitions, Violations = 1
Routed 41/121 Partitions, Violations = 1
Routed 42/121 Partitions, Violations = 1
Routed 43/121 Partitions, Violations = 1
Routed 44/121 Partitions, Violations = 1
Routed 45/121 Partitions, Violations = 1
Routed 47/121 Partitions, Violations = 1
Routed 48/121 Partitions, Violations = 1
Routed 49/121 Partitions, Violations = 1
Routed 50/121 Partitions, Violations = 0
Routed 51/121 Partitions, Violations = 0
Routed 52/121 Partitions, Violations = 0
Routed 53/121 Partitions, Violations = 1
Routed 54/121 Partitions, Violations = 1
Routed 55/121 Partitions, Violations = 1
Routed 58/121 Partitions, Violations = 1
Routed 59/121 Partitions, Violations = 1
Routed 60/121 Partitions, Violations = 1
Routed 61/121 Partitions, Violations = 1
Routed 62/121 Partitions, Violations = 1
Routed 63/121 Partitions, Violations = 0
```

```
Routed 64/121 Partitions, Violations = 0
Routed 69/121 Partitions, Violations = 0
Routed 70/121 Partitions, Violations = 0
Routed 71/121 Partitions, Violations = 0
Routed 72/121 Partitions, Violations = 0
Routed 73/121 Partitions, Violations = 0
Routed 74/121 Partitions, Violations = 0
Routed 79/121 Partitions, Violations = 0
Routed 80/121 Partitions, Violations = 0
Routed 81/121 Partitions, Violations = 1
Routed 82/121 Partitions, Violations = 1
Routed 83/121 Partitions, Violations = 1
Routed 88/121 Partitions, Violations = 1
Routed 89/121 Partitions, Violations = 0
Routed 90/121 Partitions, Violations = 0
Routed 91/121 Partitions, Violations = 0
Routed 96/121 Partitions, Violations = 0
Routed 97/121 Partitions, Violations = 0
Routed 98/121 Partitions, Violations = 0
Routed 103/121 Partitions, Violations =
                                              0
Routed 104/121 Partitions, Violations =
Routed 109/121 Partitions, Violations =
DRC-SUMMARY:
       @@@@@@@ TOTAL VIOLATIONS =
[Iter 0] Elapsed real time: 0:00:00
[Iter 0] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[Iter 0] Stage (MB): Used 9 Alloctr 9 Proc
[Iter 0] Total (MB): Used 24 Alloctr 25 Proc 2170
End DR iteration 0 with 121 parts
Finish DR since reached 0 DRC
[DR] Elapsed real time: 0:00:00
[DR] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[DR] Stage (MB): Used 0 Alloctr 0 Proc
[DR] Total (MB): Used 15 Alloctr 15 Proc 2170
[DR: Done] Elapsed real time: 0:00:00
[DR: Done] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[DR: Done] Stage (MB): Used 0 Alloctr 0 Proc
```

[DR: Done] Total (MB): Used 15 Alloctr 15 Proc 2170

DR finished with 0 open nets, of which 0 are frozen

DR finished with 0 violations

DRC-SUMMARY:

@@@@@@@ TOTAL VIOLATIONS = 0

Total Wire Length = 8964 micron Total Number of Contacts = 1802 Total Number of Wires = 1250 Total Number of PtConns = 433 1250 Total Number of Routed Wires = Total Routed Wire Length = 8850 micron Total Number of Routed Contacts = 1802 31 micron Layer M1 : Layer M2 : 187 micron Layer M3 : 4821 micron 3926 micron Layer TOP M : Via VL : 621 593 Via V3\_cross : Via V2\_cross : 576 Via V2 cross(rot): 12

### Redundant via conversion report:

\_\_\_\_\_\_

Total optimized via conversion rate = 0.00% (0 / 1802 vias)

Layer V2 = 0.00% (0 / 588 vias) Un-optimized = 100.00% (588 vias) = 0.00% (0 Layer V3 / 593 vias) vias) Un-optimized = 100.00% (593 Layer TOP V = 0.00% (0 / 621 vias) Un-optimized = 100.00% (621 vias)

Total double via conversion rate = 0.00% (0 / 1802 vias)

```
= 0.00% (0
                                  / 588
   Layer V2
                                           vias)
   Layer V3
                  = 0.00% (0
                                  / 593
                                            vias)
   Layer TOP_V
                 = 0.00% (0
                                  / 621
                                            vias)
 The optimized via conversion rate based on total routed via count = 0.00%
(0 / 1802 vias)
   Layer V2
                 = 0.00% (0
                               / 588
                                             vias)
       Un-optimized = 100.00% (588
                                    vias)
   Layer V3
                   = 0.00% (0
                               / 593
                                             vias)
       Un-optimized = 100.00% (593
                                    vias)
   Layer TOP V
                  = 0.00% (0
                               / 621
                                             vias)
       Un-optimized = 100.00% (621
                                    vias)
Total number of nets = 2436
0 open nets, of which 0 are frozen
Total number of excluded ports = 0 ports of 0 unplaced cells connected to 0
nets
                               {\tt 0} ports without pins of {\tt 0} cells connected
to 0 nets
                               {\tt 0} ports of {\tt 0} cover cells connected to {\tt 0}
non-pg nets
Total number of DRCs = 0
Total number of antenna violations = antenna checking not active
Total number of voltage-area violations = no voltage-areas defined
Topology ECO iteration 1 ended with 0 qualifying violations.
Updating the database ...
Information: RC extraction has been freed. (PSYN-503)
Routing of clock nets Successful.
RC Extraction...
 Loading design 'CORDIC'
*********
Report : clock tree
Design : CORDIC
Version: O-2018.06-SP4
Date : Sat Apr 6 16:59:52 2019
```

Information: Float pin scale factor for the 'max' operating condition of scenario 'default' is set to 1.000 (CTS-375)

\*\*\*\*\*\*\*\*\*\*

Clock Sinks CTBuffers ClkCells Skew LongestPath

TotalDRC BufferArea

-----

\_\_\_\_\_

clock 580 15 15 0.0189 0.3024 0

586.4320

clock opt completed Successfully

\*\*\*\*\*\*\*\*\*

Report : clock tree
Design : CORDIC

Version: 0-2018.06-SP4

Date : Sat Apr 6 16:59:52 2019

\*\*\*\*\*\*\*\*

Information: Float pin scale factor for the 'max' operating condition of

scenario 'default' is set to 1.000 (CTS-375)

====== Global Skew Report ========

Clock Tree Name : "clock"

Clock Period : 10.00000

Clock Tree root pin : "clock"

Number of Levels : 3

Number of Sinks : 580

Number of CT Buffers : 15

Number of CTS added gates : 0

Number of Preexisting Gates : 0

Total Number of Clock Cells : 15

Total Area of CT Buffers : 586.43201
Total Area of CT cells : 586.43201
Max Global Skew : 0.01894

Number of MaxTran Violators : 0

Number of MaxCap Violators : 0

Number of MaxFanout Violators : 0

Operating Condition worst
Clock global Skew 0.019

| Longest path delay  | 0.302 |
|---------------------|-------|
| Shortest path delay | 0.283 |

The longest path delay end pin: XYZ[5].c1/temp\_x\_out\_reg[8]/CP The shortest path delay end pin: temp\_yin\_reg[8]/CP

| The  | longest  | Path:  |
|------|----------|--------|
| 1110 | T0119000 | racii. |

| Pin                                       |       |       | Cap   | Fanout | Trans |
|-------------------------------------------|-------|-------|-------|--------|-------|
| Incr                                      | Arri  |       |       |        |       |
|                                           |       |       |       |        |       |
|                                           |       |       |       |        |       |
| clock                                     |       |       | 0.000 | 1      | 0.000 |
| 0.000                                     | 0.000 | r     |       |        |       |
| clock                                     |       |       | 0.025 | 2      | 0.000 |
| 0.000                                     | 0.000 | r     |       |        |       |
| bufbda_G1B2I1/I 0.025                     |       |       |       | 1      | 0.000 |
| 0.000                                     | 0.000 | r     |       |        |       |
| bufbda_G1B2I1/Z                           |       | 0.069 | 6     | 0.101  |       |
| 0.121                                     | 0.121 | r     |       |        |       |
| bufbda_G1B1I7/I 0.069 1 0.101             |       |       |       | 0.101  |       |
| 0.000                                     | 0.121 | r     |       |        |       |
| bufbda_G1B1I7/Z 0.1                       |       |       | 0.167 | 58     | 0.176 |
| 0.181                                     | 0.302 | r     |       |        |       |
| <pre>XYZ[5].c1/temp_x_out_reg[8]/CP</pre> |       | 0.167 | 0     | 0.176  |       |
| 0.000                                     | 0.302 | r     |       |        |       |
| [clock delay]                             |       |       |       |        |       |
| 0.302                                     |       |       |       |        |       |
|                                           |       |       |       |        |       |

-----

# The Shortest Path:

| Pin                           |       |   | Cap   | Fanout | Trans |
|-------------------------------|-------|---|-------|--------|-------|
| Incr                          | Arri  |   |       |        |       |
|                               |       |   |       |        |       |
|                               |       |   |       |        |       |
| clock                         |       |   | 0.000 | 1      | 0.000 |
| 0.000                         | 0.000 | r |       |        |       |
| clock                         |       |   | 0.025 | 2      | 0.000 |
| 0.000                         | 0.000 | r |       |        |       |
| bufbda_G1B2I2/I 0.005 1 0.000 |       |   | 0.000 |        |       |
| 0.000                         | 0.000 | r |       |        |       |

| bufbda_G1B2I2/Z                         | 0.077            | 7  | 0.109 |
|-----------------------------------------|------------------|----|-------|
| 0.125 0.125 r                           |                  |    |       |
| bufbd7_G1B1I9/I                         | 0.077            | 1  | 0.109 |
| 0.000 0.125 r                           |                  |    |       |
| bufbd7_G1B1I9/Z                         | 0.107            | 37 | 0.127 |
| 0.159 0.283 r                           |                  |    |       |
| temp_yin_reg[8]/CP                      | 0.107            | 0  | 0.127 |
| 0.000 0.283 r                           |                  |    |       |
| [clock delay]                           |                  |    |       |
| 0.283                                   |                  |    |       |
|                                         |                  |    |       |
|                                         |                  |    |       |
|                                         |                  |    |       |
|                                         |                  |    |       |
| Cell CORDIC.err existed alr             | eady. Replace it |    |       |
|                                         |                  |    |       |
|                                         |                  |    |       |
| == Check Pin-Spot Mi                    |                  |    |       |
|                                         | =============    |    |       |
|                                         |                  |    |       |
| ======================================= |                  |    |       |
|                                         |                  |    |       |
| == Check Pin out of                     |                  |    |       |
|                                         |                  |    |       |
|                                         |                  |    |       |
| No out-of-bound error found             |                  |    |       |
| no out of Bound Crior round             |                  |    |       |
|                                         | ===========      |    |       |
| == Check Min-Gr                         | id ==            |    |       |
|                                         |                  |    |       |
|                                         |                  |    |       |
| No min-grid error found                 |                  |    |       |
| -                                       |                  |    |       |
|                                         | ========         |    |       |
| == Check for blocked                    | ports ==         |    |       |
|                                         | =========        |    |       |
|                                         |                  |    |       |
| Checked 1/3 SBoxes                      |                  |    |       |
| Checked 2/3 SBoxes                      |                  |    |       |
| Checked 3/3 SBoxes                      |                  |    |       |
|                                         |                  |    |       |

```
No blocked port was detected
            CHECK DESIGN] CPU = 0:00:00, Elapsed = 0:00:00
            CHECK DESIGN] Peak Memory = 493M Data =
                                                           6M
   Update error cell ...
12.4. Routing:
   Turn off antenna since no rule is specified
   Cell Min-Routing-Layer = M1
   Cell Max-Routing-Layer = TOP M
   Start Global Route ...
   [Init] Elapsed real time: 0:00:00
    [Init] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
    [Init] Stage (MB): Used 0 Alloctr
                                          0 Proc
                                                       0
    [Init] Total (MB): Used 19 Alloctr 19 Proc 2208
   Printing options for 'set route zrt common options'
   -concurrent_redundant_via_effort_level
                                                                  high
                                                          :
   -concurrent redundant via mode
   insert at high cost
   -post detail route redundant via insertion
                                                                   high
                                                         :
   Printing options for 'set_route_zrt_global_options'
   Begin global routing.
   Constructing data structure ...
   Design statistics:
   Design Bounding Box (0.00,0.00,574.64,569.60)
   Number of routing layers = 4
   layer M1, dir Hor, min width = 0.23, min space = 0.23 pitch = 0.56
   layer M2, dir Ver, min width = 0.28, min space = 0.28 pitch = 0.56
   layer M3, dir Hor, min width = 0.28, min space = 0.28 pitch = 0.66
   layer TOP M, dir Ver, min width = 0.44, min space = 0.46 pitch = 1.12
   Current Stage stats:
    [End of Build Tech Data] Elapsed real time: 0:00:00
   [End of Build Tech Data] Elapsed cpu time: sys=0:00:00 usr=0:00:00
   total=0:00:00
    [End of Build Tech Data] Stage (MB): Used 0 Alloctr 0 Proc
    [End of Build Tech Data] Total (MB): Used 19 Alloctr 20 Proc 2208
   Net statistics:
   Total number of nets = 2436
   Number of nets to route = 16
```

```
Number of single or zero port nets = 29
Number of nets with min-layer-mode soft = 16
Number of nets with min-layer-mode soft-cost-medium = 16
18 nets are fully connected,
of which 18 are detail routed and 0 are global routed.
Current Stage stats:
[End of Build All Nets] Elapsed real time: 0:00:00
[End of Build All Nets] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Build All Nets] Stage (MB): Used
                                         0 Alloctr
                                                        0 Proc
[End of Build All Nets] Total (MB): Used 20 Alloctr
                                                       21 Proc 2208
Average gCell capacity 6.48
                              on layer (1)
Average gCell capacity 10.03 on layer (2)
                                               M2
Average gCell capacity 8.45
                              on layer (3)
                                               М3
Average gCell capacity 5.02
                               on layer (4)
                                               TOP M
Average number of tracks per gCell 9.98 on layer (1)
Average number of tracks per gCell 10.06
                                               on layer (2)
Average number of tracks per gCell 8.47 on layer (3)
Average number of tracks per gCell 5.04 on layer (4)
                                                       TOP M
Number of gCells = 41616
Current Stage stats:
[End of Build Congestion map] Elapsed real time: 0:00:00
[End of Build Congestion map] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Build Congestion map] Stage (MB): Used 0 Alloctr 0 Proc
[End of Build Congestion map] Total (MB): Used 20 Alloctr 21 Proc 2208
Total stats:
[End of Build Data] Elapsed real time: 0:00:00
[End of Build Data] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[End of Build Data] Stage (MB): Used 1 Alloctr 1 Proc
[End of Build Data] Total (MB): Used
                                     20 Alloctr
                                                   21 Proc 2208
Current Stage stats:
[End of Blocked Pin Detection] Elapsed real time: 0:00:00
[End of Blocked Pin Detection] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Blocked Pin Detection] Stage (MB): Used 0 Alloctr
                                                               0 Proc
[End of Blocked Pin Detection] Total (MB): Used 20 Alloctr
                                                              21 Proc
2208
Information: Using 1 threads for routing. (ZRT-444)
multi gcell levels ON
```

```
Start GR phase 0
Current Stage stats:
[End of Initial Routing] Elapsed real time: 0:00:00
[End of Initial Routing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Initial Routing] Stage (MB): Used 0 Alloctr
                                                             0 Proc
[End of Initial Routing] Total (MB): Used 20 Alloctr
                                                             21 Proc 2208
Initial. Routing result:
Initial. Both Dirs: Overflow =
                                   0 \text{ Max} = 0 \text{ GRCs} =
                                                           0 (0.00%)
Initial. H routing: Overflow = 0 Max = 0 (GRCs = 0) GRCs =
(0.00%)
Initial. V routing: Overflow =
                                   0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
(0.00%)
Initial. M1
                   Overflow =
                                   0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
(0.00%)
Initial. M2
                    Overflow =
                                    0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
(0.00%)
Initial. M3
                     Overflow =
                                    0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
(0.00%)
Initial. TOP M
                    Overflow =
                                   0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
(0.00%)
Initial. Total Wire Length = 0.00
Initial. Layer M1 wire length = 0.00
Initial. Layer M2 wire length = 0.00
Initial. Layer M3 wire length = 0.00
Initial. Layer TOP M wire length = 0.00
Initial. Total Number of Contacts = 0
Initial. Via V2 cross count = 0
Initial. Via V3_cross count = 0
Initial. Via VL count = 0
Initial. completed.
Start GR phase 1
Current Stage stats:
[End of Phasel Routing] Elapsed real time: 0:00:00
[End of Phasel Routing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Phasel Routing] Stage (MB): Used 0 Alloctr
                                                             0 Proc
[End of Phasel Routing] Total (MB): Used 20 Alloctr
                                                            21 Proc 2208
phasel. Routing result:
phase1. Both Dirs: Overflow = 0 Max = 0 GRCs =
                                                        0 (0.00%)
```

```
phase1. H routing: Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase1. V routing: Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
                                                                              0 (0.00%)
phasel. M1
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
phase1. M2
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
                                                                              0 (0.00%)
phase1. M3
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
phasel. TOP M
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase1. Total Wire Length = 0.00
phase1. Layer M1 wire length = 0.00
phase1. Layer M2 wire length = 0.00
phase1. Layer M3 wire length = 0.00
phase1. Layer TOP M wire length = 0.00
phase1. Total Number of Contacts = 0
phase1. Via V2 cross count = 0
phase1. Via V3_cross count = 0
phase1. Via VL count = 0
phase1. completed.
Start GR phase 2
Current Stage stats:
[End of Phase2 Routing] Elapsed real time: 0:00:00
[End of Phase2 Routing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
                                                                    0 Proc
[End of Phase2 Routing] Stage (MB): Used
                                                   0 Alloctr
[End of Phase2 Routing] Total (MB): Used
                                                 20 Alloctr
                                                                   21 Proc 2208
phase2. Routing result:
                                                                 0 (0.00%)
phase2. Both Dirs: Overflow =
                                       0 \text{ Max} = 0 \text{ GRCs} =
phase2. H routing: Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
phase2. V routing: Overflow =
                                                                              0 (0.00%)
phase2. M1
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase2. M2
                      Overflow =
                                       0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase2. M3
                      Overflow =
                                        0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase2. TOP M
                      Overflow =
                                        0 \text{ Max} = 0 \text{ (GRCs} = 0) \text{ GRCs} =
                                                                              0 (0.00%)
phase2. Total Wire Length = 0.00
phase2. Layer M1 wire length = 0.00
phase2. Layer M2 wire length = 0.00
phase2. Layer M3 wire length = 0.00
phase2. Layer TOP M wire length = 0.00
phase2. Total Number of Contacts = 0
phase2. Via V2 cross count = 0
phase2. Via V3_cross count = 0
```

```
phase2. Via VL count = 0
phase2. completed.
[End of Whole Chip Routing] Elapsed real time: 0:00:00
[End of Whole Chip Routing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Whole Chip Routing] Stage (MB): Used 1 Alloctr 1 Proc
                                                                      0
[End of Whole Chip Routing] Total (MB): Used 20 Alloctr 21 Proc 2208
Congestion utilization per direction:
Average vertical track utilization = 0.59 %
       vertical track utilization = 13.33 %
Average horizontal track utilization = 0.67 %
     horizontal track utilization = 33.33 %
Peak
Current Stage stats:
[GR: Done] Elapsed real time: 0:00:00
[GR: Done] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[GR: Done] Stage (MB): Used 0 Alloctr 0 Proc
[GR: Done] Total (MB): Used 20 Alloctr 21 Proc 2208
GR Total stats:
[GR: Done] Elapsed real time: 0:00:00
[GR: Done] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[GR: Done] Stage (MB): Used 1 Alloctr 1 Proc
[GR: Done] Total (MB): Used 20 Alloctr 21 Proc 2208
Updating congestion ...
Final total stats:
[End of Global Routing] Elapsed real time: 0:00:00
[End of Global Routing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[End of Global Routing] Stage (MB): Used 0 Alloctr 0 Proc
[End of Global Routing] Total (MB): Used 19 Alloctr 19 Proc 2208
Start track assignment
Printing options for 'set_route_zrt_common_options'
-concurrent redundant via effort level
                                                     :
                                                              high
-concurrent redundant via mode
insert at high cost
-post detail route redundant via insertion
                                            :
                                                              high
Printing options for 'set route zrt track options'
```

```
Information: Using 1 threads for routing. (ZRT-444)
[Track Assign: Read routes] Elapsed real time: 0:00:00
[Track Assign: Read routes] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[Track Assign: Read routes] Stage (MB): Used 0 Alloctr 0 Proc
                                                                       0
[Track Assign: Read routes] Total (MB): Used 15 Alloctr 16 Proc 2208
       There were 74 out of 6626 pins with no spots.
Printing options for 'set_route_zrt_common_options'
-concurrent_redundant_via_effort_level
                                                               high
-concurrent redundant via mode
insert at high cost
-post_detail_route_redundant_via_insertion
                                                               high
                                                      :
Printing options for 'set route zrt detail options'
[Dr init] Elapsed real time: 0:00:00
[Dr init] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[Dr init] Stage (MB): Used 2 Alloctr
                                          2 Proc
[Dr init] Total (MB): Used 17 Alloctr 18 Proc 2208
Total number of nets = 2436, of which 0 are not extracted
Total number of open nets = 2389, of which 0 are frozen
Information: Using 1 threads for routing. (ZRT-444)
Start DR iteration 0: uniform partition
Routed 5/121 Partitions, Violations = 0
Routed 8/121 Partitions, Violations = 0
Routed 9/121 Partitions, Violations = 0
Routed 12/121 Partitions, Violations = 0
Routed 13/121 Partitions, Violations = 0
Routed 14/121 Partitions, Violations = 0
Routed 17/121 Partitions, Violations = 0
Routed 18/121 Partitions, Violations = 0
Routed 19/121 Partitions, Violations = 0
Routed 20/121 Partitions, Violations = 0
Routed 23/121 Partitions, Violations = 0
Routed 24/121 Partitions, Violations = 0
Routed 25/121 Partitions, Violations = 0
Routed 26/121 Partitions, Violations = 0
Routed 27/121 Partitions, Violations = 0
Routed 28/121 Partitions, Violations = 0
```

```
Routed 30/121 Partitions, Violations = 0
Routed 31/121 Partitions, Violations = 0
Routed 32/121 Partitions, Violations = 0
Routed 33/121 Partitions, Violations = 0
Routed 34/121 Partitions, Violations = 0
Routed 35/121 Partitions, Violations = 0
Routed 36/121 Partitions, Violations = 0
Routed 38/121 Partitions, Violations = 0
Routed 39/121 Partitions, Violations = 0
Routed 40/121 Partitions, Violations = 0
Routed 41/121 Partitions, Violations = 0
Routed 42/121 Partitions, Violations = 0
Routed 43/121 Partitions, Violations = 0
Routed 44/121 Partitions, Violations = 0
Routed 45/121 Partitions, Violations = 0
Routed 47/121 Partitions, Violations = 0
Routed 48/121 Partitions, Violations = 0
Routed 49/121 Partitions, Violations = 0
Routed 50/121 Partitions, Violations = 0
Routed 51/121 Partitions, Violations = 0
Routed 52/121 Partitions, Violations = 0
Routed 53/121 Partitions, Violations = 0
Routed 54/121 Partitions, Violations = 0
Routed 55/121 Partitions, Violations = 0
Routed 58/121 Partitions, Violations = 0
Routed 59/121 Partitions, Violations = 0
Routed 60/121 Partitions, Violations = 0
Routed 61/121 Partitions, Violations = 0
Routed 62/121 Partitions, Violations = 0
Routed 63/121 Partitions, Violations = 0
Routed 64/121 Partitions, Violations = 0
Routed 69/121 Partitions, Violations = 0
Routed 70/121 Partitions, Violations = 0
Routed 71/121 Partitions, Violations = 0
Routed 72/121 Partitions, Violations = 0
Routed 73/121 Partitions, Violations = 0
Routed 74/121 Partitions, Violations = 0
Routed 79/121 Partitions, Violations = 0
Routed 80/121 Partitions, Violations = 0
Routed 81/121 Partitions, Violations = 0
Routed 82/121 Partitions, Violations = 0
Routed 83/121 Partitions, Violations = 0
```

```
Routed 88/121 Partitions, Violations = 0
Routed 89/121 Partitions, Violations = 0
Routed 90/121 Partitions, Violations = 0
Routed 91/121 Partitions, Violations = 0
Routed 96/121 Partitions, Violations = 0
Routed 97/121 Partitions, Violations = 0
Routed 98/121 Partitions, Violations = 0
Routed 103/121 Partitions, Violations =
                                             0
Routed 104/121 Partitions, Violations =
                                             0
Routed 109/121 Partitions, Violations =
DRC-SUMMARY:
       @@@@@@@ TOTAL VIOLATIONS = 0
[Iter 0] Elapsed real time: 0:00:00
[Iter 0] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[Iter 0] Stage (MB): Used 9 Alloctr 9 Proc 0
[Iter 0] Total (MB): Used 24 Alloctr 25 Proc 2208
End DR iteration 0 with 121 parts
Finish DR since reached 0 DRC
[DR] Elapsed real time: 0:00:00
[DR] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[DR] Stage (MB): Used 0 Alloctr 0 Proc
[DR] Total (MB): Used 15 Alloctr 16 Proc 2208
DR finished with 0 violations
DRC-SUMMARY:
       @@@@@@@ TOTAL VIOLATIONS = 0
                                   8965 micron
Total Wire Length =
Total Number of Contacts =
                                    1802
Total Number of Wires =
                                   1250
Total Number of PtConns =
                                   433
Total Number of Routed Wires =
                                 1250
Total Routed Wire Length =
                                 8851 micron
Total Number of Routed Contacts =
                                    1802
                                 31 micron
       Layer
                      M1 :
                                  187 micron
       Layer
                      M2 :
```

```
Via
                    VL :
                               621
      Via
               V3 cross :
                               593
      Via
               V2 cross :
                               576
      Via V2 cross(rot):
                               12
Redundant via conversion report:
 Total optimized via conversion rate = 0.00% (0 / 1802 vias)
                = 0.00% (0 / 588 vias)
   Layer V2
      Un-optimized = 100.00% (588
                                 vias)
             = 0.00% (0 / 593
   Layer V3
                                       vias)
      Un-optimized = 100.00% (593
                                 vias)
   Layer TOP V = 0.00\% (0 / 621
                                        vias)
      Un-optimized = 100.00% (621 vias)
 Total double via conversion rate = 0.00\% (0 / 1802 vias)
   Layer V2
                = 0.00% (0
                               / 588
                                        vias)
   Layer V3
                = 0.00% (0
                               / 593
                                        vias)
   Layer TOP_V = 0.00\% (0
                               / 621
                                        vias)
 The optimized via conversion rate based on total routed via count = 0.00\%
(0 / 1802 vias)
   Layer V2 = 0.00\% (0 / 588 vias)
      Un-optimized = 100.00% (588
                                vias)
   Layer V3
                 = 0.00% (0 / 593
                                       vias)
      Un-optimized = 100.00% (593 vias)
   Layer TOP V
               = 0.00% (0 / 621
                                       vias)
      Un-optimized = 100.00% (621 vias)
Printing options for 'set route zrt common options'
-concurrent_redundant_via_effort_level
                                               :
                                                      high
-concurrent_redundant_via_mode
insert at high cost
-post_detail_route_redundant_via_insertion
                                               :
                                                        high
```

мз:

TOP M :

Layer Layer 4821 micron

3926 micron

[Dr init] Elapsed real time: 0:00:00 [Dr init] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00 [Dr init] Stage (MB): Used 2 Alloctr 2 Proc [Dr init] Total (MB): Used 17 Alloctr 18 Proc 2208 Redundant via optimization will attempt to replace the following vias: V2 cross 1x2(r)  $V2(r) \rightarrow V2 cross 2x1$  V2 cross 2x1(r) V2 cross 1x2V2\_cross\_1x2(r) V3 cross 2x1(r) V3 cross 2x1(r)  $VL \rightarrow VL 2x1(r)$  VL 2x1 VL 1x2(r) VL 1x2 $VL(r) \rightarrow VL_2x1(r)$   $VL_2x1$   $VL_1x2(r)$   $VL_1x2$ V2 cross 1x2(r)  $V2_{cross}(r) \rightarrow V2_{cross}2x1$   $V2_{cross}2x1(r)$   $V2_{cross}1x2$ V2 cross 1x2(r) V3 cross 2x1(r) 

Printing options for 'set\_route\_zrt\_detail\_options'

There were 74 out of 6626 pins with no spots.

V3 cross 2x1(r)

```
[Technology Processing] Elapsed real time: 0:00:00
[Technology Processing] Elapsed cpu time: sys=0:00:00 usr=0:00:00
total=0:00:00
[Technology Processing] Stage (MB): Used 2 Alloctr
                                                        2 Proc
[Technology Processing] Total (MB): Used 17 Alloctr 18 Proc 2208
Begin Redundant via insertion ...
Routed 1/9 Partitions, Violations =
Routed 2/9 Partitions, Violations =
                                       0
Routed 3/9 Partitions, Violations =
                                       0
Routed 4/9 Partitions, Violations =
Routed 5/9 Partitions, Violations =
                                       0
Routed 6/9 Partitions, Violations =
                                       0
Routed 7/9 Partitions, Violations =
                                       0
Routed 8/9 Partitions, Violations =
                                       0
Routed 9/9 Partitions, Violations =
RedundantVia finished with 0 violations
DRC-SUMMARY:
       @@@@@@@ TOTAL VIOLATIONS =
Total Wire Length =
                                     8802 micron
Total Number of Contacts =
                                    1802
Total Number of Wires =
                                    1201
Total Number of PtConns =
                                     3
Total Number of Routed Wires =
                                  1201
Total Routed Wire Length =
                                   8800 micron
Total Number of Routed Contacts =
                                     1802
       Layer
                           M1 :
                                       22 micron
       Layer
                           M2 :
                                        52 micron
                           мз:
                                      4805 micron
       Layer
       Layer
                        TOP M :
                                       3923 micron
       Via
                        VL 1x2 :
                                          6
                  VL(rot) 2x1:
       Via
                                       587
       Via
                   VL(rot) 1x2:
                                        7
       Via
                        VL 2x1 :
                                        21
       Via
                  V3 cross 1x2 :
                                       515
       Via
            V3_cross(rot)_2x1 :
                                        33
```

```
Via
    V3_cross(rot)_1x2 :
                              8
Via
         V3_cross_2x1 :
                              37
Via
         V2 cross 1x2 :
                             142
Via V2 cross(rot) 2x1:
                             55
Via V2 cross(rot) 1x2:
                              1
Via
         V2 cross 2x1 :
                             390
```

#### Redundant via conversion report:

\_\_\_\_\_\_

Layer TOP\_V

```
Total optimized via conversion rate = 100.00% (1802 / 1802 vias)
```

```
= 100.00% (588 / 588
 Layer V2
                                        vias)
     Weight 1 = 100.00\% (588
                                vias)
     Un-optimized = 0.00\% (0
                              vias)
          = 100.00% (593 / 593
 Layer V3
                                        vias)
     Weight 1
               = 100.00% (593
                               vias)
     Un-optimized = 0.00\% (0
                              vias)
 Layer TOP V = 100.00\% (621 / 621
                                       vias)
     Weight 1 = 100.00\% (621
                               vias)
     Un-optimized = 0.00\% (0
                              vias)
Total double via conversion rate = 100.00% (1802 / 1802 vias)
                              / 588
 Layer V2
               = 100.00% (588
                                        vias)
 Layer V3
                = 100.00% (593 / 593
                                       vias)
```

The optimized via conversion rate based on total routed via count = 100.00% (1802 / 1802 vias)

/ 621

vias)

```
Layer V2
             = 100.00% (588 / 588
                                       vias)
   Weight 1
            = 100.00% (588
                              vias)
   Un-optimized = 0.00\% (0
                              vias)
Layer V3
            = 100.00% (593
                            / 593
                                      vias)
   Weight 1
              = 100.00% (593
                              vias)
   Un-optimized = 0.00\% (0
                             vias)
Layer TOP V
             = 100.00% (621 / 621
                                     vias)
   Weight 1
            = 100.00% (621
                             vias)
   Un-optimized = 0.00% (0 vias)
```

= 100.00% (621

```
[RedundantVia] Elapsed real time: 0:00:00
[RedundantVia] Elapsed cpu time: sys=0:00:00 usr=0:00:00 total=0:00:00
[RedundantVia] Stage (MB): Used 9 Alloctr 9 Proc
[RedundantVia] Total (MB): Used 24 Alloctr 25 Proc 2208
Begin DRC fixing ...
[Dr init] Elapsed real time: 0:00:01
[Dr init] Elapsed cpu time: sys=0:00:00 usr=0:00:01 total=0:00:01
[Dr init] Stage (MB): Used 10 Alloctr 10 Proc
[Dr init] Total (MB): Used 24 Alloctr 25 Proc 2208
Total number of nets = 2436, of which 0 are not extracted
Total number of open nets = 2389, of which 0 are frozen
Information: Using 1 threads for routing. (ZRT-444)
Finish DR since reached 0 DRC
[DR] Elapsed real time: 0:00:01
[DR] Elapsed cpu time: sys=0:00:00 usr=0:00:01 total=0:00:01
[DR] Stage (MB): Used 7 Alloctr 7 Proc 0
[DR] Total (MB): Used 22 Alloctr 23 Proc 2208
[DR: Done] Elapsed real time: 0:00:01
[DR: Done] Elapsed cpu time: sys=0:00:00 usr=0:00:01 total=0:00:01
[DR: Done] Stage (MB): Used 0 Alloctr 0 Proc 0
[DR: Done] Total (MB): Used 15 Alloctr 16 Proc 2208
[DR: Done] Elapsed real time: 0:00:01
[DR: Done] Elapsed cpu time: sys=0:00:00 usr=0:00:01 total=0:00:01
[DR: Done] Stage (MB): Used 0 Alloctr 0 Proc 0
[DR: Done] Total (MB): Used 15 Alloctr 16 Proc 2208
DR finished with 0 open nets, of which 0 are frozen
DR finished with 0 violations
*********
Report : qor
Design : CORDIC
Version: O-2018.06-SP4
Date : Sat Apr 6 17:01:50 2019
**********
```

Timing Path Group 'clock'

\_\_\_\_\_ Levels of Logic: 20.00 Critical Path Length: 8.04 Critical Path Slack: 0.76 Critical Path Clk Period: 10.00 Total Negative Slack: 0.00 0.00 No. of Violating Paths: Worst Hold Violation: -0.36 Total Hold Violation: -8.18 No. of Hold Violations: 36.00 \_\_\_\_\_

### Cell Count

Hierarchical Cell Count: Hierarchical Port Count: Leaf Cell Count: 1858 Buf/Inv Cell Count: 90 Buf Cell Count: 45 Inv Cell Count: 45 CT Buf/Inv Cell Count: 15 Combinational Cell Count: 1278 Sequential Cell Count: 580 Macro Count: \_\_\_\_\_

#### Area

\_\_\_\_\_ Combinational Area: 50936.231256 Noncombinational Area: 34754.221024 Buf/Inv Area: 1709.190022 Total Buffer Area: 1244.97 464.22 Total Inverter Area: Macro/Black Box Area: 0.000000 Net Area: 0.000000 50873.83 Net XLength Net YLength : 48199.33 \_\_\_\_\_ Cell Area: 85690.452280 Design Area: 85690.452280 Net Length : 99073.16

#### Design Rules

-----

Total Number of Nets: 2405
Nets With Violations: 0
Max Trans Violations: 0
Max Cap Violations: 0

Hostname: synopsysserver

## Compile CPU Statistics

-----

| Resource Sharing:                | 4.32  |
|----------------------------------|-------|
| Logic Optimization:              | 4.48  |
| Mapping Optimization:            | 3.24  |
|                                  |       |
| Overall Compile Time:            | 21.27 |
| Overall Compile Wall Clock Time: | 22.61 |

\_\_\_\_\_\_

Design WNS: 0.00 TNS: 0.00 Number of Violating Paths: 0

Design (Hold) WNS: 0.36 TNS: 8.18 Number of Violating Paths: 36

\_\_\_\_\_

ROPT: (SETUP) WNS: 0.0000 TNS: 0.0000 Number of Violating Path: 0 ROPT: (HOLD) WNS: 0.3616 TNS: 8.1791 Number of Violating Path: 36

ROPT: Number of DRC Violating Nets: 0
ROPT: Number of Route Violation: 0

Output DEF file

Information: Writing ROWS statement (DDEFW-014)
Information: Completed ROWS statement (DDEFW-016)
Information: Writing TRACKS statement (DDEFW-014)

```
Information: Completed TRACKS statement (DDEFW-016)
Information: Writing GCELLGRID statement (DDEFW-014)
Information: Completed GCELLGRID statement (DDEFW-016)
Information: Writing VIAS section (DDEFW-014)
Information: Completed VIAS section (DDEFW-016)
Information: Writing COMPONENTS section (DDEFW-014)
Information: Completed COMPONENTS 1000/1858 (DDEFW-015)
Information: Completed COMPONENTS section (DDEFW-016)
Information: Writing PINS section (DDEFW-014)
Information: Completed PINS section (DDEFW-016)
Information: Writing SPECIALNETS section (DDEFW-014)
Information: Completed SPECIALNETS section (DDEFW-016)
Information: Writing NETS section (DDEFW-014)
Information: Completed NETS 1000/2434 (DDEFW-015)
Information: Completed NETS 2000/2434 (DDEFW-015)
Information: Completed NETS section (DDEFW-016)
DEF output completed
```

## 13. EDA Tool Details

The following tools have been used here and all these are provided by Synopsys.

- **13.1. dc\_shell:** This is the design compiler. This supports both flat and hierarchical designs.
- **13.2. dc\_topo:** This is known as design compiler graphical. This delivers superior quality of results and streamlines the flow for a faster, more predictable design implementation.
- **13.3. pt\_shell:** Prime Time is static timing analysis tool from Synopsys.
- **13.4. icc\_shell:** The IC compiler place and route system, is a single, convergent, chiplevel physical implementation tool.

**Screenshot after Placement and Routing:** 



# 14. Conclusion:

Hence, the CORDIC Algorithm has been implemented according to Front-End and Back-End ASIC flow respectively using SCL Library.RTL Code is simulated using Synopsys VCS Compiler.Placement and Routing is done using Synopsys ICC Compiler.

## 15. References

- [1] Dr.B.V.Uma, Sagar D.M, Kavya Sharat "Calculation of Sine and Cosine of an Angle using the CORDIC Algorithm", IJITR, International Journal Of Innovative Technology And Research Volume No.2, Issue No. 2, February – March 2014, 891 – 895.
- [2] Praveen Yadav, Karan Singh, "A Review Paper on CORDIC Algorithm and Its Applications for Current Technology" International Journal of Science and Research (IJSR).
- [3] Swati Sharma, Mohit Bansal, "Designing Of CORDIC Processor In Verilog Using Xilinx ISE Simulator" IJRET: International Journal of Research in Engineering and Technology
- [4] Tanya Vladimirova and Hans Tiggeler, "FPGA Implementation of Sine and Cosine Generators Using the CORDIC Algorithm" Space Centre University of Surrey, Guildford, Surrey
- [5] Aimei Tang, Li Yu, Fangjian Han, Zhiqiang Zhang, CORDIC-based FFT Real-time Processing Design and FPGA Implementation, 2016 IEEE 12th International Colloquium on Signal Processing & its Applications (CSPA2016), 4 - 6 March 2016, Melaka, Malaysia
- [6] Bhawna Tiwari, Nidhi Goel, Implementation of a Fast Hybrid CORDIC Architecture, Second International Conference on Computational Intelligence & Communication Technology, 2016

- [7] Sayantan Pramanik, Sayak Chakraborty, Rishav Saha, Ritam Banerjee, Rupkatha Basu, Ritam De, Sulagna Chatterjee, Low Latency High Throughput CORDIC based Fourier Analysis, IEEE, 2015
- [8] M Madhu Babu, K Rama Naidu, Implementation of Multiplexers based Pipelined CORDIC for OFDM systems, IEEE International Conference On Recent Trends In Electronics Information Communication Technology, May 20-21, 2016, India
- [9] Hong-Thu Nguyen, Xuan-Thuan Nguyen, and Cong-Kha Pham, An Efficient Fixed Using A Hybrid CORDIC Algorithm, IEEE, 2018
- [10] Akarshika Singhal, Anjana Goen, Tanutrushna Mohapatra, FPGA Implementation and Power Efficient CORDIC based ADPLL for Signal Processing and Application, 7 th International Conference on Communication Systems and Network Technologies, 2017
- [11] Ray Andraka,7th International Conference on Communication Systems and Network Technologies,2017

# 16. Appendix

# **16.1** Synthesis script in case of dc\_shell:

```
set search path "./ref/models ./ref/icons ";
set TARGET_LIBRARY_FILES
                          saed90nm_typ_ht.db
                                                       ;#
Logical technology library file
                    saed90nm.sdb
set SYMBOL LIBRARY FILES
                                                    ;# Symbol
library file
# Logical Library Settings
set app var search path "$search path"
set app var target library $TARGET LIBRARY FILES
set app var link library "* $target library "
set app var symbol library $SYMBOL LIBRARY FILES
read verilog ./CORDIC.v
current design CORDIC
link
check design
read saif -input ../RTL/cordic topo.saif -instance CORDIC TESTBENCH/s1
source ./CORDIC.sdc
check timing
set wire load model -name "8000"
```

```
set_wire_load_mode segmented
compile ultra
report area
report_constraint
report_timing
change names -rule verilog -hier
write -hierarchy -format verilog -output ./CORDIC_dc.v
16.1. Synthesis script in case of dc_topo:
            ##### Synthesis Script in DC-TOPO MODE ######
     # Save log File#
     set sh output log file "logs/dc topo.log"
     ## Library Paths Logical & Physical Libraries###
     set LIBRARY HOME "/home/synopsys/pdk/scl pdk/stdlib/";# Parent home for
     synopsys libraries
     set LOGICAL_LIBRARY_PATH "${LIBRARY_HOME}/fs120/liberty/lib_flow_ss " ;#
     Additional search path to be added to the default search path
     # Target technology logical libraries
     set TARGET LIBRARY FILES "tsl18fs120 scl ss.db"
     # milkyway reference libraries
     set MW_REFERENCE_LIB_DIRS " ${LIBRARY_HOME}/fs120/mw/fs120_sc1/";
     ## Give the path to the verilog files and update library files
     ## Sets the value of an application variable.
     set_app_var search_path "${LOGICAL_LIBRARY_PATH} $search_path"
     set app var target library ${TARGET LIBRARY FILES}
     set_app_var synthetic_library dw_foundation.sldb
     set app var link library "* $target library dw foundation.sldb"
     lappend search_path ../RTL/CORDIC.v
```

```
#### Create Milkyway Library########
create mw lib -technology
"/home/synopsys/pdk/scl pdk/design kit/icc tech/icc.tf" -
mw reference library $MW REFERENCE LIB DIRS CORDIC.mw
open mw lib CORDIC.mw
##### Check Library Consistency ##########
#check library
##### Set TLU plus file and mapping file#######
set_tlu_plus_files -max_tluplus
"/home/synopsys/pdk/scl_pdk/design_kit/icc_tech/tluplus/RCE_TS18SL_SCL_STA
R RCXT 4M1L TYP.tlup" -tech2itf map
"/home/synopsys/pdk/scl pdk/design kit/icc tech/RCE TS18SL STAR RCXT 4M1L.
map"
########Check TLU plus file Consistency#########
check tlu plus files
read_saif -input ../RTL/cordic_topo.saif -instance CORDIC_TESTBENCH/s1
## read the verilog files###################
analyze -format verilog ../RTL/CORDIC.v
elaborate CORDIC
#### Explicitly Define Current Design #######
current design CORDIC
######Locates all design and library components referenced in the current
design and links them to current design
link
###### checks your design for connectivity and hierarchy issues ##########
check_design > reports/synth_check_design.rpt
```

```
write file -f ddc -hier -output reports/CORDIC topo1.ddc
###### Source optimization constraint and Physical
source ../constraints/cordic.sdc
\#\#\#\#\#\#\#\# Verify that all internal and IO paths are constrainedcheck
syntax error on the constraint file###########
check timing
source ../constraints/CORDIC topo1.pcon
#############Buffer Multiple Port Nets - Eliminate Assign ########
#set fix multiple ports nets -all
####### Synthesize the design using compile ultra
####################################
compile ultra
############ Convert tri to wire - Eliminate Assign ########
set_app_var verilogout_no_tri true
## Below commands report area , cell, qor, resources, and timing
information needed to analyze the design.
 report area > reports/synth area.rpt
  report design > reports/synth design.rpt
 report cell > reports/synth cells.rpt
  report qor > reports/synth qor.rpt
  report resources > reports/synth resources.rpt
  report timing > reports/synth timing.rpt
  report power -analysis effort medium > reports/synth power.rpt
  report physical constraints > reports/synth phycon.rpt
  report area -physical > reports/synth phyarea.rpt
  report congestion > reports/synth synthcon.rpt
```

## 16.2. cordic.sdc (for synthesis):

```
create clock -name clock -period 10 [get ports clock]
set clock transition 0.3 [get clocks clock]
set clock uncertainty -setup 1 [get clocks clock]
set clock uncertainty -hold 0.1 [get clocks clock]
set_clock_latency 0.5 -source -min [get_clocks clock]
set clock latency 1 -source -max [get clocks clock]
set input delay -clock clock -max 4 [get ports angle[0]]
set input delay -clock clock -max 4 [get ports angle[1]]
set input delay -clock clock -max 4 [get ports angle[2]]
set input delay -clock clock -max 4 [get ports angle[3]]
set_input_delay -clock clock -max 4 [get_ports angle[4]]
set input delay -clock clock -max 4 [get ports angle[5]]
set input delay -clock clock -max 4 [get ports angle[6]]
set input delay -clock clock -max 4 [get ports angle[7]]
set input delay -clock clock -max 4 [get ports angle[8]]
set input delay -clock clock -max 4 [get ports angle[9]]
set_input_delay -clock clock -max 4 [get_ports angle[10]]
set input delay -clock clock -max 4 [get ports angle[11]]
set input delay -clock clock -max 4 [get ports angle[12]]
set input delay -clock clock -max 4 [get ports angle[13]]
set input delay -clock clock -max 4 [get ports angle[14]]
set input delay -clock clock -max 4 [get ports angle[15]]
set input delay -clock clock -max 4 [get ports angle[16]]
set input delay -clock clock -max 4 [get ports angle[17]]
set input delay -clock clock -max 4 [get ports angle[18]]
set input delay -clock clock -max 4 [get ports angle[19]]
set input delay -clock clock -max 4 [get ports angle[20]]
set input delay -clock clock -max 4 [get ports angle[21]]
set input delay -clock clock -max 4 [get ports angle[22]]
```

```
set input delay -clock clock -max 4 [get ports angle[23]]
set input delay -clock clock -max 4 [get ports angle[24]]
set input delay -clock clock -max 4 [get ports angle[25]]
set_input_delay -clock clock -max 4 [get_ports angle[26]]
set input delay -clock clock -max 4 [get ports angle[27]]
set input delay -clock clock -max 4 [get ports angle[28]]
set input delay -clock clock -max 4 [get ports angle[29]]
set input delay -clock clock -max 4 [get ports angle[30]]
set input delay -clock clock -max 4 [get ports angle[31]]
set input delay -clock clock -min 0 [get ports angle[0]]
set input delay -clock clock -min 0 [get ports angle[1]]
set input delay -clock clock -min 0 [get ports angle[2]]
set input delay -clock clock -min 0 [get ports angle[3]]
set_input_delay -clock clock -min 0 [get_ports angle[4]]
set input delay -clock clock -min 0 [get ports angle[5]]
set input delay -clock clock -min 0 [get ports angle[6]]
set input delay -clock clock -min 0 [get ports angle[7]]
set input delay -clock clock -min 0 [get ports angle[8]]
set_input_delay -clock clock -min 0 [get_ports angle[9]]
set input delay -clock clock -min 0 [get ports angle[10]]
set input delay -clock clock -min 0 [get ports angle[11]]
set input delay -clock clock -min 0 [get ports angle[12]]
set_input_delay -clock clock -min 0 [get_ports angle[13]]
set_input_delay -clock clock -min 0 [get_ports angle[14]]
set input delay -clock clock -min 0 [get ports angle[15]]
set input delay -clock clock -min 0 [get ports angle[16]]
set_input_delay -clock clock -min 0 [get_ports angle[17]]
set input delay -clock clock -min 0 [get ports angle[18]]
set input delay -clock clock -min 0 [get ports angle[19]]
set input delay -clock clock -min 0 [get ports angle[20]]
set input delay -clock clock -min 0 [get ports angle[21]]
set input delay -clock clock -min 0 [get ports angle[22]]
set input delay -clock clock -min 0 [get ports angle[23]]
set_input_delay -clock clock -min 0 [get_ports angle[24]]
set input delay -clock clock -min 0 [get ports angle[25]]
set input delay -clock clock -min 0 [get ports angle[26]]
set input delay -clock clock -min 0 [get ports angle[27]]
set input delay -clock clock -min 0 [get ports angle[28]]
set_input_delay -clock clock -min 0 [get_ports angle[29]]
set input delay -clock clock -min 0 [get ports angle[30]]
set input delay -clock clock -min 0 [get_ports angle[31]]
```

```
set input delay -clock clock -max 4 [get ports Xin[0]]
set input delay -clock clock -max 4 [get ports Xin[1]]
set_input_delay -clock clock -max 4 [get_ports Xin[2]]
set input delay -clock clock -max 4 [get ports Xin[3]]
set input delay -clock clock -max 4 [get ports Xin[4]]
set input delay -clock clock -max 4 [get ports Xin[5]]
set input delay -clock clock -max 4 [get ports Xin[6]]
set input delay -clock clock -max 4 [get ports Xin[7]]
set_input_delay -clock clock -max 4 [get_ports Xin[8]]
set input delay -clock clock -max 4 [get ports Xin[9]]
set input delay -clock clock -max 4 [get ports Xin[10]]
set input delay -clock clock -max 4 [get ports Xin[11]]
set input delay -clock clock -max 4 [get ports Xin[12]]
set_input_delay -clock clock -max 4 [get_ports Xin[13]]
set input delay -clock clock -max 4 [get ports Xin[14]]
set input delay -clock clock -max 4 [get ports Xin[15]]
set input delay -clock clock -min 0 [get ports Xin[0]]
set_input_delay -clock clock -min 0 [get_ports Xin[1]]
set input delay -clock clock -min 0 [get ports Xin[2]]
set input delay -clock clock -min 0 [get ports Xin[3]]
set input delay -clock clock -min 0 [get ports Xin[4]]
set input delay -clock clock -min 0 [get_ports Xin[5]]
set_input_delay -clock clock -min 0 [get_ports Xin[6]]
set input delay -clock clock -min 0 [get ports Xin[7]]
set input delay -clock clock -min 0 [get ports Xin[8]]
set_input_delay -clock clock -min 0 [get_ports Xin[9]]
set input delay -clock clock -min 0 [get ports Xin[10]]
set input delay -clock clock -min 0 [get ports Xin[11]]
set_input_delay -clock clock -min 0 [get_ports Xin[12]]
set input delay -clock clock -min 0 [get ports Xin[13]]
set input delay -clock clock -min 0 [get ports Xin[14]]
set input delay -clock clock -min 0 [get ports Xin[15]]
set input delay -clock clock -max 4 [get ports Yin[0]]
set input delay -clock clock -max 4 [get ports Yin[1]]
set input delay -clock clock -max 4 [get ports Yin[2]]
set input delay -clock clock -max 4 [get ports Yin[3]]
set input delay -clock clock -max 4 [get ports Yin[4]]
set input delay -clock clock -max 4 [get ports Yin[5]]
set_input_delay -clock clock -max 4 [get_ports Yin[6]]
```

```
set input delay -clock clock -max 4 [get ports Yin[7]]
set input delay -clock clock -max 4 [get ports Yin[8]]
set input delay -clock clock -max 4 [get ports Yin[9]]
set input delay -clock clock -max 4 [get ports Yin[10]]
set input delay -clock clock -max 4 [get ports Yin[11]]
set input delay -clock clock -max 4 [get ports Yin[12]]
set input delay -clock clock -max 4 [get ports Yin[13]]
set input delay -clock clock -max 4 [get ports Yin[14]]
set input delay -clock clock -max 4 [get ports Yin[15]]
set input delay -clock clock -min 0 [get ports Yin[0]]
set input delay -clock clock -min 0 [get ports Yin[1]]
set input delay -clock clock -min 0 [get ports Yin[2]]
set input delay -clock clock -min 0 [get ports Yin[3]]
set_input_delay -clock clock -min 0 [get_ports Yin[4]]
set input delay -clock clock -min 0 [get ports Yin[5]]
set input delay -clock clock -min 0 [get ports Yin[6]]
set input delay -clock clock -min 0 [get ports Yin[7]]
set input delay -clock clock -min 0 [get ports Yin[8]]
set_input_delay -clock clock -min 0 [get_ports Yin[9]]
set input delay -clock clock -min 0 [get ports Yin[10]]
set input delay -clock clock -min 0 [get ports Yin[11]]
set input delay -clock clock -min 0 [get ports Yin[12]]
set_input_delay -clock clock -min 0 [get_ports Yin[13]]
set_input_delay -clock clock -min 0 [get_ports Yin[14]]
set_input_delay -clock clock -min 0 [get ports Yin[15]]
set_output_delay -clock clock -max 4 [get_ports Xout[0]]
set output delay -clock clock -max 4 [get ports Xout[1]]
set_output_delay -clock clock -max 4 [get_ports Xout[2]]
set output delay -clock clock -max 4 [get ports Xout[3]]
set output delay -clock clock -max 4 [get ports Xout[4]]
set output delay -clock clock -max 4 [get ports Xout[5]]
set output delay -clock clock -max 4 [get ports Xout[6]]
set_output_delay -clock clock -max 4 [get_ports Xout[7]]
set output delay -clock clock -max 4 [get ports Xout[8]]
set output delay -clock clock -max 4 [get ports Xout[9]]
set output delay -clock clock -max 4 [get ports Xout[10]]
set output delay -clock clock -max 4 [get ports Xout[11]]
set_output_delay -clock clock -max 4 [get_ports Xout[12]]
set output delay -clock clock -max 4 [get_ports Xout[13]]
set output delay -clock clock -max 4 [get ports Xout[14]]
```

```
set output delay -clock clock -max 4 [get ports Xout[15]]
set output delay -clock clock -max 4 [get ports Xout[16]]
set output delay -clock clock -min 0 [get ports Xout[0]]
set output delay -clock clock -min 0 [get ports Xout[1]]
set output delay -clock clock -min 0 [get ports Xout[2]]
set output delay -clock clock -min 0 [get ports Xout[3]]
set output delay -clock clock -min 0 [get ports Xout[4]]
set output delay -clock clock -min 0 [get ports Xout[5]]
set_output_delay -clock clock -min 0 [get_ports Xout[6]]
set output delay -clock clock -min 0 [get ports Xout[7]]
set output delay -clock clock -min 0 [get ports Xout[8]]
set output delay -clock clock -min 0 [get ports Xout[9]]
set output delay -clock clock -min 0 [get ports Xout[10]]
set_output_delay -clock clock -min 0 [get_ports Xout[11]]
set output delay -clock clock -min 0 [get ports Xout[12]]
set output delay -clock clock -min 0 [get ports Xout[13]]
set output delay -clock clock -min 0 [get ports Xout[14]]
set output delay -clock clock -min 0 [get ports Xout[15]]
set_output_delay -clock clock -min 0 [get_ports Xout[16]]
set output delay -clock clock -max 4 [get ports Yout[0]]
set output delay -clock clock -max 4 [get ports Yout[1]]
set output delay -clock clock -max 4 [get ports Yout[2]]
set_output_delay -clock clock -max 4 [get_ports Yout[3]]
set output delay -clock clock -max 4 [get ports Yout[4]]
set output delay -clock clock -max 4 [get ports Yout[5]]
set_output_delay -clock clock -max 4 [get_ports Yout[6]]
set output delay -clock clock -max 4 [get ports Yout[7]]
set output delay -clock clock -max 4 [get ports Yout[8]]
set output delay -clock clock -max 4 [get ports Yout[9]]
set output delay -clock clock -max 4 [get ports Yout[10]]
set output delay -clock clock -max 4 [get ports Yout[11]]
set output delay -clock clock -max 4 [get ports Yout[12]]
set_output_delay -clock clock -max 4 [get_ports Yout[13]]
set output delay -clock clock -max 4 [get ports Yout[14]]
set output delay -clock clock -max 4 [get ports Yout[15]]
set output delay -clock clock -max 4 [get ports Yout[16]]
set output delay -clock clock -min 0 [get ports Yout[0]]
set output delay -clock clock -min 0 [get ports Yout[1]]
set output delay -clock clock -min 0 [get ports Yout[2]]
```

```
set output delay -clock clock -min 0 [get ports Yout[3]]
    set output delay -clock clock -min 0 [get ports Yout[4]]
    set output delay -clock clock -min 0 [get ports Yout[5]]
    set output delay -clock clock -min 0 [get ports Yout[6]]
    set output delay -clock clock -min 0 [get ports Yout[7]]
    set output delay -clock clock -min 0 [get ports Yout[8]]
    set output delay -clock clock -min 0 [get ports Yout[9]]
    set output delay -clock clock -min 0 [get ports Yout[10]]
    set output delay -clock clock -min 0 [get ports Yout[11]]
    set_output_delay -clock clock -min 0 [get_ports Yout[12]]
    set output delay -clock clock -min 0 [get ports Yout[13]]
    set output delay -clock clock -min 0 [get ports Yout[14]]
    set output delay -clock clock -min 0 [get ports Yout[15]]
    set output delay -clock clock -min 0 [get_ports Yout[16]]
16.3. CORDIC.pcon (for PD):
    create die area -coordinate {{0 0} {340 250}}
    #create placement blockage -name Blockage1 -coordinate {0 80 20 100}
    #set aspect ratio
    #set utilization
    #create site row
    #set port side
    #create terminal
    #set cell location
    #create_voltage_area
    #create bounds
    #create route guide
    #create net shape
    #create user shape
    #set pin physical constraints
    #create_pin_guide
    #create via master
    #create via
    #create track
    #set keepout margin
    #compute polygons
16.4. initial setup icc.tcl:
### Inital design setup
set sh output log file "logs/init design.log"
```

```
set LIBRARY HOME "/home/synopsys/pdk/scl pdk/stdlib/" ;# Parent home for
synopsys libraries
set LOGICAL LIBRARY PATH "${LIBRARY_HOME}/fs120/liberty/lib_flow_ss";#
Additional search path to be added to the default search path
set TARGET LIBRARY FILES
"/home/synopsys/pdk/scl pdk/stdlib/fs120/liberty/lib flow ss/tsl18fs120 scl ss.
    ;# Target technology logical libraries
## update library files
set app var search path "${LOGICAL LIBRARY PATH} $search path"
set app var target library $TARGET LIBRARY FILES
set app var link library "* $target library"
set MW_REFERENCE_LIB_DIRS " ${LIBRARY_HOME}/fs120/mw/fs120_sc1/" ;# milkyway
reference libraries
set mw logic0 net VSS
set mw logic1 net VDD
set tlu plus files -max tluplus
"/home/synopsys/pdk/scl pdk/design kit/icc tech/tluplus/RCE TS18SL SCL STAR RCX
T 4M1L TYP.tlup"
set tech2itf map
"/home/synopsys/pdk/scl_pdk/design_kit/icc_tech/RCE_TS18SL_STAR_RCXT_4M1L.map"
create mw lib -technology
"/home/synopsys/pdk/scl pdk/design kit/icc tech/icc.tf" -mw reference library
$MW REFERENCE LIB DIRS CORDIC.mw
#create mw lib -technology
/home/synopsys/pdk/scl pdk/stdlib/fs120/lef/ts1180fs120 scl.lef -
mw reference library $MW REFERENCE LIB DIRS FIFO.mw
open mw lib CORDIC.mw
#read verilog
/home/synopsys/pdk/scl pdk/stdlib/fs120/verilog/tmax model/lib flow ff/verilog.
#read verilog
/home/synopsys/pdk/scl pdk/stdlib/fs120/verilog/tmax model/lib flow ff/verilog
udp.v
```

```
import_design -format "ddc" ../CORDIC_topo1.ddc -top CORDIC
save mw cel -design "CORDIC.CEL;1"
current design CORDIC
uniquify_fp_mw_cel
link
#read_sdc /home/userdata/skl/SCL_example/Synthesis/scripts/const/fifo.sdc
save mw cel -as CORDIC
16.5 floorplan_icc.tcl:
gui start
set sh_output_log_file "logs/floorplan.log"
create floorplan -control type aspect ratio -core aspect ratio 1 -
core utilization 0.6 -flip first row -left io2core 100 -bottom io2core 100 -
right io2core 100 -top io2core 100
create fp placement
current_design CORDIC
derive pg_connection -power_net {VDD} -ground_net {VSS} -power_pin {VDD} -
ground pin {VSS}
set_fp_rail_constraints -add_layer -layer TOP_M -direction horizontal -
max strap 10 -min strap 3 -max width 5 -min width 5 -spacing minimum
set fp rail constraints -add layer -layer M3 -direction vertical -max strap 10
-min_strap 3 -max_width 5 -min_width 5 -spacing minimum
set fp rail constraints -set ring -nets {VSS VDD} -horizontal ring layer {
TOP_M } -vertical_ring_layer { M3 } -ring_width 10 -ring_spacing 5 -ring_offset
5 -extend strap core ring
synthesize fp rail -nets {VDD VSS} -voltage supply 1.8 -synthesize power plan
-power budget 80
commit_fp_rail
```

```
preroute_standard_cells -extend_for_multiple_connections -extension_gap 16 -
connect horizontal -remove floating pieces -do not route over macros -
fill empty rows -port filter mode off -cell master filter mode off -
cell instance filter mode off -voltage area filter mode off -route type {P/G
Std. Cell Pin Conn}
analyze fp rail -nets {VDD VSS} -power budget 80 -voltage supply 1.8
create_fp_placement -incremental all
set_zero_interconnect_delay_mode true
set timing enable multiple clocks per reg false
report_timing
report power
report area
check_physical_design -stage pre_place_opt
write_def -output ./newrfidnew1_fp.def
puts "floorplan done!!!!!"
16.6 placement_icc.tcl:
qui start
set sh_output_log_file "logs/placement_icc.log"
set buffer opt strategy -effort high
#set_power_options -leakage true
#set power options -dynamic true -low power placement true
#read saif -input ./rfid.saif -instance tb/xf
place opt -congestion
check physical design -stage pre clock opt
write def -output ./rfid1 place.def
report placement utilization > ./rfid1 util.rpt
report timing -delay max -max paths 20 > ./rfid1 place.setup.rpt
report timing -delay min -max paths 40 > ./rfid1 place.hold.rpt
16.7 cts.tcl:
```

```
gui_start
set sh_output_log_file "logs/cts.log"
set cts enable clock at hierarchical pin true
clock opt -only cts
## setup time fix
## clock opt -only psyn
## clock opt -sizing
## hold_time fix
## clock_opt -only_hold_time
report_clock_tree
check routeability
report_timing -max_paths 20 -delay max > ./rfid1_cts.setup.rpt
report timing -max paths 20 -delay min > ./rfid1 cts.hold.rpt
16.8 routing_icc.tcl:
gui start
set sh_output_log_file "logs/routing_icc.log"
set route zrt common options -post detail route redundant via insertion high -
concurrent redundant via mode insert at high cost -
concurrent_redundant_via_effort_level high
route zrt group -all clock nets -reuse existing global route true
route_zrt_auto
route opt
write def -output ./rfid route.def
report placement utilization > ./rfid route util.rpt
report_qor > ./rfid_route_qor.rpt
report timing -max paths 20 -delay max > ./rfid route.setup.rpt
report_timing -max_paths 20 -delay min > ./rfid_route.hold.rpt
16.9 extract icc.tcl:
### Extraction
set sh output log file "logs/extract.log"
extract rc -coupling cap -routed nets only -incremental
```

```
##write parasitic to a file for delay calculations tools (e.g PrimeTime).
write_parasitics -output ./output/CORDIC_extracted.spef -format SPEF

##Write Standard Delay Format (SDF) back-annotation file
write_sdf ./output/CORDIC_extracted.sdf

##Write out a script in Synopsys Design Constraints format
write_sdc ./const/CORDIC_extracted.sdc

##Write out a hierarchical Verilog file for the current design, extracted from
layout
#ungroup -all -flatten
write_verilog ./output/CORDIC_extracted.v

##Save the cel and report timing
report_timing -max_paths 20 -delay max > reports/CORDIC_extracted.setup.rpt
report_timing -max_paths 20 -delay min > reports/CORDIC_extracted.hold.rpt

report_power > reports/CORDIC_power.rpt
save_mw_cel -as CORDIC_extracted
```