

# <u>54</u>

### Power Electronics



Fig. 2.23 Class F commutation circuit

Fig. 2.24 Associated waveforms

## SOLVED EXAMPLES

**Example 2.9** For the Class C commutation circuit of Fig. 2.17, the d.c. source voltage  $E_{\rm dc} = 120$  V and current through  $R_1$  and  $R_2 = 20$  A. The turn-off time of both the SCRs is 60  $\mu$ s. Calculate the value of commutating capacitance C for successful commutation.

**Solution:** The resistances  $R_1 = R_2 = \frac{E_{dc}}{I} = \frac{120}{20} = 6 \text{ W}$ 

Now, we have the relation for C for successful commutation as

$$C = 1.44 \cdot \frac{t_{\text{off}}}{R_1} = 1.44 \times \frac{60 \times 10^{-6}}{6} = 14.4 \,\mu\text{F}.$$

**Example 2.10** For the Class D commutation circuit of Fig. 2.19, compute the value of the commutation, capacitor C and commutating inductor L for the following

voltage  $E_{dc} = 120$  V and current through  $R_1$  and  $R_2 = 20$  A. The turn-off time of both the SCRs is 60  $\mu$ s. Calculate the value of commutating capacitance C for successful commutation.

**Solution:** The resistances 
$$R_1 = R_2 = \frac{E_{dc}}{I} = \frac{120}{20} = 6$$
 W

Now, we have the relation for C for successful commutation as

$$C = 1.44 \cdot \frac{t_{\text{off}}}{R_1} = 1.44 \times \frac{60 \times 10^{-6}}{6} = 14.4 \,\mu\text{F}.$$

**Example 2.10** For the Class D commutation circuit of Fig. 2.19, compute the value of the commutations capacitor C and commutating inductor L for the following data:

$$E_{dc} = 50V$$
,  $I_{L(max)} = 50$  A,  $t_{vff}$  of  $SCR_1 = 30 \,\mu s$ 

Chopping frequency f = 500 Hz and the load voltage variation required is 10 to Pigge emysur Nagaraj

100/0

Solution: For reliable operation, let us assume 50% tolerance on turn-off time of SCR<sub>1</sub>.

$$t_{\text{off}} = \left(30 + \frac{50}{100} \times 30\right) = 45 \mu s$$

Now, we have the relation for the commutating capacitor, C as

$$C = \frac{I_L t_{\text{off}}}{E_{\text{dc}}} = \frac{50 \times 45 \times 10^{-6}}{50} = C = 45 \,\mu\text{F}.$$

The resetting time for capacitor voltage could be reduced by decreasing the value of L, but the peak capacitor current would increase as seen from Eq. (2.51). A large resetting time would limit the minimum voltage available at the load, which means the range of voltage available at the load is reduced.

Therefore, the minimum load voltage available is given by

$$V_{0(\min)} = \frac{t_1 - t_2}{T} E_{dc}$$

where t is chopping time period, or

$$V_{0_{\text{(min)}}} = \frac{\pi \sqrt{LC}}{T} E_{\text{dc}}$$

$$\therefore L \le \left(\frac{V_{0_{(min)}}}{E_{dc}}\right)^2 \frac{T^2}{\pi^2 C} \tag{i}$$

Given

$$V_{0(min)} = 10\%(50) = 5 \text{ V}$$

$$T = \frac{1}{f} = 2 \times 10^{-3} \text{ s}$$

PradeepmysurNagaraj

$$L \le \left(\frac{V_{0_{(min)}}}{E_{dc}}\right)^2 \frac{T^2}{\pi^2 C}$$
Given
$$V_{0(min)} = 10\%(50) = 5 \text{ V}$$

$$T = \frac{1}{f} = 2 \times 10^{-3} \text{ s}$$

Also, we have the relation

$$L \ge C \left(\frac{E_{\text{dc}}}{I_{L_{\text{(max)}}}}\right)^2$$
 or  $L \ge 45 \times 10^{-6} \left(\frac{50}{50}\right)^2$ 

 $L \le \frac{(2 \times 10^{-3})^2}{\pi^2 \times 45 \times 10^{-6}} \times \left(\frac{5}{50}\right)^2$  or  $L \le 90 \,\mu\text{H}$ 

PradeepmysurNagaraj

$$L \le \frac{(2 \times 10^{-3})^2}{\pi^2 \times 45 \times 10^{-6}} \times \left(\frac{5}{50}\right)^2$$
 or  $L \le 90 \,\mu\text{H}$ 

Also, we have the relation

$$L \ge C \left(\frac{E_{\text{dc}}}{I_{L_{\text{tenax}}}}\right)^2$$
 or  $L \ge 45 \times 10^{-6} \left(\frac{50}{50}\right)^2$ 

or  $L \ge 45 \,\mu\text{H}$ 

Hence, the range of commutating inductor is 45  $\mu$ H < L < 90  $\mu$ H. The choice of lower value of L would allow a larger voltage variation at the load.

#### 2.11 THYRISTOR RATINGS

All semiconductor devices have definite limits to their capability and exceeding

$$\therefore \qquad L \le \left(\frac{V_{0_{(min)}}}{E_{dc}}\right)^2 \frac{T^2}{\pi^2 C} \tag{i}$$

Given

$$V_{0(\text{min})} = 10\%(50) = 5 \text{ V}$$
  
$$T = \frac{1}{f} = 2 \times 10^{-3} \text{ s}$$

$$L \le \frac{(2 \times 10^{-3})^2}{\pi^2 \times 45 \times 10^{-6}} \times \left(\frac{5}{50}\right)^2 \quad \text{or} \quad L \le 90 \,\mu\text{H}$$

Also, we have the relation

$$L \ge C \left(\frac{E_{\text{dc}}}{I_{L_{\text{(max)}}}}\right)^2$$
 or  $L \ge 45 \times 10^{-6} \left(\frac{50}{50}\right)^2$ 

Pradeepmysur, Nagaraj

many ways as under:

| Transistors                                                                                                                             | Thyristors                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| <ol> <li>Transistor is a three-layer, two</li></ol>                                                                                     | <ol> <li>Thyristor is a four layer, three junction</li></ol>                        |
| junction device.                                                                                                                        | device.                                                                             |
| (2) To keep a transistor in the                                                                                                         | (2) Thyristors require a pulse to make                                              |
| conducting state, a continuous                                                                                                          | it conducting and thereafter it                                                     |
| base current is required.                                                                                                               | remain conducting.                                                                  |
| (3) When transistors (power<br>transistor) conduct appreciable<br>current, the forward voltage drop is<br>of the order of 0.3 to 0.8 V. | (3) The forward voltage drop across<br>the device is of the order of 1.2 to<br>2 V. |
| (4) The voltage and current ratings of                                                                                                  | (4) Due to the difference in fabrication                                            |
| transistors available at present are                                                                                                    | and operation, thyristors with very                                                 |
| not as high as those of thyristors.                                                                                                     | high voltage and current ratings are                                                |
| radeepmysurNagaraj                                                                                                                      | available.                                                                          |

- (9) There has been little operating experience in high power applications of transistors. Power transistors or Darlington pairs are more susceptible to failure.
- (9) Thyristor circuits, on the other hand, have a proven record of many years of reliable operation.

## **REVIEW QUESTIONS**

- 2.1 Describe the different modes of operation of a thyristor with the help of its static V-I characteristic.
- 2.2 Describe the holding current and latching current as applicable to an SCR with the help of its static V-I characteristic.
- 2.3 With the help of a neat diagram, explain the two transistor analogy of an SCR. Also discuss the triggering conditions of SCR.
- 2.4 Give the constructional details of an SCR. Sketch its schematic diagram and