

Figure: A four-level memory hierarchy with uncleasing capacity and decreasing speed and cost from low to high devels.

| Memory Level<br>Charaeteristics | Level o<br>CPU<br>Registers | Level 1<br>cache      | Level 2<br>Main<br>Memory | Level 3<br>Disk<br>Storage       | Level 4<br>Tape<br>Storage       |
|---------------------------------|-----------------------------|-----------------------|---------------------------|----------------------------------|----------------------------------|
| Deutce<br>techonology           | RCL                         | &56K-bit<br>SRAM      | HM-bit<br>DRAM            | 1-Gbyte<br>magnetic<br>disk Unit | 5-46yte<br>magnetic<br>tape Unit |
| Hone, to                        | 10ns                        | 25-40ms               | 60-100ns                  | 12-20ms                          | 2-20 min<br>(Search time)        |
| (in bytes)                      | 512 bytes                   | 128 k by tes          | 512 mbyles                | 60-228<br>Gbytes                 | 51266yles-                       |
| Cost ci<br>(in cents/kB)        | 18,000                      | 72                    | 5.6                       | 0.23                             | 2 Tby tes.                       |
| Bandwidth,<br>bi(In MBIS)       | 400 - 800                   | 250- HOO              | 80-133                    | 3-5                              | 0.18-0.23                        |
| Unit of transfer, x:            | H-8 bytes<br>Per word       | 32 bytes<br>Per block | 0.5-1 Kbyles<br>Per page  |                                  | Backup                           |
| Auocation                       | compiler                    | Hardware              |                           | operating System/user            | System/User.                     |

Table: Memory characteristics of a typical Mainframe computer in 1993 SANTHOSH KUMARR

## Hierarchical Memory Technology

- Memory in system is usually characterized as appearing at various levels (0, 1, ...) in a hierarchy, with level 0 being CPU registers and level 1 being the cache closest to the CPU.
- Each level is characterized by five parameters:
  - access time t<sub>i</sub> (round-trip time from CPU to ith level)
  - memory size s<sub>i</sub> (number of bytes or words in the level)
  - cost per byte ci
  - transfer bandwidth b<sub>i</sub> (rate of transfer between levels)





#### -----

### The Inclusion Property

D

The inclusion property is stated as:

$$M_1 \subset M_2 \subset ... \subset M_n$$

The implication of the inclusion property is that all items of information in the "innermost" memory level (cache) also appear in the outer memory levels.

The inverse, however, is not necessarily true. That is, the presence of a data item in level M<sub>i+1</sub> does not imply its presence in level M<sub>i</sub>. We call a reference to a missing item a "miss."

# The Coherence Property

- The inclusion property is, of course, never completely true, but it does represent a desired state. That is, as information is modified by the processor, copies of that information should be placed in the appropriate locations in outer memory levels.
- The requirement that copies of data items at successive memory levels be consistent is called the "coherence property."

# Locality of References

- In most programs, memory references are assumed to occur in patterns that are strongly related (statistically) to each of the following:
  - Temporal locality if location M is referenced at time t, then it (location M) will be referenced again at some time  $t+\Delta t$ .
  - Spatial locality if location M is referenced at time t, then another location  $M\pm\Delta m$  will be referenced at time  $t+\Delta t$ .
  - Sequential locality if location M is referenced at time t, then locations M+1, M+2, ... will be referenced at time  $t+\Delta t$ ,  $t+\Delta t'$ , etc.
- In each of these patterns, both ∆m and ∆t are "small."
- ## H&P suggest that 90 percent of the execution time in most programs is spent executing only 10 percent of the code.

#### SANTHOSH KUMAR R

# Working Sets

- The set of addresses (bytes, pages, etc.) referenced by a program during the interval from t to t+ω, where ω is called the working set parameter, changes slowly.
- This set of addresses, called the <u>working set</u>, should be present in the higher levels of M if a program is to execute efficiently (that is, without requiring numerous movements of data items from lower levels of M). This is called the <u>working set</u> <u>principle</u>.

SANTHOSH KUMAR R

#### Hit Ratios

- When a needed item (instruction or data) is found in the level of the memory hierarchy being examined, it is called a <u>hit</u>. Otherwise (when it is not found), it is called a <u>miss</u> (and the item must be obtained from a lower level in the hierarchy).
- The <u>hit ratio</u>, h, for M<sub>i</sub> is the probability (between 0 and 1) that a needed data item is found when sought in level memory M<sub>i</sub>.
- The <u>miss ratio</u> is obviously just 1-h<sub>i</sub>.
- We assume  $h_0 = 0$  and  $h_n = 1$ .