### Advanced Processor Technology

- Design Space of Processors
- Instruction-Set Architectures
- CISC Scalar Processors
- RISC Scalar Processors

### Superscalar and Vector Processors

- Superscalar Processors
- VLIW Architecture
- Vector and Symbolic Processors

## Design space of processors

 Mapping processor families onto a coordinated space of

clock rate vs cycles per instruction (CPI)

- Trends:-
  - Clock rates are moving from low to high

(implementation technology)

CANTHORNING MADEBLA



#### Instruction Pipeline

- Typical instruction execution involves four phases: fetch, decode, execute & write-back
- Often executed by instruction pipeline



#### Definitions (instruction pipeline)

- Instruction pipeline cycle clock period of the instruction pipeline
- Instruction issue latency time (cycles) required between issuing of two adjacent instructions
- Instruction issue rate number of instructions issued per cycle



#### Processors & Coprocessors

- Central processor of computer is called CPU
  - Scalar processor
  - Multiple functional units
  - Floating point accelerator
- Floating point unit can be coprocessor
  - Attached with CPU
  - Executes instructions dispatched by CPU
  - Can't be used alone, can't handle I/O operations

# Complex Instruction Set Computing (CISC)

- Add more and more functions into the hardware, thereby making instruction set very large & complex
- Characterized by microprogrammed control
- Typical CISC contains 120 350 instructions
- Uses a small set of 8 24 general purpose registers
- Large number of memory reference instructions
- More than a dozen addressing modes
- HLL statements directly implemented in hardware
- Improve execution efficiency

# Reduced Instruction Set Computing (RISC)

- Only 25% of large set of instructions used frequently 95% of the time → 75% of hardware supported functions not used
- Why use valuable hardware which is rarely used?
- Push all these rare instructions to software, only frequently used instructions are done by hardware
- Characterized by hardwired control
- Typical RISC contains less than 100 instructions
- Fixed instruction format (32 bit)
- Large general purpose registers, most instructions are register based
- Memory access only by load/store instructions

ANTHOSI/3K-51/dAlResRing modes

#### CISC vs RISC Architectures



(a) The CISC architecture with microprogrammed control and unified cache



(b) The RISC architecture with hardwired control and split instruction cache and data cache.

Figure 4.4 Distinctions between typical RISC and typical CISC processor architectures. (Courtesy of Gordon Bell, 1989)

Table 4.2 Characteristics of CISC and RISC Architectures

| Architectural<br>Characteristic                       | Complex Instruction Set<br>Computer (CISC)                                                              | Reduced Instruction Set<br>Computer (RISC)                                                    |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| Instruction-set<br>size and<br>instruction<br>formats | Large set of instructions with variable formats (16-64 bits per instruction).                           | Small set of instructions with fixed (32-bit) format and most register-based instructions.    |
| Addressing<br>modes                                   | 12-24.                                                                                                  | Limited to 3–5.                                                                               |
| General-<br>purpose<br>registers and<br>cache design  | 8-24 GPRs, mostly with a unified cache for instructions and data, recent designs also use split caches. | Large numbers (32-192) of<br>GPRs with mostly split data<br>cache and instruction cache.      |
| Clock rate and<br>CPI                                 | 33-50 MHz in 1992 with a CPI<br>between 2 and 15.                                                       | 50-150 MHz in 1993 with one<br>cycle for almost all instructions<br>and an average CPI < 1.5. |
| CPU Control                                           | Most microcoded using control<br>memory (ROM), but modern<br>CISC also uses hardwired<br>control.       | Most hardwired without control memory.                                                        |