











MSP430i2041, MSP430i2040 MSP430i2031, MSP430i2030

MSP430i2021, MSP430i2020





# MSP430i204x, MSP430i203x, MSP430i202x Mixed-Signal Microcontrollers

### 1 Device Overview

### 1.1 Features

- Supply Voltage Range 2.2 V to 3.6 V
- 16-Bit RISC Architecture, up to 16.384-MHz System Clock
- Power Consumption
  - Active Mode (AM):
     All System Clocks Active
     275 µA/MHz at 16.384-MHz, 3.0 V, Flash Program Execution (Typical)
  - Standby Mode (LPM3):
     Watchdog Timer Active, Full RAM Retention 210 µA at 3.0 V (Typical)
  - Off Mode (LPM4):
     Full RAM Retention
     70 µA at 3.0 V (Typical)
  - Shutdown Mode (LPM4.5):75 nA at 3.0 V (Typical)
- Wake Up From Standby Mode in 1 µs
- Memories
  - Up to 32KB of Flash Main Memory
  - 1KB of Flash Information Memory
  - Up to of 2KB of RAM
- Power Management System
  - Integrated LDO With 1.8-V Regulated Core Supply Voltage
  - Supply Voltage Monitor With Programmable Level Detection
  - Brownout Detector
  - Built-in Voltage Reference
  - Temperature Sensor

### 1.2 Applications

- Metering
- Submetering

- · Clock System
  - 16.384-MHz Internal DCO
  - DCO Operation With Internal or External Resistor
  - External Digital Clock Source
- Up to Four 24-Bit Sigma-Delta Analog-to-Digital Converters (ADCs) With Differential PGA Inputs
- Two 16-Bit Timers With Three Capture/Compare Registers Each
- Enhanced Universal Serial Communication Interfaces (eUSCIs)
  - eUSCI\_A0
    - Enhanced UART With Automatic Baud-Rate Detection
    - IrDA Encoder and Decoder
    - Synchronous SPI
  - eUSCI B0
    - Synchronous SPI
    - I<sup>2</sup>C
- 16-Bit Hardware Multiplier
- Serial Onboard Programming, No External Programming Voltage Needed
- Programmable Code Protection
- On-Chip Emulation Module
- Family Members are Summarized in Section 3
- Available in 28-Pin TSSOP (PW) and 32-Pin VQFN (RHB) Packages
- For Complete Module Descriptions, See the MSP430i2xx Family User's Guide (SLAU335)
- Power Monitoring and Control
- Industrial Sensors

# TEXAS INSTRUMENTS

### 1.3 Description

The MSP430i204x, MSP430i203x, MSP430i202x devices consist of a powerful 16-bit RISC CPU, a DCO-based clock system that generates system clocks, a power management module (PMM) with built-in voltage reference and voltage monitor, two to four 24-bit sigma-delta analog-to-digital converters (ADCs), a temperature sensor, a 16-bit hardware multiplier, two 16-bit timers, one eUSCI-A module and one eUSCI-B module, a watchdog timer (WDT), and up to 16 I/O pins.

## **Device Information**(1)

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)(2) |
|----------------|------------|--------------------|
| MSP430i2041PW  | TSSOP (28) | 9.7 mm x 4.4 mm    |
| MSP430i2041RHB | VQFN (32)  | 5 mm x 5 mm        |

- (1) For the most current part, package, and ordering information for all available devices, see the Package Option Addendum in Section 9, or see the TI web site at www.ti.com.
- (2) The sizes shown here are approximations. For the package dimensions with tolerances, see the Mechanical Data in Section 9.

## 1.4 Functional Block Diagram

Figure 1-1 shows the functional block diagram for the MSP430i204x devices in the RHB package. For the functional block diagrams of all device variants and packages, see Section 6.2.



Figure 1-1. Functional Block Diagram - RHB Package - MSP430i204x





| 1 | Devi | ce Overview                                                  | <u>1</u>   | 6.2    | Functional Block Diagrams             | 33        |
|---|------|--------------------------------------------------------------|------------|--------|---------------------------------------|-----------|
|   | 1.1  | Features                                                     | . 1        | 6.3    | CPU                                   | 36        |
|   | 1.2  | Applications                                                 | . 1        | 6.4    | Instruction Set                       | 37        |
|   | 1.3  | Description                                                  | . 2        | 6.5    | Operating Modes                       | 38        |
|   | 1.4  | Functional Block Diagram                                     | <u>2</u>   | 6.6    | Interrupt Vector Addresses            | 39        |
| 2 | Revi | sion History                                                 | <u>3</u>   | 6.7    | Special Function Registers            | 40        |
| 3 | Devi | ce Comparison                                                | 4          | 6.8    | Flash Memory                          | 40        |
| 4 | Tern | ninal Configuration and Functions                            | . <u>5</u> | 6.9    | JTAG Operation                        | 41        |
|   | 4.1  | Pin Diagrams                                                 | . <u>5</u> | 6.10   | Peripherals                           | 43        |
|   | 4.2  | Signal Descriptions                                          | <u>11</u>  | 6.11   | Memory                                | <u>55</u> |
|   | 4.3  | Pin Multiplexing                                             | <u>13</u>  | 6.12   | Identification                        | 59        |
|   | 4.4  | Connection of Unused Pins                                    | <u>13</u>  | 7 Арр  | lications, Implementation, and Layout | 60        |
| 5 | Spec | cifications                                                  | 14         | 8 Devi | ice and Documentation Support         | 62        |
|   | 5.1  | Absolute Maximum Ratings                                     | <u>14</u>  | 8.1    | Device Support                        | 62        |
|   | 5.2  | Handling Ratings                                             | <u>14</u>  | 8.2    | Documentation Support                 | 65        |
|   | 5.3  | Recommended Operating Conditions                             | <u>14</u>  | 8.3    | Related Links                         | 65        |
|   | 5.4  | Active Mode Supply Current (Into V <sub>CC</sub> ) Excluding |            | 8.4    | Community Resources                   | 65        |
|   |      | External Current                                             | <u>15</u>  | 8.5    | Trademarks                            | 66        |
|   | 5.5  | Low-Power Mode Supply Currents (Into V <sub>CC</sub> )       | 15         | 8.6    | Electrostatic Discharge Caution       | 66        |
|   | E C  | Excluding External Current                                   |            | 8.7    | Glossary                              | 66        |
| 6 | 5.6  | Timing and Switching Characteristics                         | _ (        | 9 Mec  | hanical Packaging and Orderable       |           |
| v |      | illed Description                                            |            | Info   | rmation                               | 66        |
|   | 6.1  | Overview                                                     | <u>32</u>  | 9.1    | Packaging Information                 | 66        |
|   |      |                                                              |            |        |                                       |           |

## 2 Revision History

**INSTRUMENTS** 

| DATE        | REVISION | NOTES           |
|-------------|----------|-----------------|
| August 2014 | *        | Initial Release |

## Instruments

## 3 Device Comparison

Family members available are summarized in Table 3-1.

Table 3-1. Device Comparison<sup>(1)</sup>

|             |               |              |                    |            |                        | eUS                              | CI                                  |     |                 |
|-------------|---------------|--------------|--------------------|------------|------------------------|----------------------------------|-------------------------------------|-----|-----------------|
| Device      | Flash<br>(KB) | SRAM<br>(KB) | SD24<br>Converters | Multiplier | Timer_A <sup>(2)</sup> | Channel A:<br>UART, IrDA,<br>SPI | Channel B:<br>SPI, I <sup>2</sup> C | I/O | Package<br>Type |
| MSP430i2041 | 32            | 2            | 4                  | 1          | 2.2                    | 1                                | 1                                   | 16  | 32 RHB          |
| W3F430I2041 | 32            | 2            | 4                  | 1          | 3, 3                   | ı                                | Į.                                  | 12  | 28 PW           |
| MSP430i2040 | 16            | 1            | 4                  | 1          | 3, 3                   | 1                                | 1                                   | 16  | 32 RHB          |
| W3F430I2040 | 10            | ļ            | 4                  | 1          | 3, 3                   | ı                                |                                     | 12  | 28 PW           |
| MSP430i2031 | 32            | 2            | 3                  | 1          | 3, 3                   | 1                                | 1                                   | 16  | 32 RHB          |
| W3F430I2031 | 32            | 2            | 3                  | 1          | 3, 3                   | ı                                | Į.                                  | 12  | 28 PW           |
| MSP430i2030 | 16            | 1            | 3                  | 1          | 3, 3                   | _                                | 1                                   | 16  | 32 RHB          |
| W3F430I2030 | 10            | '            | 3                  | 1          | 3, 3                   | '                                |                                     | 12  | 28 PW           |
| MSP430i2021 | 32            | 2            | 2                  | 1          | 3, 3                   | 1                                | 1                                   | 16  | 32 RHB          |
| W3F430I2021 | 32            | 2            | 2                  | 1          | 3, 3                   | '                                | 1                                   | 12  | 28 PW           |
| MSP430i2020 | 16            | 1            | 2                  | 1          | 3, 3                   | 1                                | 1                                   | 16  | 32 RHB          |
| W3F430I2020 | 10            | '            | 2                  | 1          | 3, 3                   | '                                |                                     | 12  | 28 PW           |

<sup>(1)</sup> For the most current part, package, and ordering information for all available devices, see the *Package Option Addendum* in Section 9, or see the TI web site at <a href="https://www.ti.com">www.ti.com</a>.

<sup>(2)</sup> Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_A, the first instantiation having 3 and the second instantiation having 5 capture compare registers and PWM output generators, respectively.



## 4 Terminal Configuration and Functions

## 4.1 Pin Diagrams

**NSTRUMENTS** 

Figure 4-1 shows the pin assignments for the MSP430i2041 and MSP430i2040 devices in the RHB package.



NOTE: It is recommended to connect the thermal pad on the RHB package to DVSS.

Figure 4-1. 32-Pin RHB Package (Top View) - MSP430i2041, MSP430i2040

TEXAS INSTRUMENTS

Figure 4-2 shows the pin assignments for the MSP430i2041 and MSP430i2040 devices in the PW package.



Figure 4-2. 28-Pin PW Package (Top View) - MSP430i2041, MSP430i2040





www.ti.com

Figure 4-3 shows the pin assignments for the MSP430i2031 and MSP430i2030 devices in the RHB package.



NOTE: It is recommended to connect the thermal pad on the RHB package to DVSS.

NOTE: It is recommended to connect NC pins to AVSS.

Figure 4-3. 32-Pin RHB Package (Top View) - MSP430i2031, MSP430i2030

TEXAS INSTRUMENTS

Figure 4-4 shows the pin assignments for the MSP430i2031 and MSP430i2030 devices in the PW package.



NOTE: It is recommended to connect NC pins to AVSS.

Figure 4-4. 28-Pin PW Package (Top View) - MSP430i2031, MSP430i2030



Figure 4-5 shows the pin assignments for the MSP430i2021 and MSP430i2020 devices in the RHB package.



NOTE: It is recommended to connect the thermal pad on the RHB package to DVSS.

NOTE: It is recommended to connect NC pins to AVSS.

STRUMENTS

Figure 4-5. 32-Pin RHB Package (Top View) - MSP430i2021, MSP430i2020

Figure 4-5 shows the pin assignments for the MSP430i2021 and MSP430i2020 devices in the PW package.



NOTE: It is recommended to connect NC pins to AVSS.

Figure 4-6. 28-Pin PW Package (Top View) - MSP430i2021, MSP430i2020



## 4.2 Signal Descriptions

Table 4-1 describes the signals for all device variants and package options.

**Table 4-1. Signal Descriptions** 

| TERMINAL               |        |                   |                                  |                                                                                                           |  |  |  |
|------------------------|--------|-------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|--|
|                        | NO     | D. <sup>(2)</sup> | I/O <sup>(1)</sup>               | DESCRIPTION                                                                                               |  |  |  |
| NAME                   | PW     | RHB               |                                  |                                                                                                           |  |  |  |
| A0.0+                  | 1      | 1                 | ı                                | SD24 positive analog input A0.0. <sup>(3)</sup>                                                           |  |  |  |
| A0.0-                  | 2      | 2                 | I                                | SD24 negative analog input A0.0. (3)                                                                      |  |  |  |
| A1.0+                  | 3      | 3                 | I                                | SD24 positive analog input A1.0. (3)                                                                      |  |  |  |
| A1.0-                  | 4      | 4                 | I                                | SD24 negative analog input A1.0. (3)                                                                      |  |  |  |
| A2.0+                  | 5      | 5                 | ı                                | SD24 positive analog input A2.0. (3)(4)                                                                   |  |  |  |
| A2.0-                  | 6      | 6                 | ı                                | SD24 negative analog input A2.0. (3)(4)                                                                   |  |  |  |
| A3.0+                  | 7      | 7                 | I                                | SD24 positive analog input A3.0. (3)(4)(5)                                                                |  |  |  |
| A3.0-                  | 8      | 8                 | ı                                | SD24 negative analog input A3.0. (3)(4)(5)                                                                |  |  |  |
| VREF <sup>(6)</sup>    | 9      | 9                 | ı                                | SD24 external reference voltage input.                                                                    |  |  |  |
| AVSS                   | 10     | 10                |                                  | Analog supply voltage, negative terminal.                                                                 |  |  |  |
|                        |        |                   |                                  | External resistor pin for DCO.                                                                            |  |  |  |
| ROSC                   | 11     | 11                |                                  | Recommended resistor must be connected between ROSC and AVSS for DCO operation in external resistor mode. |  |  |  |
|                        |        |                   |                                  | Recommended to connect ROSC to AVSS while operating DCO in internal resistor mode.                        |  |  |  |
| DVSS                   | 12     | 12                |                                  | Digital supply voltage, negative terminal.                                                                |  |  |  |
| VCC                    | 13     | 13                |                                  | Analog and digital supply voltage, positive terminal.                                                     |  |  |  |
| VCORE (7)              | 14     | 14                |                                  | Regulated core power supply (internal use only, no external current loading).                             |  |  |  |
| RST/NMI/SBWTDIO        | 15     | 15                | I/O                              | Reset or non-maskable interrupt input.                                                                    |  |  |  |
|                        |        |                   |                                  | Spy-Bi-Wire test data input/output for device programming and test.                                       |  |  |  |
| TEST/SBWTCK            | 16     | 16                | ı                                | Selects test mode for JTAG pins on P1.0 to P1.3.                                                          |  |  |  |
|                        |        |                   |                                  | Spy-Bi-Wire test clock input for device programming and test.                                             |  |  |  |
|                        |        |                   |                                  | General-purpose digital I/O pin.                                                                          |  |  |  |
|                        |        |                   |                                  | , , , , ,                                                                                                 |  |  |  |
| P1.0/UCA0STE/MCLK/TCK  | 17     | 17                | I/O                              | eUSCI_A0 SPI slave transmit enable (direction controlled by eUSCI).                                       |  |  |  |
|                        |        |                   |                                  | MCLK output.                                                                                              |  |  |  |
|                        |        |                   |                                  | JTAG test clock. TCK is the clock input port for device programming and test.                             |  |  |  |
|                        |        |                   | General-purpose digital I/O pin. |                                                                                                           |  |  |  |
|                        |        |                   |                                  | eUSCI_A0 clock input/output (direction controlled by eUSCI).                                              |  |  |  |
| P1.1/UCA0CLK/SMCLK/TMS | TMS 18 |                   | I/O                              | SMCLK output.                                                                                             |  |  |  |
|                        |        |                   |                                  | JTAG test mode select. TMS is used as an input port for device programming and test.                      |  |  |  |

<sup>(1)</sup> I = input, O = output

<sup>(2)</sup> N/A = not available

<sup>(3)</sup> It is recommended to short unused analog input pairs and connect them to analog ground (see Section 4.4 for recommendations on all unused pins).

<sup>(4)</sup> Not available on MSP430i2021 and MSP430i2020 devices.

<sup>(5)</sup> Not available on MSP430i2031 and MSP430i2030 devices.

<sup>(6)</sup> When SD24 operates with internal reference (SD24REFS = 1) the VREF pin must not be loaded externally. Only the recommended capacitor value, C<sub>VREF</sub> must be connected at VREF pin to AVSS (see Table 5-19).

<sup>(7)</sup> VCORE is for internal use only. No external current loading is possible. VCORE should only be connected to the recommended capacitor value, C<sub>VCORE</sub> (see Section 5.3).



## Table 4-1. Signal Descriptions (continued)

| TERMINAL                                 |                          |                   |                                                            |                                                                                                            |
|------------------------------------------|--------------------------|-------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| NAME                                     | N                        | O. <sup>(2)</sup> | I/O <sup>(1)</sup>                                         | DESCRIPTION                                                                                                |
| NAME                                     | PW                       | RHB               |                                                            |                                                                                                            |
| D4 2/LICAODVD/LICAOCOMI/                 |                          |                   |                                                            | General-purpose digital I/O pin. eUSCI_A0 UART receive data or eUSCI_A0 SPI slave out/master in (direction |
| P1.2/UCA0RXD/UCA0SOMI/<br>ACLK/TDI/TCLK  | 19                       | 19                | I/O                                                        | controlled by eUSCI).  ACLK output.                                                                        |
|                                          |                          |                   |                                                            | JTAG test data input or test clock input for device programming and test.                                  |
|                                          |                          |                   |                                                            |                                                                                                            |
|                                          |                          |                   |                                                            | General-purpose digital I/O pin.                                                                           |
| P1.3/UCA0TXD/UCA0SIMO/<br>TA0CLK/TDO/TDI | 20                       | 20                | I/O                                                        | eUSCI_A0 UART transmit data or eUSCI_A0 SPI slave in/master out (direction controlled by eUSCI).           |
| TAUCEN/TDO/TDI                           |                          |                   |                                                            | Timer external clock input TACLK for TA0.                                                                  |
|                                          |                          |                   |                                                            | JTAG test data output port. TDO/TDI data output or programming data input terminal.                        |
|                                          |                          |                   |                                                            | General-purpose digital I/O pin.                                                                           |
| P1.4/UCB0STE/TA0.0                       | P1.4/UCB0STE/TA0.0 21 21 |                   | I/O                                                        | eUSCI_B0 SPI slave transmit enable (direction controlled by eUSCI).                                        |
|                                          |                          |                   | Timer TA0 CCR0 capture: CCI0A input, compare: Out0 output. |                                                                                                            |
|                                          |                          |                   |                                                            | General-purpose digital I/O pin.                                                                           |
| P1.5/UCB0CLK/TA0.1                       | 22                       | 22                | I/O                                                        | eUSCI_B0 clock input/output (direction controlled by eUSCI).                                               |
|                                          |                          |                   |                                                            | Timer TA0 CCR1 capture: CCI1A input, compare: Out1 output.                                                 |
|                                          |                          |                   |                                                            | General-purpose digital I/O pin.                                                                           |
| P1.6/UCB0SCL/UCB0SOMI/<br>TA0.2          | 23                       | 23                | I/O                                                        | eUSCI_B0 I <sup>2</sup> C clock or eUSCI_B0 SPI slave out/master in (direction controlled by eUSCI).       |
|                                          |                          |                   |                                                            | Timer TA0 CCR2 capture: CCI2A input, compare: Out2 output.                                                 |
|                                          |                          |                   |                                                            | General-purpose digital I/O pin.                                                                           |
| P1.7/UCB0SDA/UCB0SIMO/<br>TA1CLK         | 24                       | 24                | I/O                                                        | eUSCI_B0 I <sup>2</sup> C data or eUSCI_B0 slave input/master output (direction controlled by eUSCI).      |
|                                          |                          |                   |                                                            | Timer external clock input TACLK for TA1.                                                                  |
|                                          |                          |                   |                                                            | General-purpose digital I/O pin.                                                                           |
| P2.0/TA1.0/CLKIN                         | 25                       | 25                | I/O                                                        | Timer TA1 CCR0 capture: CCI0A input, compare: Out0 output.                                                 |
|                                          |                          |                   |                                                            | DCO bypass clock input.                                                                                    |
| P2.1/TA1.1                               | 26                       | 26                | I/O                                                        | General-purpose digital I/O pin.                                                                           |
| F2.1/1A1.1                               | 20                       | 20                | 1/0                                                        | Timer TA1 CCR1 capture: CCI1A input, compare: Out1 output.                                                 |
| D0 0/TA4 0                               | 0.7                      | 0.7               |                                                            | General-purpose digital I/O pin.                                                                           |
| P2.2/TA1.2                               | 27                       | 27                | I/O                                                        | Timer TA1 CCR2 capture: CCI2A input, compare: Out2 output.                                                 |
| DO ON MACAULA                            | 60                       | 00                |                                                            | General-purpose digital I/O pin.                                                                           |
| P2.3/VMONIN                              | 28                       | 28                | I/O                                                        | Voltage monitor input.                                                                                     |
| DO 4/TA4 C <sup>(8)</sup>                | <b>N</b> 1/A             | 00                | 1/0                                                        | General-purpose digital I/O pin.                                                                           |
| P2.4/TA1.0 <sup>(8)</sup>                | N/A                      | 29                | I/O                                                        | Timer TA1 CCR0 capture: CCI0B input, compare: Out0 output.                                                 |

<sup>(8)</sup> These pins are not available on the 28-pin PW package. It is necessary to program these four pins to output direction and drive value 0 in software.

| TERMINAL                  |                    |     |                    |                                                                                              |  |
|---------------------------|--------------------|-----|--------------------|----------------------------------------------------------------------------------------------|--|
| NAME                      | NO. <sup>(2)</sup> |     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                  |  |
| NAIVIE                    | PW                 | RHB |                    |                                                                                              |  |
| P2.5/TA0.0 <sup>(8)</sup> | N/A                | 30  | I/O                | General-purpose digital I/O pin.  Timer TA0 CCR0 capture: CCI0B input, compare: Out0 output. |  |
| P2.6/TA0.1 <sup>(8)</sup> | N/A                | 31  | I/O                | General-purpose digital I/O pin.  Timer TA0 CCR1 compare: Out1 output.                       |  |
| P2.7/TA0.2 <sup>(8)</sup> | N/A                | 32  | I/O                | General-purpose digital I/O pin.  Timer TA0 CCR2 compare: Out2 output.                       |  |

## 4.3 Pin Multiplexing

Pin multiplexing for these devices is controlled by both register settings and operating modes (for example, if the device is in test mode). For details of the settings for each pin and schematics of the multiplexed ports, see Section 6.10.10.

### 4.4 Connection of Unused Pins

The correct termination of all unused pins is listed in Table 4-2.

Table 4-2. Connection of Unused Pins<sup>(1)</sup>

| PIN             | POTENTIAL   | COMMENT                                                                                                       |
|-----------------|-------------|---------------------------------------------------------------------------------------------------------------|
| AVCC            | DVCC        |                                                                                                               |
| AVSS            | DVSS        |                                                                                                               |
| VREF            | Open        |                                                                                                               |
| ROSC            | AVSS        | Connect ROSC pin to AVSS when DCO is used in internal resistor mode                                           |
| Px.0 to Px.7    | Open        | Switched to port function, output direction                                                                   |
| Ax.0+ and Ax.0- | AVSS        | Short unused analog input pairs and connect them to analog ground                                             |
| RST/NMI         | DVCC or VCC | 47-kΩ pullup with 10 nF (or 2.2 nF $^{(2)}$ ) pulldown                                                        |
| TEST            | Open        | This pin always has an internal pulldown enabled                                                              |
| P1.3/TDO        |             |                                                                                                               |
| P1.2/TDI        | 0           | The JTAG pins are shared with general-purpose I/O function (P1.x). If not being used, these                   |
| P1.1/TMS        | Open        | should be switched to port function, output direction. When used as JTAG pins, these pins should remain open. |
| P1.0/TCK        |             | ·                                                                                                             |

 <sup>(1)</sup> Any unused pin with a secondary function that is shared with general-purpose I/O should follow the Px.0 to Px.7 unused pin connection guidelines.
 (2) The pulldown capacitor should not exceed 2.2 nF when using devices with Spy-Bi-Wire interface in Spy-Bi-Wire mode or in 4-wire JTAG

<sup>(2)</sup> The pulldown capacitor should not exceed 2.2 nF when using devices with Spy-Bi-Wire interface in Spy-Bi-Wire mode or in 4-wire JTAG mode with TI tools like FET interfaces or GANG programmers.

# 5 Specifications

## 5.1 Absolute Maximum Ratings<sup>(1)</sup>

| Voltage applied at VCC to DVSS                             | -0.3 V to 4.1 V                   |
|------------------------------------------------------------|-----------------------------------|
| Voltage applied to any pin (excluding VCORE, ROSC) (2) (3) | -0.3 V to V <sub>CC</sub> + 0.3 V |
| Diode current at any device pin                            | ±2 mA                             |
| Maximum junction temperature, T <sub>J,MAX</sub>           | 115°C                             |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages referenced to V<sub>SS</sub>. VCORE is for internal device usage only. No external DC loading or voltage should be applied.
- (3) No external DC loading or voltage should be applied at ROSC. Recommended resistor should be connected at ROSC for use of DCO in external resistor mode. Recommended to connect ROSC to AVSS while operating DCO in internal resistor mode.

### 5.2 Handling Ratings

|                  |                                          | MIN | MAX | UNIT |
|------------------|------------------------------------------|-----|-----|------|
| T <sub>stg</sub> | Storage temperature range <sup>(1)</sup> | -55 | 150 | °C   |

<sup>(1)</sup> Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

## 5.3 Recommended Operating Conditions

|                                          |                                                           |                                            | MIN | NOM | MAX    | UNIT |
|------------------------------------------|-----------------------------------------------------------|--------------------------------------------|-----|-----|--------|------|
| $V_{CC}$                                 | Supply voltage during program execution and flash program | gramming or erase (VCC = V <sub>CC</sub> ) | 2.2 |     | 3.6    | V    |
| $V_{SS}$                                 | Supply voltage (AVSS = DVSS = $V_{SS}$ )                  |                                            |     | 0   |        | V    |
| T <sub>A</sub>                           | Operating free-air temperature                            | T version                                  | -40 |     | 105    | °C   |
| $T_J$                                    | Operating junction temperature                            | T version                                  | -40 |     | 105    | °C   |
| C <sub>VCORE</sub>                       | Recommended capacitor at VCORE                            |                                            |     | 470 |        | nF   |
| C <sub>VCC</sub> /<br>C <sub>VCORE</sub> | Capacitor ratio of VCC to VCORE                           |                                            | 10  |     |        |      |
| f <sub>SYSTEM</sub>                      | Processor frequency (maximum MCLK frequency) (1) (2)      |                                            | 0   |     | 16.384 | MHz  |

- 1) The MSP430i CPU is clocked directly with MCLK.
- (2) Modules may have a different maximum input clock specification. Refer to the specification of the respective module in this data sheet.



Figure 5-1. Maximum System Frequency

STRUMENTS



### Active Mode Supply Current (Into V<sub>CC</sub>) Excluding External Current<sup>(1)</sup> (2) 5.4

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PAR                        | AMETER                                  | TEST CONDITIONS                                                                                                                                                                                                                                                | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|----------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| I <sub>AM, 1.024MHz</sub>  | Active mode<br>current at<br>1.024 MHz  | $\begin{split} &f_{DCO} = 16.384 \text{ MHz}, \ f_{MCLK} = f_{SMCLK} = 1.024 \text{ MHz}, \\ &f_{ACLK} = 32 \text{ kHz}, \\ &\text{Program executes from flash,} \\ &\text{CPUOFF} = 0, \text{SCG0} = 0, \text{SCG1} = 0, \text{OSCOFF} = 0 \end{split}$       | 3 V             |     | 1.6 |     | mA   |
| I <sub>AM, 8.192MHz</sub>  | Active mode<br>current at<br>8.192 MHz  | $ \begin{aligned} &f_{DCO} = 16.384 \text{ MHz}, \ f_{MCLK} = f_{SMCLK} = 8.192 \text{ MHz}, \\ &f_{ACLK} = 32 \text{ kHz}, \\ &\text{Program executes from flash}, \\ &\text{CPUOFF} = 0, \text{SCG0} = 0, \text{SCG1} = 0, \text{OSCOFF} = 0 \end{aligned} $ | 3 V             |     | 3.0 |     | mA   |
| I <sub>AM, 16.384MHz</sub> | Active mode<br>current at<br>16.384 MHz | $ f_{DCO} = f_{MCLK} = f_{SMCLK} = 16.384 \text{ MHz}, \\ f_{ACLK} = 32 \text{ kHz}, \\ Program executes from flash, \\ CPUOFF = 0, SCG0 = 0, SCG1 = 0, OSCOFF = 0 $                                                                                           | 3 V             |     | 4.5 |     | mA   |

All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current.

RUMENTS





#### Low-Power Mode Supply Currents (Into V<sub>CC</sub>) Excluding External Current (1) 5.5

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | ros issociation and sanger of supply voltage and specialing need an isomposition (amount of the control of the |                                                                                                                                                                                           |       |                 |     |     |     |      |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------|-----|-----|-----|------|--|
|                     | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TEST CONDITIONS                                                                                                                                                                           | TA    | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |  |
| I <sub>LPM3</sub>   | Low-power mode 3 (LPM3) current <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $ \begin{aligned} &f_{DCO} = 16.384 \text{ MHz}, & f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}, \\ &f_{ACLK} = 32 \text{ kHz}, \\ &CPUOFF = 1, &SCG0 = 1, &SCG1 = 1, &OSCOFF = 0 \end{aligned} $ | 25°C  | 3 V             |     | 210 |     | μΑ   |  |
| I <sub>LPM4</sub>   | Low-power mode 4 (LPM4) current <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $f_{DCO} = f_{MCLK} = f_{SMCLK} = f_{ACLK} = 0 \text{ MHz},$<br>CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1                                                                                | 25°C  | 3 V             |     | 70  |     | μΑ   |  |
|                     | Low-power mode 4.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $f_{DCO} = f_{MCLK} = f_{SMCLK} = f_{ACLK} = 0 \text{ MHz},$                                                                                                                              | 25°C  |                 |     | 75  |     | nA   |  |
| I <sub>LPM4.5</sub> | (LPM4.5) current (3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | REGOFF = 1, CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1                                                                                                                                    | 105°C | 3 V             |     | 325 |     | nA   |  |

- (1) All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current.
   (2) Current for Watchdog Timer clocked by ACLK included. All other peripherals are inactive.
- All peripherals are inactive.

All peripherals are inactive.

#### 5.6 **Timing and Switching Characteristics**

## 5.6.1 Reset Timing

### Table 5-1. Reset Timing

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                                | MIN | MAX | UNIT |
|--------------------|----------------------------------------------------------|-----|-----|------|
| t <sub>RESET</sub> | Pulse duration required at RST/NMI pin to accept a reset | 4   |     | μs   |

## 5.6.2 Clock Specifications

### Table 5-2. DCO in External Resistor Mode

recommended resistor at ROSC Pin: 20 kΩ, 0.1%, ±50ppm/°C)<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                          | TEST CONDITIONS                                  | MIN | TYP    | MAX     | UNIT   |
|-----------------------------|------------------------------------|--------------------------------------------------|-----|--------|---------|--------|
| I <sub>DCO</sub>            | DCO current consumption            |                                                  |     | 85     |         | μΑ     |
| $f_{DCO}$                   | DCO frequency calibrated           |                                                  |     | 16.384 |         | MHz    |
|                             | DCO absolute tolerance calibrated  | $V_{CC} = 3 \text{ V}, T_A = 25^{\circ}\text{C}$ |     |        | ± 0.25% |        |
| $df_{DCO}/d_{T}$            | DCO frequency temperature drift    |                                                  |     |        | ± 20    | ppm/°C |
| df <sub>DCO</sub> /dVC<br>C | DCO frequency supply voltage drift |                                                  |     | 200    | 600     | ppm/V  |
| DC <sub>DCO</sub>           | Duty cycle                         |                                                  |     | 50%    |         |        |
| T <sub>dcoon</sub>          | DCO startup time                   |                                                  |     | 40     |         | μs     |

<sup>(1)</sup> The maximum parasitic capacitance at ROSC pin should not exceed 5 pF to ensure the specified DCO startup time.

### Table 5-3. DCO in Internal Resistor Mode

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                         | PARAMETER                          | TEST CONDITIONS                                  | MIN | TYP    | MAX    | UNIT   |
|-----------------------------------------|------------------------------------|--------------------------------------------------|-----|--------|--------|--------|
| I <sub>DCO</sub>                        | DCO current consumption            |                                                  |     | 85     |        | μΑ     |
| $f_{DCO}$                               | DCO frequency calibrated           |                                                  |     | 16.384 |        | MHz    |
|                                         | DCO absolute tolerance calibrated  | $V_{CC} = 3 \text{ V}, T_A = 25^{\circ}\text{C}$ |     |        | ± 0.9% |        |
| df <sub>DCO</sub> /d <sub>T</sub>       | DCO frequency temperature drift    |                                                  |     |        | ± 200  | ppm/°C |
| $_{C}^{\mathrm{df}_{DCO}/\mathrm{dVC}}$ | DCO frequency supply voltage drift |                                                  |     | 200    | 600    | ppm/V  |
| DC <sub>DCO</sub>                       | Duty cycle                         |                                                  |     | 50%    |        |        |
| T <sub>dcoon</sub>                      | DCO startup time                   |                                                  |     | 40     |        | μs     |

### Table 5-4. DCO Overall Tolerance Table

over operating free-air temperature range (unless otherwise noted)

| Resistor Option                   | Temperature<br>Change | Temperature<br>Drift (%) | Voltage change | Voltage Drift (%) | Overall Drift (%) | Overall<br>Accuracy (%) |
|-----------------------------------|-----------------------|--------------------------|----------------|-------------------|-------------------|-------------------------|
|                                   | -40°C to 105 °C       | ±2.9                     | 2.2 V to 3.6 V | ±0.084            | ±2.984            | ±3.884                  |
| Internal resistor                 | 0°C                   | 0                        | 2.2 V to 3.6 V | ±0.084            | ±0.084            | ±0.984                  |
|                                   | -40°C to 105 °C       | ±2.9                     | 0 V            | 0                 | ±2.9              | ±3.8                    |
|                                   | -40°C to 105 °C       | ±0.29                    | 2.2 V to 3.6 V | ±0.084            | ±0.374            | ±0.624                  |
| External resistor with 50-ppm TCR | 0°C                   | 0                        | 2.2 V to 3.6 V | ±0.084            | ±0.084            | ±0.334                  |
| об ррш тогс                       | -40°C to 105 °C       | ±0.29                    | 0 V            | 0                 | ±0.29             | ±0.54                   |

ISTRUMENTS



**STRUMENTS** 

SLAS887 - AUGUST 2014

### Table 5-5. DCO in Bypass Mode Recommended Operating Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                   | MIN | MAX    | UNIT |
|---------------------|---------------------------------------------|-----|--------|------|
| f <sub>DCOBYP</sub> | Frequency in DCO bypass mode <sup>(1)</sup> | 0   | 16.384 | MHz  |

<sup>(1)</sup> External digital clock frequency in DCO bypass mode must be 16.384 MHz for the SD24 module to meet the specified performance.

## 5.6.3 Wake-Up Characteristics

### Table 5-6. Wake-Up From Low Power Modes

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                        | PARAMETER                                                                        | TEST CONDITIONS             | MIN | TYP  | MAX | UNIT |
|----------------------------------------|----------------------------------------------------------------------------------|-----------------------------|-----|------|-----|------|
| t <sub>WAKE-UP-LPM3</sub>              | Wake-up time from LPM3 to active mode                                            | MCLK = SMCLK = 1.024 MHz    |     | 1    |     | μs   |
| t <sub>WAKE-UP-LPM4</sub>              | Wake-up time from LPM4 to active mode                                            | MCLK = SMCLK = 1.024 MHz    |     | 35   |     | μs   |
| t <sub>WAKE-UP-LPM4.5-IO</sub>         | Wake-up time from LPM4.5 to active mode upon I/O event <sup>(1)</sup>            | C <sub>VCORE</sub> = 470 nF |     | 0.45 |     | ms   |
| t <sub>WAKE-UP-LPM4.5</sub> -<br>RESET | Wake-up time from LPM4.5 to active mode upon external reset (RST) <sup>(1)</sup> | C <sub>VCORE</sub> = 470 nF |     | 0.45 |     | ms   |

<sup>(1)</sup> This value represents the time from the wake up event to the reset vector execution by CPU.

### 5.6.4 I/O Ports

### Table 5-7. Schmitt-Trigger Inputs - General Purpose I/O

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | 0 117                                                           |                               | `               |                      | ,   |                     |      |
|------------------|-----------------------------------------------------------------|-------------------------------|-----------------|----------------------|-----|---------------------|------|
|                  | PARAMETER                                                       | TEST CONDITIONS               | V <sub>CC</sub> | MIN                  | TYP | MAX                 | UNIT |
| \/               | Docitive major investible and all values                        |                               |                 | 0.5 V <sub>CC</sub>  | (   | 0.7 V <sub>CC</sub> | \ /  |
| V <sub>IT+</sub> | Positive-going input threshold voltage                          |                               | 3 V             | 1.50                 |     | 2.10                | V    |
|                  | Negative gains input threehold voltage                          |                               |                 | 0.25 V <sub>CC</sub> | 0.  | 55 V <sub>CC</sub>  | \/   |
| VIT-             | V <sub>IT</sub> . Negative-going input threshold voltage        |                               | 3 V             | 0.75                 |     | 1.65                | V    |
| V <sub>hys</sub> | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                               | 3 V             | 0.4                  |     | 1.1                 | V    |
| Cı               | Input capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$ |                 |                      | 5   |                     | рF   |

### Table 5-8. Inputs – Ports P1 and P2

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                        | TEST CONDITIONS                                                                  | V <sub>cc</sub> | MIN MAX | UNIT |
|------------------|----------------------------------|----------------------------------------------------------------------------------|-----------------|---------|------|
| t <sub>(in</sub> | A External interribit timing (*) | Port P1, P2: P1.x to P2.x, External trigger pulse duration to set interrupt flag | 3 V             | 20      | ns   |

An external signal sets the interrupt flag every time the minimum interrupt pulse duration t<sub>(int)</sub> is met. It may be set by trigger signals shorter than t<sub>(int)</sub>.

### Table 5-9. Leakage Current - General Purpose I/O

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                      | TEST CONDITIONS | V <sub>cc</sub> | MIN MAX | UNIT |
|------------------------|--------------------------------|-----------------|-----------------|---------|------|
| I <sub>lkg(Py.x)</sub> | High-impedance leakage current | See (1) (2)     | 3 V             | ±50     | nA   |

The leakage current is measured with  $V_{SS}$  or  $V_{CC}$  applied to the corresponding pins, unless otherwise noted. The leakage of the digital port pins is measured individually. The port pin is selected for input.

### Table 5-10. Outputs - General Purpose I/O

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|          | PARAMETER                 | TEST CONDITIONS                     | V <sub>cc</sub> | MIN                    | MAX             | UNIT |
|----------|---------------------------|-------------------------------------|-----------------|------------------------|-----------------|------|
| $V_{OH}$ | High-level output voltage | $I_{(OHmax)} = -6 \text{ mA}^{(1)}$ | 3.0 V           | V <sub>CC</sub> - 0.60 | $V_{CC}$        | ٧    |
| $V_{OL}$ | Low-level output voltage  | $I_{(OLmax)} = 6 \text{ mA}^{(1)}$  | 3.0 V           | V <sub>SS</sub>        | $V_{SS} + 0.60$ | ٧    |

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined, should not exceed ±100 mA to hold the maximum voltage drop specified.

## Table 5-11. Output Frequency - General Purpose I/O

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                         | TEST CONDITIONS                                       | V <sub>cc</sub> | TYP    | UNIT |
|-----------------------|-----------------------------------|-------------------------------------------------------|-----------------|--------|------|
| f <sub>Py.x</sub>     | Port output frequency (with load) | Py.x, $C_L = 20$ pF, $R_L = 3.2$ k $\Omega^{(1)}$ (2) | 3 V             | 16.384 | MHz  |
| f <sub>Port_CLK</sub> | Clock output frequency            | $Py.x, C_L = 20 pF^{(2)}$                             | 3 V             | 16.384 | MHz  |

 $<sup>\</sup>underline{A}$  resistive divider with two times 1.6 k $\Omega$  between  $V_{CC}$  and  $V_{SS}$  is used as load. The output is connected to the center tap of the divider.

STRUMENTS

The output voltage reaches at least 10% and 90% of V<sub>CC</sub> at the specified toggle frequency.



### 5.6.4.1 Typical Characteristics - Outputs

One output loaded at a time.

**NSTRUMENTS** 



# 5.6.5 Power Management Module

### Table 5-12. PMM, High-Side Brown-Out Reset (BORH)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                  | TEST CONDITIONS                         | MIN | TYP  | MAX  | UNIT |
|-----------------------------|------------------------------------------------------------|-----------------------------------------|-----|------|------|------|
| V(V <sub>CC</sub> _BOR_IT-) | BOR <sub>H</sub> on voltage, V <sub>CC</sub> falling level | $\mid dV_{CC}/d_t \mid < 3 \text{ V/s}$ |     | 1.08 |      | V    |
| V(V <sub>CC</sub> _BOR_IT+) | BOR <sub>H</sub> off voltage, V <sub>CC</sub> rising level | $\mid dV_{CC}/d_t \mid < 3 \text{ V/s}$ |     | 1.18 |      | V    |
| V(V <sub>CC</sub> _BOR_hys) | BOR <sub>H</sub> hysteresis                                |                                         |     | 100  |      | mV   |
| t <sub>POWERUP</sub> (1)    | Cold power-up time                                         |                                         |     |      | 0.75 | ms   |

<sup>(1)</sup> This is the time duration between application of VCC and execution of reset vector by CPU.

## Table 5-13. PMM, Low-Side SVS (SVSL)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|             | PARAMETER                  | MIN | TYP  | MAX | UNIT |
|-------------|----------------------------|-----|------|-----|------|
| V(SVSL)     | SVSL trip voltage on VCORE |     | 1.70 |     | ٧    |
| V(SVSL_hys) | SVSL hysteresis            |     | 14   |     | mV   |
| I(SVSL)     | SVSL current consumption   |     | 3    |     | μΑ   |

### Table 5-14. PMM, Core Voltage

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|            | PARAMETER    | MIN | TYP  | MAX | UNIT |
|------------|--------------|-----|------|-----|------|
| $V_{CORE}$ | Core voltage |     | 1.83 |     | V    |

### Table 5-15. PMM, Voltage Monitor (VMON)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                  |                          | TEST CONDITIONS |  | TYP  | MAX | UNIT |
|----------------------------|--------------------------|-----------------|--|------|-----|------|
| VAACAL                     | VMONIN trip level        | VMONLVLx = 111b |  | 1.17 |     |      |
|                            | VCC trip level - 1       | VMONLVLx = 001b |  | 2.32 |     | V    |
| VMON <sub>trip_level</sub> | VCC trip level - 2       | VMONLVLx = 010b |  | 2.62 |     | V    |
|                            | VCC trip level - 3       | VMONLVLx = 011b |  | 2.82 |     |      |
| I <sub>VMON</sub>          | VMON current consumption |                 |  | 6    |     | μA   |
| t <sub>VMON</sub>          | VMON settling time       |                 |  | 0.5  |     | μs   |

**ISTRUMENTS** 



# 5.6.6 Reference Module

**ISTRUMENTS** 

## Table 5-16. Voltage Reference (REF)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | manage and pp.                            | (a (a                                                       | To recommend the supply remays and specially most an temperature (united the second |       |      |        |  |  |  |
|-----------------|-------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|------|--------|--|--|--|
|                 | PARAMETER                                 | TEST CONDITIONS                                             | MIN                                                                                 | TYP   | MAX  | UNIT   |  |  |  |
| VCC             | Supply voltage range                      |                                                             | 2.2                                                                                 |       | 3.6  | ٧      |  |  |  |
| $V_{BG}$        | Bandgap output voltage calibrated         | V <sub>CC</sub> = 3 V                                       | 1.146                                                                               | 1.158 | 1.17 | V      |  |  |  |
| PSRR_DC         | Power supply rejection ratio (dc)         | V <sub>CC</sub> = 2.2 V to 3.6 V                            |                                                                                     | 50    |      | μV/V   |  |  |  |
| PSRR_AC         | Power supply rejection ratio (ac)         | $V_{CC}$ = 2.2 V to 3.6 V, f = 1 kHz, $\Delta$ Vpp = 100 mV |                                                                                     | 0.35  |      | mV/V   |  |  |  |
| $dV_{BG}/d_{T}$ | Bandgap reference temperature coefficient | V <sub>CC</sub> = 3 V                                       |                                                                                     | 10    | 50   | ppm/°C |  |  |  |

## **Table 5-17. Temperature Sensor**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER                                        | TEST CONDITIONS                                   | MIN  | TYP  | MAX  | UNIT  |
|----------------------|--------------------------------------------------|---------------------------------------------------|------|------|------|-------|
| V <sub>sensor</sub>  | Tanana anatoma a anatana antana tana kana        | $V_{CC} = 3 \text{ V}, T_A = 30^{\circ}\text{C}$  | 610  | 650  | 690  |       |
|                      | Temperature sensor output voltage                | $V_{CC} = 3 \text{ V}, T_A = 105^{\circ}\text{C}$ | 765  | 805  | 845  | mV    |
| I <sub>sensor</sub>  | Temperature sensor quiescent current consumption |                                                   |      | 3    |      | uA    |
| TC <sub>sensor</sub> | Temperature coefficient of sensor                |                                                   | 1.96 | 2.07 | 2.17 | mV/°C |

### 5.6.7 SD24

### Table 5-18. SD24, Power Supply and Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                                                           |                      | TEST CONDITIONS      |             | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------------------------------------------------------------------------------------------|----------------------|----------------------|-------------|-----------------|-----|-----|-----|------|
| $V_{CC}$                                                                                            | Supply voltage range | AVSS = DVSS = 0      |             | 2.2             |     | 3.6 | V   |      |
| I <sub>SD24</sub> Analog plus digital supply current per converter (reference current not included) | CD040CD., 056        | GAIN: 1, 2, 4, 8, 16 | 3 V         |                 | 190 |     |     |      |
|                                                                                                     |                      | SD24OSRx = 256       | GAIN: 1, 16 | 3 V             |     |     | 250 | μA   |

## Table 5-19. SD24, Internal Voltage Reference<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                             | J ,                                 | ,                                                          |                 |       |       |      |      |
|-----------------------------|-------------------------------------|------------------------------------------------------------|-----------------|-------|-------|------|------|
| PARAMETER                   |                                     | TEST CONDITIONS                                            | V <sub>CC</sub> | MIN   | TYP   | MAX  | UNIT |
| V <sub>SD24REF</sub>        | SD24 internal reference voltage     | SD24REFS = 1                                               | 3 V             | 1.146 | 1.158 | 1.17 | V    |
| C <sub>VREF</sub>           | Recommended capacitor at VREF       |                                                            |                 |       | 100   |      | nF   |
| t <sub>SD24REF_settle</sub> | SD24 reference buffer settling time | SD24REFS = $0 \rightarrow 1$ , $C_{VREF} = 100 \text{ nF}$ |                 |       | 200   |      | μs   |

When SD24 operates with internal reference (SD24REFS = 1), the VREF pin must not be loaded externally. Only the recommended capacitor value, C<sub>VREF</sub> must be connected at the VREF pin to AVSS.

### Table 5-20. SD24, External Voltage Reference

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER           | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|---------------------|---------------------|-----------------|-----------------|-----|-----|-----|------|
| $V_{REF(I)}$        | Input voltage range | SD24REFS = 0    | 3 V             | 1.0 | 1.2 | 1.5 | V    |
| I <sub>REF(I)</sub> | Input current       | SD24REFS = 0    | 3 V             |     |     | 50  | nΑ   |

## Table 5-21. SD24, Input Range<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                             | TEST C                         | ONDITIONS      | V <sub>CC</sub> | MIN                         | TYP  | MAX                         | UNIT |  |
|---------------------|-----------------------------------------------------------------------|--------------------------------|----------------|-----------------|-----------------------------|------|-----------------------------|------|--|
| $V_{\text{ID,FSR}}$ | Differential full-scale input voltage range                           | $V_{ID} = V_{I,A+} - V_{I,A-}$ |                |                 | -V <sub>REF</sub> /<br>GAIN |      | +V <sub>REF</sub> /<br>GAIN | V    |  |
|                     |                                                                       |                                | SD24GAINx = 1  |                 |                             | ±928 |                             |      |  |
|                     | Differential input voltage range for specified performance (2)        |                                | SD24GAINx = 2  |                 |                             | ±464 |                             |      |  |
| $V_{ID}$            |                                                                       | SD24REFS = 1                   | SD24GAINx = 4  |                 |                             | ±232 |                             | mV   |  |
|                     |                                                                       |                                | SD24GAINx = 8  |                 |                             | ±116 |                             |      |  |
|                     |                                                                       |                                | SD24GAINx = 16 |                 |                             | ±58  |                             |      |  |
| Z <sub>I</sub>      | Input impedance<br>(pin A+ or A- to AV <sub>SS</sub> ) <sup>(3)</sup> | SD24GAINx = 1,                 | 16             | 3 V             |                             | 200  |                             | kΩ   |  |
| Z <sub>ID</sub>     | Differential input impedance (pin A+ to pin A-) (3)                   | SD24GAINx = 1, 16              |                | 3 V             | 300                         | 400  |                             | kΩ   |  |
| VI                  | Absolute input voltage range                                          |                                |                |                 | AVSS - 1                    |      | VCC                         | V    |  |
| V <sub>IC</sub>     | Common-mode input voltage range                                       |                                |                |                 | AVSS - 1                    |      | VCC                         | V    |  |

All parameters pertain to each SD24 channel.

**STRUMENTS** 

The full-scale range is defined by  $V_{FSR+} = +V_{REF}/GAIN$  and  $V_{FSR-} = -V_{REF}/GAIN$ ; FSR =  $V_{FSR+} - V_{FSR-} = 2xV_{REF}/GAIN$ . If VREF is sourced externally, the analog input range should not exceed 80% of  $V_{FSR+}$  or  $V_{FSR-}$ ; that is,  $V_{ID} = 0.8 \ V_{FSR-}$  to 0.8  $V_{FSR+}$ . If VREF is

sourced internally, the given  $V_{\text{ID}}$  ranges apply. Applicable for SD24 modulator OFF as well as ON conditions.



**ISTRUMENTS** 

SLAS887 - AUGUST 2014 www.ti.com

## Table 5-22. SD24, Performance - Internal Reference (SD24REFS = 1, SD24OSRx = 256)

over operating free-air temperature range (unless otherwise noted)

| PA                      | RAMETER                               | TEST CONDITIONS                                                                                                                                                            | S                                      | V <sub>CC</sub> | MIN    | TYP  | MAX   | UNIT   |  |
|-------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|--------|------|-------|--------|--|
|                         |                                       | SD24GAINx = 1                                                                                                                                                              |                                        |                 | 84     | 89   |       |        |  |
|                         |                                       | SD24GAINx = 2                                                                                                                                                              |                                        |                 |        | 89   |       |        |  |
| SINAD                   | Signal-to-noise + distortion ratio    | SD24GAINx = 4                                                                                                                                                              | $f_{IN} = 50 \text{ Hz}^{(1)}$         | 3 V             |        | 87   |       | dB     |  |
|                         | diotortion ratio                      | SD24GAINx = 8                                                                                                                                                              |                                        |                 |        | 83   |       |        |  |
|                         |                                       | SD24GAINx = 16                                                                                                                                                             |                                        |                 |        | 77   |       |        |  |
|                         |                                       | SD24GAINx = 1                                                                                                                                                              |                                        |                 |        | 100  |       |        |  |
| THD                     | Total harmonic distortion             | SD24GAINx = 8                                                                                                                                                              | $f_{IN} = 50 \text{ Hz}^{(1)}$         | 3 V             |        | 95   |       | dB     |  |
|                         | distortion                            | SD24GAINx = 16                                                                                                                                                             |                                        |                 |        | 90   |       |        |  |
|                         |                                       | SD24GAINx = 1                                                                                                                                                              |                                        |                 |        | 100  |       |        |  |
| SFDR                    | Spurious-free dynamic range           | SD24GAINx = 8                                                                                                                                                              | f <sub>IN</sub> = 50 Hz <sup>(1)</sup> | 3 V             |        | 95   |       | dB     |  |
|                         | dynamic range                         | SD24GAINx = 16                                                                                                                                                             |                                        |                 |        | 90   |       |        |  |
| INL                     | Integral non-linearity, end-point fit | SD24GAINx: 1, 8, 16                                                                                                                                                        | '                                      | 3 V             | -0.003 |      | 0.003 | % FSR  |  |
|                         | ·                                     | SD24GAINx = 1                                                                                                                                                              |                                        |                 |        | 1    |       |        |  |
|                         |                                       | SD24GAINx = 2                                                                                                                                                              |                                        |                 |        | 2    |       |        |  |
| G                       | Nominal gain                          | SD24GAINx = 4                                                                                                                                                              |                                        | 3 V             |        | 4    |       |        |  |
|                         | · ·                                   | SD24GAINx = 8                                                                                                                                                              |                                        |                 |        | 8    |       |        |  |
|                         |                                       | SD24GAINx = 16                                                                                                                                                             |                                        |                 |        | 16   |       |        |  |
| E <sub>G</sub>          | Gain error                            | SD24GAINx: 1, 8, 16                                                                                                                                                        |                                        | 3 V             | -2%    |      | 2%    |        |  |
| $\Delta E_G / \Delta T$ | Gain error temperature coefficient    | SD24GAINx: 1, 8, 16                                                                                                                                                        |                                        | 3 V             |        |      | 50    | ppm/°C |  |
| L                       | 0"                                    | SD24GAINx = 1                                                                                                                                                              |                                        | 0.17            |        |      | 4     | mV     |  |
| E <sub>OS</sub>         | Offset error                          | SD24GAINx = 16                                                                                                                                                             |                                        | 3 V             |        |      | 2     |        |  |
|                         | Offset error                          | SD24GAINx = 1                                                                                                                                                              |                                        |                 |        | ±5   | ±25   | ppm    |  |
| ΔΕΟS/ΔΤ                 | temperature coefficient               | SD24GAINx = 16                                                                                                                                                             |                                        | 3 V             |        | ±3   | ±10   | FSR/°C |  |
| CMPR 50Hz               | Common-mode rejection ratio at        | SD24GAINx = 1, Common-mode input $V_{ID}$ = 928 mV, $f_{IN}$ = 50 Hz                                                                                                       | ıt signal:                             | 3 V             |        | -55  |       | dB     |  |
| CIVICK, 301 12          | 50 Hz                                 | SD24GAINx = 16, Common-mode inp<br>$V_{ID}$ = 58 mV, $f_{IN}$ = 50 Hz                                                                                                      | out signal:                            | 3 V             |        | -60  |       | uБ     |  |
|                         |                                       | SD24GAINx: 1, $V_{CC}$ = 3 V ± 50 mV × $f_{VCC}$ = 50 Hz, Inputs grounded (no analog signal ap                                                                             | , , , ,                                | 3 V             |        | -90  |       |        |  |
| AC PSRR                 | AC power supply rejection ratio       | SD24GAINx: 8, $V_{CC}$ = 3 V ± 50 mV x $f_{VCC}$ = 50 Hz, Inputs grounded (no analog signal approximation)                                                                 | , , , ,                                | 3 V             |        | -95  |       | dB     |  |
|                         |                                       | SD24GAINx: 16, $V_{CC} = 3 \text{ V} \pm 50 \text{ mV} \times \sin(2\pi \times f_{VCC} \times t)$ , $f_{VCC} = 50 \text{ Hz}$ , Inputs grounded (no analog signal applied) |                                        | 3 V             |        | -95  |       |        |  |
|                         |                                       | Crosstalk source: SD24GAINx = 1, Si maximum possible $V_{PP}$ , $f_{IN}$ = 50 Hz or under test: SD24GAINx = 1                                                              |                                        |                 |        | -120 |       |        |  |
| XT                      | Crosstalk between converters          | Crosstalk source: SD24GAINx = 1, Si maximum possible $V_{PP}$ , $f_{IN}$ = 50 Hz or under test: SD24GAINx = 8                                                              |                                        | 3 V             |        | -110 |       | dB     |  |
|                         | (                                     | Crosstalk source: SD24GAINx = 1, Si maximum possible V <sub>PP</sub> , f <sub>IN</sub> = 50 Hz or under test: SD24GAINx = 16                                               |                                        |                 |        | -110 |       |        |  |

<sup>(1)</sup> The following voltages were applied to the SD24 inputs:  $\begin{array}{l} V_{I,A+}(t) = 0 \ V + V_{PP}/2 \times \sin(2\pi \times f_{IN} \times t) \\ V_{I,A-}(t) = 0 \ V - V_{PP}/2 \times \sin(2\pi \times f_{IN} \times t) \\ \text{resulting in a differential voltage of } V_{ID} = V_{IN,A+}(t) - V_{IN,A-}(t) = V_{PP} \times \sin(2\pi \times f_{IN} \times t) \text{ with } V_{PP} \text{ being selected as the maximum value allowed for a given range (according to SD24 input range).} \end{array}$ 

## Table 5-23. SD24, Performance - External Reference (SD24REFS = 0, SD24OSRx = 256)

external reference voltage is 1.2 V., over operating free-air temperature range (unless otherwise noted)

| P                       | ARAMETER                              | TEST CONDITIONS                                                                                                           |                                           | V <sub>CC</sub> | MIN     | TYP | MAX   | UNIT   |  |
|-------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|---------|-----|-------|--------|--|
|                         |                                       | SD24GAINx = 1                                                                                                             |                                           |                 |         | 91  |       |        |  |
|                         |                                       | SD24GAINx = 2                                                                                                             |                                           |                 |         | 90  |       |        |  |
| SINAD                   | Signal-to-noise + distortion ratio    | SD24GAINx = 4                                                                                                             | $f_{IN} = 50 \text{ Hz}^{(1)}$            | 3 V             |         | 88  |       | dB     |  |
|                         |                                       | SD24GAINx = 8                                                                                                             |                                           |                 |         | 83  |       | ]      |  |
|                         |                                       | SD24GAINx = 16                                                                                                            |                                           |                 |         | 77  |       |        |  |
|                         | Total harmonic distortion             | SD24GAINx = 1                                                                                                             |                                           |                 |         | 100 |       |        |  |
| THD                     |                                       | SD24GAINx = 8                                                                                                             | $f_{IN} = 50 \text{ Hz}^{(2)}$            | 3 V             |         | 95  |       | dB     |  |
|                         | diotortion                            | SD24GAINx = 16                                                                                                            |                                           |                 |         | 90  |       |        |  |
|                         |                                       | SD24GAINx = 1                                                                                                             |                                           |                 |         | 100 |       |        |  |
| SFDR                    | Spurious-free dynamic range           | SD24GAINx = 8                                                                                                             | $f_{IN} = 50 \text{ Hz}^{(2)}$            | 3 V             |         | 95  |       | dB     |  |
|                         |                                       | SD24GAINx = 16                                                                                                            |                                           |                 |         | 90  |       |        |  |
| INL                     | Integral non-linearity, end-point fit | SD24GAINx: 1, 8, 16                                                                                                       |                                           | 3 V             | -0.003  |     | 0.003 | % FSR  |  |
|                         |                                       | SD24GAINx = 1                                                                                                             |                                           |                 |         | 1   |       |        |  |
|                         |                                       | SD24GAINx = 2                                                                                                             |                                           |                 |         | 2   |       |        |  |
| G                       | Nominal gain                          | SD24GAINx = 4                                                                                                             |                                           | 3 V             |         | 4   |       |        |  |
|                         |                                       | SD24GAINx = 8                                                                                                             |                                           |                 |         | 8   |       |        |  |
|                         |                                       | SD24GAINx = 16                                                                                                            |                                           |                 |         | 16  |       |        |  |
| E <sub>G</sub>          | Gain error                            | SD24GAINx: 1, 8, 16                                                                                                       |                                           | 3 V             | -1%     |     | +1%   |        |  |
| $\Delta E_G / \Delta T$ | Gain error temperature coefficient    | SD24GAINx: 1, 8, 16                                                                                                       |                                           | 3 V             |         |     | 10    | ppm/°C |  |
| _                       | Officet owner                         | SD24GAINx = 1                                                                                                             |                                           | 3 V             |         |     | 4     | .,     |  |
| E <sub>OS</sub>         | Offset error                          | SD24GAINx = 16                                                                                                            |                                           | 3 V             |         |     | 2     | mV     |  |
| AFOC/AT                 | Offset error                          | SD24GAINx = 1                                                                                                             |                                           | 2.1/            |         | ±5  | ±25   | ppm    |  |
| ΔEOS/ΔT                 | temperature coefficient               | SD24GAINx = 16                                                                                                            |                                           | 3 V             |         | ±3  | ±10   | FSR/°C |  |
| OMDD 5011-              | Common-mode                           | SD24GAINx = 1, Common-mode inpu<br>V <sub>ID</sub> = 928 mV, f <sub>IN</sub> = 50 Hz                                      | t signal:                                 | 0.1/            |         | -55 |       | JD.    |  |
| CMRR,50Hz               | rejection ratio at 50 Hz              | SD24GAINx = 16, Common-mode inp<br>V <sub>ID</sub> = 58 mV, f <sub>IN</sub> = 50 Hz                                       | ut signal:                                | 3 V             |         | -60 |       | dB     |  |
|                         | R AC power supply rejection ratio     | SD24GAINx: 1, $V_{CC} = 3V \pm 50 \text{mV} \times \text{s}$ $f_{VCC} = 50 \text{ Hz}$ , Inputs grounded (no ana applied) |                                           | 3 V             | 3 V -90 |     |       |        |  |
| AC PSRR                 |                                       | SD24GAINx: 8, $V_{CC}$ = 3V ± 50mV × s $f_{VCC}$ = 50 Hz, Inputs grounded (no ana applied)                                |                                           | 3 V             |         | -95 |       | dB     |  |
|                         |                                       | SD24GAINx: 16, $V_{CC} = 3 V \pm 50 \text{ mV}$<br>t), $f_{VCC} = 50 \text{ Hz}$ , Inputs grounded (no applied)           | sin(2π × f <sub>VCC</sub> × analog signal | 3 V             |         | -95 |       |        |  |

 $\begin{aligned} V_{I,A+}(t) &= 0 \ V + V_{PP}/2 \times sin(2\pi \times f_{IN} \times t) \\ V_{I,A-}(t) &= 0 \ V - V_{PP}/2 \times sin(2\pi \times f_{IN} \times t) \end{aligned}$ 

resulting in a differential voltage of  $V_{ID} = V_{IN,A+}(t) - V_{IN,A-}(t) = V_{PP} \times \sin(2\pi \times f_{IN} \times t)$  with  $V_{PP}$  being selected as the maximum value allowed for a given range (according to SD24 input range).

NSTRUMENTS

<sup>(1)</sup> The following voltages were applied to the SD24 inputs:

 $<sup>\</sup>begin{aligned} V_{I,A+}(t) &= 0 \ V + V_{PP}/2 \times sin(2\pi \times f_{IN} \times t) \\ V_{I,A-}(t) &= 0 \ V - V_{PP}/2 \times sin(2\pi \times f_{IN} \times t) \end{aligned}$ 

resulting in a differential voltage of  $V_{ID} = V_{IN,A+}(t) - V_{IN,A-}(t) = V_{PP} \times \sin(2\pi \times f_{IN} \times t)$  with  $V_{PP}$  being selected as the maximum value allowed for a given range (according to SD24 input range). The following voltages were applied to the SD24 inputs:



## SD24, Performance - External Reference (SD24REFS = 0, SD24OSRx = 256) (continued)

external reference voltage is 1.2 V., over operating free-air temperature range (unless otherwise noted)

|    | PARAMETER                    | TEST CONDITIONS                                                                                                                              | V <sub>CC</sub> | MIN | TYP  | MAX | UNIT |
|----|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------|
| ХТ |                              | Crosstalk source: SD24GAINx = 1, Sine-wave with maximum possible $V_{PP}$ , $f_{IN}$ = 50 Hz or 100 Hz, Converter under test: SD24GAINx = 1  |                 |     | -120 |     |      |
|    | Crosstalk between converters | Crosstalk source: SD24GAINx = 1, Sine-wave with maximum possible $V_{PP}$ , $f_{IN}$ = 50 Hz or 100 Hz, Converter under test: SD24GAINx = 8  | 3 V             |     | -110 |     | dB   |
|    |                              | Crosstalk source: SD24GAINx = 1, Sine-wave with maximum possible $V_{PP}$ , $f_{IN}$ = 50 Hz or 100 Hz, Converter under test: SD24GAINx = 16 |                 |     | -110 |     |      |



NSTRUMENTS



### 5.6.8 eUSCI

### Table 5-24. eUSCI (UART Mode) Recommended Operating Conditions

|                     | PARAMETER                                          | CONDITIONS                                                        | MIN | MAX                 | UNIT |
|---------------------|----------------------------------------------------|-------------------------------------------------------------------|-----|---------------------|------|
| f <sub>eUSCI</sub>  | eUSCI input clock frequency                        | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                   |     | 4                   | MHz  |

## Table 5-25. eUSCI (UART Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                                 | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|----------------|-------------------------------------------|-----------------|-----------------|-----|-----|-----|------|
| t <sub>t</sub> |                                           | UCGLITx = 0     |                 | 8   | 15  | 20  |      |
|                | LIART receive dealiteb time (1)           | UCGLITx = 1     | 2.2 V, 3 V      | 30  | 50  | 60  | ns   |
| T <sub>t</sub> | UART receive deglitch time <sup>(1)</sup> | UCGLITx = 2     |                 | 50  | 70  | 100 |      |
|                |                                           | UCGLITx = 3     |                 | 70  | 100 | 150 |      |

Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized their width should exceed the maximum specification of the deglitch time.

## Table 5-26. eUSCI (SPI Master Mode) Recommended Operating Conditions

|                    | PARAMETER                   | CONDITIONS                                   | MIN | MAX                 | UNIT |
|--------------------|-----------------------------|----------------------------------------------|-----|---------------------|------|
| f <sub>eUSCI</sub> | eUSCI input clock frequency | Internal: SMCLK, ACLK Duty cycle = 50% ± 10% |     | f <sub>SYSTEM</sub> | MHz  |

### Table 5-27. eUSCI (SPI Master Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

|                       | PARAMETER                                  | TEST CONDITIONS                                | V <sub>CC</sub> | MIN | MAX | UNIT |
|-----------------------|--------------------------------------------|------------------------------------------------|-----------------|-----|-----|------|
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock         | UCSTEM = 1, UCMODEx = 01 or 10                 | 2.2 V, 3 V      | 150 |     | ns   |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE inactive   | UCSTEM = 1, UCMODEx = 01 or 10                 | 2.2 V, 3 V      | 200 |     | ns   |
| TOTE AGO              | STE access time, STE active to SIMO        | LICETEM O LICMODEY 04 or 40                    | 2.2 V           |     | 40  | ns   |
|                       | data out                                   | UCSTEM = 0, UCMODEx = 01 or 10                 | 3 V             |     | 30  | ns   |
| t <sub>STE,DIS</sub>  | STE disable time, STE inactive to SIMO     | LICETEM O LICMODEY 04 or 40                    | 2.2 V           |     | 40  | ns   |
|                       | high impedance                             | UCSTEM = 0, UCMODEx = 01 or 10                 | 3 V             |     | 30  | ns   |
| 4                     | COM input data action times                |                                                | 2.2 V           | 50  |     | ns   |
| t <sub>SU,MI</sub>    | SOMI input data setup time                 |                                                | 3 V             | 30  |     | ns   |
| t <sub>HD,MI</sub>    | SOMI input data hold time                  |                                                | 2.2 V, 3 V      | 0   |     | ns   |
|                       | CIMO autout data valid time (2)            | LICLK advanta CIMO velid C 20 pF               | 2.2 V           |     | 7   | ns   |
| t <sub>VALID,MO</sub> | SIMO output data valid time <sup>(2)</sup> | UCLK edge to SIMO valid, $C_L = 20 \text{ pF}$ | 3 V             |     | 5   | ns   |
| t <sub>HD,MO</sub>    | SIMO output data hold time <sup>(3)</sup>  | C <sub>L</sub> = 20 pF                         | 2.2 V, 3 V      | 0   |     | ns   |

 <sup>(1)</sup> f<sub>UCXCLK</sub> = 1/2t<sub>LO/HI</sub> with tL<sub>O/HI</sub> = max(t<sub>VALID,MO(eUSCI)</sub> + t<sub>SU,SI(Slave)</sub>, t<sub>SU,MI(eUSCI)</sub> + t<sub>VALID,SO(Slave)</sub>).
 For the slave's parameters t<sub>SU,SI(Slave)</sub> and t<sub>VALID,SO(Slave)</sub> refer to the SPI parameters of the attached slave.

 (2) Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. Refer to the timing

STRUMENTS

diagrams in Figure 5-10 and Figure 5-11.

<sup>(3)</sup> Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. Refer to the timing diagrams in Figure 5-10 and Figure 5-11.

SLAS887 - AUGUST 2014

www.ti.com



Figure 5-10. SPI Master Mode, CKPH = 0



Figure 5-11. SPI Master Mode, CKPH = 1

<u>SLAS887 – AUGUST 20</u>14 www.ti.com

## Table 5-28. eUSCI (SPI Slave Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

|                       | PARAMETER                                             | TEST CONDITIONS          | V <sub>CC</sub> | MIN | MAX | UNIT |
|-----------------------|-------------------------------------------------------|--------------------------|-----------------|-----|-----|------|
| t <sub>STE,LEAD</sub> | STE lead time, STE active to clock                    |                          | 2.2 V, 3 V      | 3   |     | ns   |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE inactive              |                          | 2.2 V, 3 V      | 0   |     | ns   |
|                       | STE access time. STE active to SOMI data out          |                          | 2.2 V           |     | 35  | ns   |
| t <sub>STE,ACC</sub>  | STE access time, STE active to SOMI data out          |                          | 3 V             |     | 25  | ns   |
| t <sub>STE,DIS</sub>  | STE disable time, STE inactive to SOMI high impedance |                          | 2.2 V, 3 V      |     | 35  | ns   |
| t <sub>SU,SI</sub>    | SIMO input data setup time                            |                          | 2.2 V, 3 V      | 1   |     | ns   |
| t <sub>HD,SI</sub>    | SIMO input data hold time                             |                          | 2.2 V, 3 V      | 5   |     | ns   |
|                       | SOMI output data valid time (2)                       | UCLK edge to SOMI valid, | 2.2 V           |     | 35  | ns   |
| t <sub>VALID,SO</sub> | SOM output data valid lime                            | C <sub>L</sub> = 20 pF   | 3 V             |     | 25  | ns   |
|                       | SOMI output data hold time <sup>(3)</sup>             | C 20 pF                  | 2.2 V           | 35  |     | ns   |
| t <sub>HD,SO</sub>    | SOMI output data hold time (*)                        | C <sub>L</sub> = 20 pF   | 3 V             | 25  |     | ns   |

- $f_{UCXCLK} = 1/2 t_{LO/HI} \text{ with } tL_{O/HI} \geq \max(t_{VALID,MO(Master)} + t_{SU,SI(eUSCI)}, t_{SU,MI(Master)} + t_{VALID,SO(eUSCI)}).$  For the master's parameters  $t_{SU,MI(Master)}$  and  $t_{VALID,MO(Master)}$  refer to the SPI parameters of the attached slave. Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. Refer to the timing
- diagrams in Figure 5-12 and Figure 5-13.
- Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. Refer to the timing diagrams in Figure 5-12 and Figure 5-13.



Figure 5-12. SPI Slave Mode, CKPH = 0

**INSTRUMENTS** 

www.ti.com SLAS887 – AUGUST 2014



Figure 5-13. SPI Slave Mode, CKPH = 1

**NSTRUMENTS** 

## Table 5-29. eUSCI (I<sup>2</sup>C Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 5-14)

|                      | PARAMETER                              | TEST CONDITIONS                                                   | V <sub>CC</sub> | MIN                 | TYP                        | MAX                                             | UNIT |
|----------------------|----------------------------------------|-------------------------------------------------------------------|-----------------|---------------------|----------------------------|-------------------------------------------------|------|
| f <sub>eUSCI</sub>   | eUSCI input clock frequency            | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |                 |                     |                            | f <sub>SYSTEM</sub>                             | MHz  |
| f <sub>SCL</sub>     | SCL clock frequency                    |                                                                   | 2.2 V, 3 V      | 0                   |                            | 400                                             | kHz  |
|                      | Hold time (repeated) START             | f <sub>SCL</sub> = 100 kHz                                        | 221/21/         | 5.5                 |                            |                                                 |      |
| t <sub>HD,STA</sub>  | Hold time (repeated) START             | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V, 3 V      | 1.5                 |                            |                                                 | μs   |
|                      | Catual time for a repeated CTART       | f <sub>SCL</sub> = 100 kHz                                        | 221/21/         | 5.5                 |                            | fsystem<br>400<br>0 160<br>0 80<br>6 40<br>6 20 |      |
| t <sub>SU,STA</sub>  | Setup time for a repeated START        | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V, 3 V      | 1.5<br>/ 0.4<br>5.5 |                            |                                                 | μs   |
| t <sub>HD,DAT</sub>  | Data hold time                         |                                                                   | 2.2 V, 3 V      | 0.4                 |                            |                                                 | μs   |
|                      | Data action times                      | f <sub>SCL</sub> = 100 kHz                                        | 221/21/         | 5.5                 |                            |                                                 |      |
| t <sub>SU,DAT</sub>  | Data setup time                        | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V, 3 V      | 1.5                 |                            |                                                 | μs   |
|                      | Cotion time for CTOR                   | f <sub>SCL</sub> = 100 kHz                                        | 221/21/         | 5.5                 |                            |                                                 |      |
| <sup>T</sup> SU,STO  | Setup time for STOP                    | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V, 3 V      | 1.5                 | 110 1<br>50 25<br>15 33 37 |                                                 | μs   |
|                      |                                        | UCGLITx = 0                                                       |                 | 75                  | 110                        | 160                                             | ns   |
|                      | Pulse duration of spikes suppressed by | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$             | ns              |                     |                            |                                                 |      |
| tsu,sto              | input filter                           | UCGLITx = 2                                                       | 2.2 V, 3 V      | 15                  | 25                         | 40                                              | ns   |
|                      |                                        | UCGLITx = 3                                                       |                 | 10                  | 15                         | 20                                              | ns   |
|                      |                                        | UCCLTOx = 1                                                       |                 |                     | 33                         |                                                 | ms   |
| t <sub>TIMEOUT</sub> | Clock low timeout                      | UCCLTOx = 2                                                       | 2.2 V, 3 V      |                     | 37                         |                                                 | ms   |
|                      |                                        | UCCLTOx = 3                                                       |                 |                     | 41                         |                                                 | ms   |



Figure 5-14. I<sup>2</sup>C Mode Timing



STRUMENTS

SLAS887 - AUGUST 2014 www.ti.com

#### Timer\_A 5.6.9

### Table 5-30. Timer A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                 | V <sub>CC</sub> | MIN | TYP | MAX    | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------|-----------------|-----|-----|--------|------|
| f <sub>TA</sub>     | Timer_A input clock frequency | Internal: SMCLK<br>External: TACLK                              | 3.0 V           |     |     | 16.384 | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs, Minimum pulse duration required for capture | 3.0 V           | 20  |     |        | ns   |

### 5.6.10 Flash

### Table 5-31. Flash Memory

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                            | PARAMETER                                           | TEST CONDITIONS       | V <sub>CC</sub> | MIN   | TYP   | MAX | UNIT             |
|----------------------------|-----------------------------------------------------|-----------------------|-----------------|-------|-------|-----|------------------|
| V <sub>CC(PGM/ERASE)</sub> | Program and erase supply voltage                    |                       |                 | 2.2   |       | 3.6 | V                |
| f <sub>FTG</sub>           | Flash timing generator frequency                    |                       |                 | 257   |       | 476 | kHz              |
| I <sub>PGM</sub>           | Supply current from V <sub>CC</sub> during program  |                       | 2.2 V, 3.6 V    |       |       | 8   | mA               |
| I <sub>ERASE</sub>         | Supply current from V <sub>CC</sub> during erase    |                       | 2.2 V, 3.6 V    |       |       | 13  | mA               |
| t <sub>CPT</sub>           | Cumulative program time <sup>(1)</sup>              |                       | 2.2 V, 3.6 V    |       |       | 8   | ms               |
|                            | Program and erase endurance                         |                       |                 | 20000 |       |     | cycles           |
| t <sub>Retention</sub>     | Data retention duration                             | T <sub>J</sub> = 25°C |                 | 100   |       |     | years            |
| t <sub>Word</sub>          | Word or byte program time                           | (2)                   |                 |       | 25    |     |                  |
| t <sub>Block, 0</sub>      | Block program time for first byte or word           | (2)                   |                 |       | 20    |     |                  |
| t <sub>Block, 1-63</sub>   | Block program time for each additional byte or word | (2)                   |                 |       | 11    |     | t <sub>FTG</sub> |
| t <sub>Block, End</sub>    | Block program end-sequence wait time                | (2)                   |                 |       | 6     |     | . 10             |
| t <sub>Mass Erase</sub>    | Mass erase time                                     | (2)                   |                 |       | 10593 |     |                  |
| t <sub>Seg Erase</sub>     | Segment erase time                                  | (2)                   |                 |       | 9628  |     |                  |

The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word-write mode, individual byte-write mode, and block-write mode.

### 5.6.11 Emulation and Debug

## Table 5-32. JTAG and Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                 | V <sub>CC</sub> | MIN   | TYP | MAX | UNIT |  |  |
|-----------------------|---------------------------------------------------------------------------|-----------------|-------|-----|-----|------|--|--|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                               | 3.0 V           | 0     |     | 20  | MHz  |  |  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse duration                                      | 3.0 V           | 0.025 |     | 15  | μs   |  |  |
| t <sub>SBW, En</sub>  | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) (1) | 3.0 V           |       |     | 1   | μs   |  |  |
| t <sub>SBW,Rst</sub>  | Spy-Bi-Wire return to normal operation time                               | 3.0 V           | 15    |     | 100 | μs   |  |  |
| f <sub>TCK</sub>      | TCK input frequency, 4-wire JTAG <sup>(2)</sup>                           | 3.0 V           | 0     |     | 10  | MHz  |  |  |
| R <sub>internal</sub> | Internal pulldown resistance on TEST                                      | 3.0 V           | 45    | 60  | 80  | kΩ   |  |  |

<sup>(1)</sup> Tools that access the Spy-Bi-Wire interface must wait for the minimum t<sub>SBW,En</sub> time after pulling the TEST/SBWTCK pin high before applying the first SBWTCK clock edge.

These values are hardwired into the flash controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ).

f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



## 6 Detailed Description

### 6.1 Overview

The MSP430i204x, MSP430i203x, MSP430i202x devices consist of a powerful 16-bit RISC CPU, a DCO-based clock system that generates system clocks, a power management module (PMM) with built-in voltage reference and voltage monitor, two to four 24-bit sigma-delta analog-to-digital converters (ADCs), a temperature sensor, a 16-bit hardware multiplier, two 16-bit timers, one eUSCI-A module and one eUSCI-B module, a watchdog timer (WDT), and up to 16 I/O pins.



### 6.2 Functional Block Diagrams

INSTRUMENTS

Figure 6-1 shows the functional block diagram for the MSP430i2041 and MSP430i2040 in the RHB package.



Figure 6-1. Functional Block Diagram - RHB Package - MSP430i2041, MSP430i2040

Figure 6-2 shows the functional block diagram for the MSP430i2041 and MSP430i2040 in the PW package.



Figure 6-2. Functional Block Diagram - PW Package - MSP430i2041, MSP430i2040

TEXAS INSTRUMENTS

Figure 6-3 shows the functional block diagram for the MSP430i2031 and MSP430i2030 in the RHB package.



Figure 6-3. Functional Block Diagram - RHB Package - MSP430i2031, MSP430i2030

Figure 6-4 shows the functional block diagram for the MSP430i2031 and MSP430i2030 in the PW package.



Figure 6-4. Functional Block Diagram - PW Package - MSP430i2031, MSP430i2030



Figure 6-5 shows the functional block diagram for the MSP430i2021 and MSP430i2020 in the RHB package.



Figure 6-5. Functional Block Diagram - RHB Package - MSP430i2021, MSP430i2020

Figure 6-6 shows the functional block diagram for the MSP430i2021 and MSP430i2020 in the PW package.



Figure 6-6. Functional Block Diagram - PW Package - MSP430i2021, MSP430i2020

**NSTRUMENTS** 



### 6.3 CPU

The MSP430i CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses and can be handled with all instructions.



SLAS887 - AUGUST 2014





## 6.4 Instruction Set

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 6-1 shows examples of the three types of instruction formats; Table 6-2 shows the address modes.

**Table 6-1. Instruction Word Formats** 

| INSTRUCTION FORMAT                       | EXAMPLE   | OPERATION                                 |
|------------------------------------------|-----------|-------------------------------------------|
| Dual operands, source-destination        | ADD R4,R5 | R4 + R5 → R5                              |
| Single operands, destination only        | CALL R8   | $PC \rightarrow (TOS), R8 \rightarrow PC$ |
| Relative jump, unconditional/conditional | JNE       | Jump-on-equal bit = 0                     |

## **Table 6-2. Address Mode Descriptions**

| ADDRESS MODE           | S <sup>(1)</sup> | D (2) | SYNTAX          | EXAMPLE          | OPERATION                                          |
|------------------------|------------------|-------|-----------------|------------------|----------------------------------------------------|
| Register               | ✓                | ✓     | MOV Rs,Rd       | MOV R10,R11      | R10 → R11                                          |
| Indexed                | ✓                | ✓     | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6)  | $M(2+R5) \rightarrow M(6+R6)$                      |
| Symbolic (PC relative) | ✓                | ✓     | MOV EDE,TONI    |                  | $M(EDE) \rightarrow M(TONI)$                       |
| Absolute               | ✓                | ✓     | MOV &MEM,&TCDAT |                  | $M(MEM) \rightarrow M(TCDAT)$                      |
| Indirect               | ✓                |       | MOV @Rn,Y(Rm)   | MOV @R10,Tab(R6) | $M(R10) \rightarrow M(Tab+R6)$                     |
| Indirect autoincrement | ✓                |       | MOV @Rn+,Rm     | MOV @R10+,R11    | $M(R10) \rightarrow R11$ $R10 + 2 \rightarrow R10$ |
| Immediate              | ✓                |       | MOV #X,TONI     | MOV #45,TONI     | #45 → M(TONI)                                      |

<sup>(1)</sup> S = source

<sup>(2)</sup> D = destination

# TEXAS INSTRUMENTS

## 6.5 Operating Modes

MSP430i204x, MSP430i203x, MSP430i202x devices have one active mode and four software-selectable low-power modes. An interrupt event can wake up the device from the low-power modes LPM0 to LPM4, service the request, and restore back to the low-power mode on return from the interrupt program.

The following five operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active.
- Low-power mode 0/1 (LPM0 = LPM1)
  - CPU is disabled
  - Internal regulator remains enabled
  - DCO remains enabled
  - MCLK is disabled
  - ACLK and SMCLK remain active
- Low-power mode 2/3 (LPM2 = LPM3)
  - CPU is disabled
  - Internal regulator remains enabled
  - DCO remains enabled
  - MCLK and SMCLK are disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - Internal regulator remains enabled
  - DCO is disabled
  - MCLK, SMCLK, and ACLK are disabled
- Low-power mode 4.5 (LPM4.5)
  - Internal regulator is disabled
  - No RAM retention
  - I/O pad state retention
  - Wakeup from RST/NMI, Ports Pins P2.1, P2.2



MSP430i2021, MSP430i2020

SLAS887 - AUGUST 2014

#### 6.6 **Interrupt Vector Addresses**

**STRUMENTS** 

The interrupt vectors and the power-up starting address are located in the address range 0FFFFh to 0FFE0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.

If the reset vector (located at address 0FFFEh) contains 0FFFFh (for example, flash is not programmed), the CPU goes into LPM4 immediately after power up.

**Table 6-3. Interrupt Vector Addresses** 

| INTERRUPT SOURCE                                                         | INTERRUPT FLAG                                                      | SYSTEM<br>INTERRUPT                               | WORD ADDRESS | PRIORITY    |
|--------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------|--------------|-------------|
| Power up External reset Watchdog Flash key violation PC out-of-range (1) | BORIFG<br>RSTIFG<br>WDTIFG<br>KEYV                                  | Reset                                             | 0FFFEh       | 15, highest |
| NMI<br>Oscillator fault<br>Flash memory access violation                 | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2) (3)</sup>                       | (Non)maskable,<br>(Non)maskable,<br>(Non)maskable | 0FFFCh       | 14          |
| Timer TA1                                                                | TA1CCR0 CCIFG (4)                                                   | Maskable                                          | 0FFFAh       | 13          |
| Timer TA1                                                                | TA1CCR1 CCIFG,<br>TA1CCR2 CCIFG,<br>TA1CTL TAIFG <sup>(2) (4)</sup> | Maskable                                          | 0FFF8h       | 12          |
| Voltage Monitor                                                          | VMONIFG                                                             | Maskable                                          | 0FFF6h       | 11          |
| Watchdog Timer                                                           | WDTIFG                                                              | Maskable                                          | 0FFF4h       | 10          |
| eUSCI_A0 Receive or Transmit                                             | UCA0RXIFG, UCA0TXIFG                                                | Maskable                                          | 0FFF2h       | 9           |
| eUSCI_B0 Receive or Transmit                                             | UCB0RXIFG, UCB0TXIFG                                                | Maskable                                          | 0FFF0h       | 8           |
| SD24                                                                     | SD24CCTLx SD24OVIFG,<br>SD24CCTLx SD24IFG <sup>(2) (4)</sup>        | Maskable                                          | 0FFEEh       | 7           |
| Timer TA0                                                                | TA0CCR0 CCIFG (4)                                                   | Maskable                                          | 0FFECh       | 6           |
| Timer TA0                                                                | TA0CCR1 CCIFG,<br>TA0CCR2 CCIFG,<br>TA0CTL TAIFG <sup>(2) (4)</sup> | Maskable                                          | 0FFEAh       | 5           |
| I/O Port P1                                                              | P1IFG.0 to P1IFG.7 (2) (4)                                          | Maskable                                          | 0FFE8h       | 4           |
|                                                                          |                                                                     |                                                   | 0FFE6h       | 3           |
|                                                                          |                                                                     |                                                   | 0FFE4h       | 2           |
| I/O Port P2                                                              | P2IFG.0 to P2IFG.7 (2) (4)                                          | Maskable                                          | 0FFE2h       | 1           |
|                                                                          |                                                                     |                                                   | 0FFE0h       | 0, lowest   |

<sup>(1)</sup> A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from within unused address range.

Multiple source flags

<sup>(</sup>Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot. (3)

Interrupt flags are located in the module.

# **ISTRUMENTS**

#### 6.7 Special Function Registers

Some interrupt enable and interrupt flag bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

#### Legend

Bit can be read and written.

rw-0. 1 Bit can be read and written. It is Reset or Set by PUC. rw-(0), (1) Bit can be read and written. It is Reset or Set by POR. rw-[0], [1] Bit can be read and written. It is Reset or Set by BOR.

SFR bit is not present in device.

## Table 6-4. Interrupt Enable 1 (Address = 00h)

| 7 | 6 | 5      | 4     | 3 | 2 | 1    | 0     |
|---|---|--------|-------|---|---|------|-------|
|   |   | ACCVIE | NMIIE |   |   | OFIE | WDTIE |
|   |   | rw-0   | rw-0  |   |   | rw-0 | rw-0  |

**WDTIE** Watchdog timer interrupt enable. Inactive if watchdog mode is selected. Active if watchdog timer is configured in interval timer

Oscillator fault interrupt enable **OFIE NMIIE** (Non)maskable interrupt enable ACCVIE Flash access violation interrupt enable

#### Table 6-5. Interrupt Flag Register 1 (Address = 02h)

| 7 | 6 | 5 | 4      | 3      | 2      | 1     | 0      |
|---|---|---|--------|--------|--------|-------|--------|
|   |   |   | NMIIFG | RSTIFG | BORIFG | OFIFG | WDTIFG |
|   |   |   | rw-0   | rw-[0] | rw-[1] | rw-0  | rw-(0) |

**WDTIFG** Set on watchdog timer overflow (in watchdog mode) or security key violation.

Reset on V<sub>CC</sub> power-up or a reset condition at RST/NMI pin in reset mode.

**OFIFG** Flag set on oscillator fault. This flag can be cleared by software when the oscillator runs free of fault.

**BORIFG** Brown out reset flag. This bit is set after V<sub>CC</sub> power up and can be cleared by software.

**RSTIFG** External reset interrupt flag. Set on a reset condition at RST/NMI pin in reset mode. Reset on V<sub>CC</sub> power up.

**NMIIFG** Set by the RST/NMI pin in NMI configuration.

#### 6.8 **Flash Memory**

The flash memory can be programmed through the Spy-Bi-Wire or JTAG port, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory:

- Flash memory has n segments of main memory and one segment of information memory.
- Segment size is 1KB for both main memory and information memory.
- Segments 0 to n in main memory can be erased in one step, or each segment may be individually
- Information memory segment can be erased separately or as a group with main memory segments 0
- Information memory segment contains calibration data. After reset, information memory segment is protected against programming and erasing. It can be unlocked but care should be taken not to erase this segment if the device-specific calibration data is required.



## 6.9 JTAG Operation

**ISTRUMENTS** 

#### 6.9.1 JTAG Standard Interface

The MSP430i family supports the standard JTAG interface which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/O. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430i development tools and device programmers. The JTAG pin requirements are shown in Table 6-6. For further details on interfacing to development tools and device programmers, see the *MSP430 Hardware Tools User's Guide* (SLAU278).

Table 6-6. JTAG Pin Requirements and Functions

| DEVICE SIGNAL                        | Direction | FUNCTION                   |
|--------------------------------------|-----------|----------------------------|
| P1.0/UCA0STE/MCLK/TCK                | IN        | JTAG clock input           |
| P1.1/UCA0CLK/SMCLK/TMS               | IN        | JTAG state control         |
| P1.2/UCA0RXD/UCA0SOMI/ACLK/TDI/TCLK  | IN        | JTAG data input/TCLK input |
| P1.3/UCA0TXD/UCA0SIMO/TA0CLK/TDO/TDI | OUT       | JTAG data output           |
| TEST/SBWTCK                          | IN        | Enable JTAG pins           |
| RST/NMI/SBWTDIO                      | IN        | External reset             |
| VCC                                  |           | Power supply               |
| DVSS                                 |           | Ground supply              |

## 6.9.2 Spy-Bi-Wire Interface

In addition to the standard JTAG interface, the MSP430i family supports the two wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430i development tools and device programmers. The Spy-Bi-Wire interface pin requirements are shown in Table 6-7. For further details on interfacing to development tools and device programmers, see the *MSP430 Hardware Tools User's Guide* (SLAU278).

Table 6-7. Spy-Bi-Wire Pin Requirements and Functions

| DEVICE SIGNAL   | Direction | FUNCTION                      |  |  |
|-----------------|-----------|-------------------------------|--|--|
| TEST/SBWTCK     | IN        | Spy-Bi-Wire clock input       |  |  |
| RST/NMI/SBWTDIO | IN, OUT   | Spy-Bi-Wire data input/output |  |  |
| VCC             |           | Power supply                  |  |  |
| DVSS            |           | Ground supply                 |  |  |



## 6.9.3 JTAG Disable Register

The SYSJTAGDIS register can disable the JTAG port to provide code protection and device security. JTAG is disabled when software writes the value 0xA5A5 to this register within 64 MCLK clock cycles after a BOR or POR reset; otherwise, the JTAG port is enabled. Any writes to this register after the first 64 MCLK clock cycles are ignored. Reads from this register at any time return the JTAG enable or disable status. The value 0xA5A5 indicates that JTAG is disabled, and 0x9696 indicates that JTAG is enabled. The SYSJTAGDIS register is mapped to address 01FEh.

#### NOTE

Application programming the device to any of the low power modes within first 64 MCLK clock cycles after a BOR or POR reset will lock the device for any JTAG/SBW access.

Table 6-8. SYSJTAGDIS Register

| 15      | 14      | 13     | 12     | 11     | 10     | 9      | 8      |  |  |  |
|---------|---------|--------|--------|--------|--------|--------|--------|--|--|--|
| JTAGKEY |         |        |        |        |        |        |        |  |  |  |
| rw-[1]  | rw-[0]  | rw-[1] | rw-[0] | rw-[0] | rw-[1] | rw-[0] | rw-[1] |  |  |  |
| 7       | 6       | 5      | 4      | 3      | 2      | 1      | 0      |  |  |  |
|         | JTAGKEY |        |        |        |        |        |        |  |  |  |
| rw-[1]  | rw-[0]  | rw-[1] | rw-[0] | rw-[0] | rw-[1] | rw-[0] | rw-[1] |  |  |  |

**JTAGKEY** 

0xA5A5 indicates JTAG is disabled and 0x9696 indicates JTAG is enabled.





www.ti.com SLAS887 - AUGUST 2014

## 6.10 Peripherals

Peripherals are connected to the CPU through data, address, and control buses. The peripherals can be managed using all instructions. For complete module descriptions, see the MSP430i Family User's Guide (SLAU335).

## 6.10.1 Clock System

The clock system consists of a fixed 16.384-MHz frequency internal DCO. The DCO can operate in internal resistor mode or external resistor mode. The DCO clock accuracy is higher when operating in external resistor mode especially upon variation in operating temperature. This feature can be useful in applications like utility metering in which accurate clock is necessary under varying operating temperature. When external resistor mode is selected by application, the resistor of recommended value must be connected to ROSC pin of the device. Refer to Table 5-2 for the recommended value of resistor at ROSC pin. It is recommended to connect the ROSC pin to AVSS while operating DCO in internal resistor mode. When a resistor fault is detected in the external resistor mode, the DCO automatically switches to the internal resistor mode as a fail-safe mechanism to keep the system clocks active.

The DCO can be completely bypassed and the system clocks can be sourced by external digital clock. The clock system generates MCLK, SMCLK, and ACLK. MCLK is used by the CPU, while SMCLK and ACLK are used by the peripheral modules. There are programmable clock dividers for MCLK and SMCLK. ACLK runs at a fixed 32-kHz frequency. The clock system supports active mode and four low-power modes.

## 6.10.2 Power Management Module (PMM)

The power management module consists of voltage regulator that generates 1.8-V regulated core voltage. There is a brownout reset (BOR) circuit on the high-voltage domain, and a supply voltage supervisor (SVS) module on the low-voltage domain. The BOR and SVS provide the proper internal reset signal to the device during power-on and power-off.

A built-in voltage reference is used by sub-modules of the PMM and by the analog modules on the device. A temperature sensor is also available within the built-in voltage reference.

The voltage monitor (VMON) on the high-voltage domain can monitor external voltage on the VMONIN pin against the internal reference voltage or by comparing the on-chip VCC to one of three programmable threshold voltages. During the LPM4.5 mode, the reference, voltage regulator, temperature sensor, and voltage monitor are shut off, and only the high side brown-out circuit is active.

# TEXAS INSTRUMENTS

#### 6.10.3 Digital I/O

There are two 8-bit I/O ports (P1 and P2) implemented on the MSP430i204x, MSP430i203x, MSP430i202x devices. On 32-pin RHB devices, ports P1 and P2 are complete, and 16 I/Os are available. On 28-pin PW devices, port P2 is reduced to 4 bits, and 12 I/Os are available. On 28-pin PW devices, the unavailable pins P2.4 to P2.7 must be programmed to port function, output direction and be driven with value 0.

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt condition is possible.
- Edge-selectable interrupt input capability for all the eight bits of port P1 and P2
- LPM4.5 wake-up capability for Port pins P2.1 and P2.2
- Read and write access to port-control registers is supported by all instructions.

## 6.10.4 Watchdog Timer (WDT)

The primary function of the WDT module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals.

#### 6.10.5 Timer TA0

Timer TA0 is a 16-bit timer/counter (Timer\_A type) with three capture/compare registers. TA0 can support multiple capture/compares, PWM outputs, and interval timing. TA0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

**Table 6-9. TA0 Signal Connections** 

| INPUT PORT PIN | DEVICE INPUT<br>SIGNAL     | MODULE INPUT<br>SIGNAL | MODULE BLOCK | MODULE<br>OUTPUT SIGNAL | DEVICE OUTPUT<br>SIGNAL | OUTPUT PORT<br>PIN |
|----------------|----------------------------|------------------------|--------------|-------------------------|-------------------------|--------------------|
| P1.3           | TA0CLK                     | TACLK                  |              |                         |                         |                    |
|                | ACLK (internal)            | ACLK                   | Timer        | NIA                     | NA                      |                    |
|                | SMCLK (internal)           | SMCLK                  | rimer        | NA                      | INA                     |                    |
| P1.3           | TA0CLK                     | INCLK                  |              |                         |                         |                    |
| P1.4           | TA0.0                      | CCI0A                  |              |                         |                         | P1.4               |
| P2.5           | TA0.0                      | CCI0B                  | CCDO         | TA0                     | T40.0                   | P2.5               |
|                | DVSS                       | GND                    | CCR0         | TA0                     | TA0.0                   |                    |
|                | VCC                        | VCC                    |              |                         |                         |                    |
| P1.5           | TA0.1                      | CCI1A                  |              |                         |                         | P1.5               |
|                | ACLK (internal)            | CCI1B                  | CCD4         | T 4 4                   | TAO 4                   | P2.6               |
|                | DVSS                       | GND                    | CCR1         | TA1                     | TA0.1                   |                    |
|                | VCC                        | VCC                    |              |                         |                         |                    |
| P1.6           | TA0.2                      | CCI2A                  |              |                         |                         | P1.6               |
|                | TA1 CCR2 output (internal) | CCI2B                  | CCR2         | TA2                     | TA0.2                   | P2.7               |
|                | DVSS                       | GND                    |              |                         | TA4 CCIOD innut         |                    |
|                | VCC                        | VCC                    |              |                         | TA1 CCI2B input         |                    |



SLAS887 - AUGUST 2014

#### 6.10.6 Timer TA1

Timer TA1 is a 16-bit timer/counter (Timer\_A type) with three capture/compare registers. TA1 can support multiple capture/compares, PWM outputs, and interval timing. TA1 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-10. TA1 Signal Connections

| INPUT PORT PIN | DEVICE INPUT<br>SIGNAL     | MODULE INPUT<br>SIGNAL | MODULE BLOCK | MODULE<br>OUTPUT SIGNAL | DEVICE OUTPUT<br>SIGNAL | OUTPUT PORT<br>PIN |
|----------------|----------------------------|------------------------|--------------|-------------------------|-------------------------|--------------------|
| P1.7           | TA1CLK                     | TACLK                  |              |                         |                         |                    |
|                | ACLK (internal)            | ACLK                   | Timer        | <b>N</b> 1.0            | NIA                     |                    |
|                | SMCLK (internal)           | SMCLK                  | rimer        | NA                      | NA                      |                    |
| P1.7           | TA1CLK                     | INCLK                  |              |                         |                         |                    |
| P2.0           | TA1.0                      | CCI0A                  |              |                         |                         | P2.0               |
| P2.4           | TA1.0                      | CCI0B                  | CCDO         | TA0                     | TA4.0                   | P2.4               |
|                | DVSS                       | GND                    | CCR0         | TA0                     | TA1.0                   |                    |
|                | VCC                        | VCC                    |              |                         |                         |                    |
| P2.1           | TA1.1                      | CCI1A                  |              |                         |                         | P2.1               |
|                | ACLK (internal)            | CCI1B                  | 0004         | T A 4                   | TA4.4                   |                    |
|                | DVSS                       | GND                    | CCR1         | TA1                     | TA1.1                   |                    |
|                | VCC                        | VCC                    |              |                         |                         |                    |
| P2.2           | TA1.2                      | CCI2A                  |              |                         |                         | P2.2               |
|                | TA0 CCR2 output (internal) | CCI2B                  | CCR2         | TA2                     | TA1.2                   |                    |
|                | DVSS                       | GND                    |              |                         | TAO COIOD in a st       |                    |
|                | VCC                        | VCC                    |              |                         | TA0 CCI2B input         |                    |

## 6.10.7 Enhanced Universal Serial Communication Interface (eUSCI)

The eUSCI module is used for serial data communication. The eUSCI module supports synchronous communication protocols such as SPI (3 or 4 pin) and I<sup>2</sup>C, and asynchronous communication protocols such as UART, enhanced UART with automatic baudrate detection, and IrDA.

The eUSCI\_An module provides support for SPI (3 or 4 pin), UART, enhanced UART, and IrDA.

The eUSCI Bn module provides support for SPI (3 or 4 pin) and I<sup>2</sup>C.

One eUSCI A and one eUSCI B module are implemented on MSP430i204x, MSP430i203x, MSP430i202x devices.

## 6.10.8 Hardware Multiplier

The multiplication operation is supported by a dedicated peripheral module. The module performs 16x16bit, 16x8-bit, 8x16-bit, and 8x8-bit operations. The module is capable of supporting signed and unsigned multiplication as well as signed and unsigned multiply and accumulate operations. The result of an operation can be accessed immediately after the operands have been loaded into the peripheral registers. No additional clock cycles are required.



#### 6.10.9 SD24

There are up to four independent 24-bit sigma-delta ADCs. Each converter is designed with a fully differential analog input pair and programmable gain amplifier input stage. Also the converters are based on second-order over-sampling sigma-delta modulators and digital decimation filters. The decimation filters are comb-type filters with selectable oversampling ratios of up to 256.

The SD24 converters can operate with internal reference (SD24REFS = 1) or with external reference (SD24REFS = 0). When SD24 operates with internal reference the VREF pin must not be loaded externally. Only the recommended capacitor value,  $C_{VREF}$  must be connected at VREF pin to AVSS (see Table 5-19).

www.ti.com SLAS887 – AUGUST 2014

## 6.10.10 Input/Output Schematics

**NSTRUMENTS** 

## 6.10.10.1 Port P1, P1.0 to P1.3, Input/Output With Schmitt Trigger



NOTE: Functional representation only.

Figure 6-7. Py.x/Mod1/Mod2/JTAG Pin Schematic



## Table 6-11. Port P1 (P1.0 to P1.3) Pin Functions

| DINI NIAME (D4)        |   | FUNCTION                  | C                | ONTROL BITS | OR SIGNALS | (1)         |
|------------------------|---|---------------------------|------------------|-------------|------------|-------------|
| PIN NAME (P1.x)        | X | FUNCTION                  | P1DIR.x          | P1SEL1.x    | P1SEL0.x   | JTAG Enable |
| P1.0/UCA0STE/MCLK/TCK  | 0 | P1.0 (I/O) <sup>(2)</sup> | I: 0; O: 1       | 0           | 0          | 0           |
|                        |   | UCA0STE                   | X <sup>(3)</sup> | 0           | 1          | 0           |
|                        |   | N/A                       | 0                | 1           | 0          | 0           |
|                        |   | MCLK                      | 1                | Į.          | U          | U           |
|                        |   | N/A                       | 0                | - 1         | 1          | 0           |
|                        |   | DVSS                      | 1                | •           | '          | U           |
|                        |   | TCK <sup>(4)</sup>        | Х                | Х           | X          | 1           |
| P1.1/UCA0CLK/SMCLK/TMS | 1 | P1.1 (I/O) <sup>(2)</sup> | I: 0; O: 1       | 0           | 0          | 0           |
|                        |   | UCA0CLK                   | X <sup>(3)</sup> | 0           | 1          | 0           |
|                        |   | N/A                       | 0                | 1           | 0          | 0           |
|                        |   | SMCLK                     | 1                | 1           | U          | 0           |
|                        |   | N/A                       | 0                | 4           | 1          | 0           |
|                        |   | DVSS                      | 1                | 1           |            | U           |
|                        |   | TMS <sup>(4)</sup>        | Х                | Х           | Х          | 1           |
| P1.2/UCA0RXD/UCA0SOMI/ | 2 | P1.2 (I/O) <sup>(2)</sup> | I: 0; O: 1       | 0           | 0          | 0           |
| ACLK/TDI/TCLK          |   | UCA0RXD/UCA0SOMI          | X <sup>(3)</sup> | 0           | 1          | 0           |
|                        |   | N/A                       | 0                | 1           |            | 0           |
|                        |   | ACLK                      | 1                | 1           | 0          | U           |
|                        |   | N/A                       | 0                | 1           | 1          | 0           |
|                        |   | DVSS                      | 1                | 1           | '          | U           |
|                        |   | TDI/TCLK <sup>(4)</sup>   | Х                | Х           | Х          | 1           |
| P1.3/UCA0TXD/UCA0SIMO/ | 3 | P1.3 (I/O) <sup>(2)</sup> | I: 0; O: 1       | 0           | 0          | 0           |
| TA0CLK/TDO/TDI         |   | UCA0TXD/UCA0SIMO          | X <sup>(3)</sup> | 0           | 1          | 0           |
|                        |   | TA0CLK                    | 0                | 1           | 0          | 0           |
|                        |   | DVSS                      | 1                | 1           | 0          | U           |
|                        |   | N/A                       | 0                | 4           | 4          | 0           |
|                        |   | DVSS                      | 1                | 1           | 1          | 0           |
|                        |   | TDO/TDI <sup>(4)</sup>    | Х                | Х           | Х          | 1           |

<sup>(1)</sup> X = Don't care

Default condition.

Direction controlled by eUSCI\_A0 module.

The pin direction is controlled by the JTAG module. The JTAG mode selection is made via the Spy-Bi-Wire four wire entry sequence. Neither P1SEL0.x and P1SEL1.x nor P1DIR.x have an effect in these cases.

## 6.10.10.2 Port P1, P1.4 to P1.7, Input/Output With Schmitt Trigger



NOTE: Functional representation only.

Figure 6-8. Py.x/Mod1/Mod2 Pin Schematic



## Table 6-12. Port P1 (P1.4 to P1.7) Pin Functions

| DIN NAME (D4)          |   | FUNCTION         | CONTRO           | DL BITS OR SIG | NALS <sup>(1)</sup> |
|------------------------|---|------------------|------------------|----------------|---------------------|
| PIN NAME (P1.x)        | X | FUNCTION         | P1DIR.x          | P1SEL1.x       | P1SEL0.x            |
| P1.4/UCB0STE/TA0.0     |   | P1.4 (I/O)       | I: 0; O: 1       | 0              | 0                   |
|                        |   | UCB0STE          | X <sup>(2)</sup> | 0              | 1                   |
|                        |   | TA0.CCI0A        | 0                | 1              | 0                   |
|                        |   | TA0.0            | 1                | ı              | 0                   |
|                        |   | N/A              | 0                | 1              | 1                   |
|                        |   | DVSS             | 1                | '              | '                   |
| P1.5/UCB0CLK/TA0.1     | 5 | P1.5 (I/O)       | I: 0; O: 1       | 0              | 0                   |
|                        |   | UCB0CLK          | X <sup>(2)</sup> | 0              | 1                   |
|                        |   | TA0.CCI1A        | 0                | 1              | 0                   |
|                        |   | TA0.1            | 1                | '              | 0                   |
|                        |   | N/A              | 0                | 1              | 1                   |
|                        |   | DVSS             | 1                | 1              | '                   |
| P1.6/UCB0SCL/UCB0SOMI/ | 6 | P1.6 (I/O)       | I: 0; O: 1       | 0              | 0                   |
| TA0.2                  |   | UCB0SCL/UCB0SOMI | X <sup>(2)</sup> | 0              | 1                   |
|                        |   | TA0.CCI2A        | 0                | 1              | 0                   |
|                        |   | TA0.2            | 1                | 1              | 0                   |
|                        |   | N/A              | 0                | 1              | 1                   |
|                        |   | DVSS             | 1                | I              | ı                   |
| P1.7/UCB0SDA/UCB0SIMO/ | 7 | P1.7 (I/O)       | I: 0; O: 1       | 0              | 0                   |
| TA1CLK                 |   | UCB0SDA/UCB0SIMO | X <sup>(2)</sup> | 0              | 1                   |
|                        |   | TA1CLK           | 0                | 1              | 0                   |
|                        |   | DVSS             | 1                | <u>'</u>       | 0                   |
|                        |   | N/A              | 0                | 1              | 1                   |
|                        |   | DVSS             | 1                | <u> </u>       | <u> </u>            |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Direction controlled by eUSCI\_B0 module.

## 6.10.10.3 Port P2, P2.0 to P2.2 and P2.4 to P2.7, Input/Output With Schmitt Trigger



NOTE: Functional representation only.

Figure 6-9. Py.x/Mod1/Mod2 Pin Schematic

Table 6-13. Port P2 (P2.0 to P2.2 and P2.4 to P2.7) Pin Functions

| DIN NAME (DO.)   |   | FILLETION                | CONTR      | OL BITS OR SIG | SNALS    |
|------------------|---|--------------------------|------------|----------------|----------|
| PIN NAME (P2.x)  | Х | FUNCTION                 | P2DIR.x    | P2SEL1.x       | P2SEL0.x |
| P2.0/TA1.0/CLKIN | 0 | P2.0 (I/O)               | I: 0; O: 1 | 0              | 0        |
|                  |   | TA1.CCI0A                | 0          | 0              | 1        |
|                  |   | TA1.0                    | 1          | U              | I        |
|                  |   | CLKIN (DCO bypass clock) | 0          | 1              | 0        |
|                  |   | DVSS                     | 1          | ı              | U        |
|                  |   | N/A                      | 0          | 1              | 1        |
|                  |   | DVSS                     | 1          | I              | I        |
| P2.1/TA1.1       | 1 | P2.1 (I/O)               | I: 0; O: 1 | 0              | 0        |
|                  |   | TA1.CCI1A                | 0          | 0              | 1        |
|                  |   | TA1.1                    | 1          |                |          |
|                  |   | N/A                      | 0          | 1              | 0        |
|                  |   | DVSS                     | 1          | ı              | U        |
|                  |   | N/A                      | 0          | 4              | 1        |
|                  |   | DVSS                     | 1          | ı              | I        |
| P2.2/TA1.2       | 2 | P2.2 (I/O)               | I: 0; O: 1 | 0              | 0        |
|                  |   | TA1.CCI2A                | 0          | 0              | 1        |
|                  |   | TA1.2                    | 1          | U              | 1        |
|                  |   | N/A                      | 0          |                | 0        |
|                  |   | DVSS                     | 1          | ı              | U        |
|                  |   | N/A                      | 0          | 1              | 1        |
|                  |   | DVSS                     | 1          | '              | '        |



## Table 6-13. Port P2 (P2.0 to P2.2 and P2.4 to P2.7) Pin Functions (continued)

| DIN NAME (D2 v)           |   | FUNCTION   | CONTR      | CONTROL BITS OR SIGNALS |          |  |  |
|---------------------------|---|------------|------------|-------------------------|----------|--|--|
| PIN NAME (P2.x)           | х | FUNCTION   | P2DIR.x    | P2SEL1.x                | P2SEL0.x |  |  |
| P2.4/TA1.0 <sup>(1)</sup> | 4 | P2.4 (I/O) | I: 0; O: 1 | 0                       | 0        |  |  |
|                           |   | TA1.CCI0B  | 0          | 0                       | 4        |  |  |
|                           |   | TA1.0      | 1          | 0                       | 1        |  |  |
|                           |   | N/A        | 0          | 4                       | 0        |  |  |
|                           |   | DVSS       | 1          | 1                       | 0        |  |  |
|                           |   | N/A        | 0          | 4                       | 4        |  |  |
|                           |   | DVSS       | 1          | 1                       | 1        |  |  |
| P2.5/TA0.0 <sup>(1)</sup> | 5 | P2.5 (I/O) | I: 0; O: 1 | 0                       | 0        |  |  |
|                           |   | TA0.CCI0B  | 0          | 0                       | 4        |  |  |
|                           |   | TA0.0      | 1          | 0                       | 1        |  |  |
|                           |   | N/A        | 0          | 4                       |          |  |  |
|                           |   | DVSS       | 1          | 1                       | 0        |  |  |
|                           |   | N/A        | 0          | 1                       | 1        |  |  |
|                           |   | DVSS       | 1          | 1                       |          |  |  |
| P2.6/TA0.1 <sup>(2)</sup> | 6 | P2.6 (I/O) | I: 0; O: 1 | 0                       | 0        |  |  |
|                           |   | N/A        | 0          | 0                       | 4        |  |  |
|                           |   | TA0.1      | 1          | 0                       | 1        |  |  |
|                           |   | N/A        | 0          | 4                       | 0        |  |  |
|                           |   | DVSS       | 1          | 1                       | 0        |  |  |
|                           |   | N/A        | 0          | 1                       | 1        |  |  |
|                           |   | DVSS       | 1          | ı                       | ı        |  |  |
| P2.7/TA0.2 <sup>(2)</sup> | 7 | P2.7 (I/O) | I: 0; O: 1 | 0                       | 0        |  |  |
|                           |   | N/A        | 0          | 0                       | 4        |  |  |
|                           |   | TA0.2      | 1          | 0                       | 1        |  |  |
|                           |   | N/A        | 0          | 1                       | 0        |  |  |
|                           |   | DVSS       | 1          | 1                       | U        |  |  |
|                           |   | N/A        | 0          | 4                       | 4        |  |  |
|                           |   | DVSS       | 1          | 1                       | 1        |  |  |

<sup>(1)</sup> Available only on 32-Pin RHB devices.

<sup>(2)</sup> Available only on 32-Pin RHB devices.

## 6.10.10.4 Port P2, P2.3, Input/Output With Schmitt Trigger



NOTE: Functional representation only.

Figure 6-10. Py.x/VMONIN Pin Schematic

Table 6-14. Port P2 (P2.3) Pin Functions

| DINI NAME (DO v) |   | FUNCTION              | CONTROL BITS OR SIGNALS <sup>(1)</sup> |          |          |
|------------------|---|-----------------------|----------------------------------------|----------|----------|
| PIN NAME (P2.x)  | X | FUNCTION              | P2DIR.x                                | P2SEL1.x | P2SEL0.x |
| P2.3/VMONIN      | 3 | P2.3 (I/O)            | I: 0; O: 1                             | 0        | 0        |
|                  |   | N/A                   | 0                                      | 0        | 1        |
|                  |   | DVSS                  | 1                                      | U        | '        |
|                  |   | N/A                   | 0                                      | 4        | 0        |
|                  |   | DVSS                  | 1                                      | 1        | 0        |
|                  |   | VMONIN <sup>(2)</sup> | X                                      | 1        | 1        |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting P2SEL1.3 and P2SEL0.3 disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying voltage at VMONIN pin. To enable the VMONIN function, VMONLVLx bits must be set to 3'b111 in the VMONCTL register.



## 6.10.11 Device Descriptor

Table 6-15 lists the contents of the tag-length-value (TLV) device descriptor structure for the MSP430i204x, MSP430i203x, MSP430i202x devices.

Table 6-15. MSP430i204x, MSP430i203x, MSP430i202x TLV

|                  | Description                            | Address | Size<br>(Bytes) | Value    |
|------------------|----------------------------------------|---------|-----------------|----------|
| Checksum         | TLV checksum                           | 013C0h  | 2               | per unit |
|                  | Die Record Tag                         | 013C2h  | 1               | 01h      |
|                  | Die Record Length                      | 013C3h  | 1               | 0Ah      |
| Die Record       | Lot/Wafer ID                           | 013C4h  | 4               | per unit |
| Die Record       | Die X position                         | 013C8h  | 2               | per unit |
|                  | Die Y position                         | 013CAh  | 2               | per unit |
|                  | Test results                           | 013CCh  | 2               | per unit |
|                  | REF Calibration Tag                    | 013CEh  | 1               | 02h      |
| REF Calibration  | REF Calibration Length                 | 013CFh  | 1               | 02h      |
| REF Calibration  | Calibrate REF – for REFCAL1 register   | 013D0h  | 1               | per unit |
|                  | Calibrate REF – for REFCAL0 register   | 013D1h  | 1               | per unit |
|                  | DCO Calibration Tag                    | 013D2h  | 1               | 03h      |
|                  | DCO Calibration Length                 | 013D3h  | 1               | 04h      |
| DCO Calibration  | Calibrate DCO – for CSIRFCAL register  | 013D4h  | 1               | per unit |
| DCO Calibration  | Calibrate DCO – for CSIRTCAL register  | 013D5h  | 1               | per unit |
|                  | Calibrate DCO – for CSERFCAL register  | 013D6h  | 1               | per unit |
|                  | Calibrate DCO – for CSERTCAL register  | 013D7h  | 1               | per unit |
|                  | SD24 Calibration Tag                   | 013D8h  | 1               | 04h      |
| SD24 Calibration | SD24 Calibration Length                | 013D9h  | 1               | 02h      |
| SD24 Calibration | Calibrate SD24 – for SD24TRIM register | 013DAh  | 1               | per unit |
|                  | Empty                                  | 013DBh  | 1               | FFh      |
|                  | Tag Empty                              | 013DCh  | 1               | FEh      |
| Empty            | Empty Length                           | 013DDh  | 1               | 22h      |
|                  | Empty                                  | 013DEh  | 34              | FFh      |

SLAS887 - AUGUST 2014





## 6.11 Memory

Table 6-16 shows the memory organization for the specified devices.

**Table 6-16. Memory Organization** 

|                        |               | MSP430i2040<br>MSP430i2030<br>MSP430i2020 | MSP430i2041<br>MSP430i2031<br>MSP430i2021 |
|------------------------|---------------|-------------------------------------------|-------------------------------------------|
| Memory                 | Size          | 16 KB                                     | 32 KB                                     |
| Main: interrupt vector | Flash         | 0xFFFF to 0xFFE0                          | 0xFFFF to 0xFFE0                          |
| Main: code memory      | Flash         | 0xFFFF to 0xC000                          | 0xFFFF to 0x8000                          |
| Information memory     | Size<br>Flash | 1 KB<br>0x13FFh to 0x1000                 | 1 KB<br>0x13FFh to 0x1000                 |
| RAM                    | Size          | 1 KB<br>0x05FF to 0x0200                  | 2 KB<br>0x09FF to 0x0200                  |
|                        | 16-bit        | 0x01FF to 0x0100                          | 0x01FF to 0x0100                          |
| Peripherals            | 8-bit         | 0x00FF to 0x0010                          | 0x00FF to 0x0010                          |
|                        | 8-bit SFR     | 0x000F to 0x0000                          | 0x000F to 0x0000                          |



## 6.11.1 Peripheral File Map

Table 6-17 lists the peripherals that support word access, and Table 6-18 lists the peripherals that support byte access. Peripherals that support both access types are listed in both tables.

**Table 6-17. Peripherals With Word Access** 

| MODULE    | REGISTER DESCRIPTION         | REGISTER NAME | ADDRESS |
|-----------|------------------------------|---------------|---------|
| SYS       | JTAG disable register        | SYSJTAGDIS    | 0x01FE  |
| Timer TA1 | Capture/compare register 2   | TA1CCR2       | 0x0196  |
|           | Capture/compare register 1   | TA1CCR1       | 0x0194  |
|           | Capture/compare register 0   | TA1CCR0       | 0x0192  |
|           | Timer_A register             | TA1R          | 0x0190  |
|           | Capture/compare control 2    | TA1CCTL2      | 0x0186  |
|           | Capture/compare control 1    | TA1CCTL1      | 0x0184  |
|           | Capture/compare control 0    | TA1CCTL0      | 0x0182  |
|           | Timer_A control              | TA1CTL        | 0x0180  |
|           | Timer_A interrupt vector     | TA1IV         | 0x011E  |
| Timer TA0 | Capture/compare register 2   | TA0CCR2       | 0x0176  |
|           | Capture/compare register 1   | TA0CCR1       | 0x0174  |
|           | Capture/compare register 0   | TA0CCR0       | 0x0172  |
|           | Timer_A register             | TAOR          | 0x0170  |
|           | Capture/compare control 2    | TA0CCTL2      | 0x0166  |
|           | Capture/compare control 1    | TA0CCTL1      | 0x0164  |
|           | Capture/compare control 0    | TA0CCTL0      | 0x0162  |
|           | Timer_A control              | TAOCTL        | 0x0160  |
|           | Timer_A interrupt vector     | TAOIV         | 0x012E  |
| eUSCI_A0  | USCI_A control word 0        | UCA0CTLW0     | 0x0140  |
|           | USCI _A control word 1       | UCA0CTLW1     | 0x0142  |
|           | USCI_A baud rate 0           | UCA0BR0       | 0x0146  |
|           | USCI_A baud rate 1           | UCA0BR1       | 0x0147  |
|           | USCI_A modulation control    | UCA0MCTLW     | 0x0148  |
|           | USCI_A status                | UCA0STAT      | 0x014A  |
|           | USCI_A receive buffer        | UCA0RXBUF     | 0x014C  |
|           | USCI_A transmit buffer       | UCA0TXBUF     | 0x014E  |
|           | USCI_A LIN control           | UCA0ABCTL     | 0x0150  |
|           | USCI_A IrDA transmit control | UCA0IRTCTL    | 0x0152  |
|           | USCI_A IrDA receive control  | UCA0IRRCTL    | 0x0153  |
|           | USCI_A interrupt enable      | UCA0IE        | 0x015A  |
|           | USCI_A interrupt flags       | UCA0IFG       | 0x015C  |
|           | USCI_A interrupt vector word | UCA0IV        | 0x015E  |



## Table 6-17. Peripherals With Word Access (continued)

| MODILLE                | Projects Description                          |               | 4000000 |
|------------------------|-----------------------------------------------|---------------|---------|
| MODULE                 | REGISTER DESCRIPTION                          | REGISTER NAME | ADDRESS |
| eUSCI_B0               | USCI_B control word 0                         | UCB0CTLW0     | 0x01C0  |
|                        | USCI_B control word 1                         | UCB0CTLW1     | 0x01C2  |
|                        | USCI_B bit rate 0                             | UCB0BR0       | 0x01C6  |
|                        | USCI_B bit rate 1                             | UCB0BR1       | 0x01C7  |
|                        | USCI_B status word                            | UCB0STATW     | 0x01C8  |
|                        | USCI_B byte counter threshold                 | UCB0TBCNT     | 0x01CA  |
|                        | USCI_B receive buffer                         | UCB0RXBUF     | 0x01CC  |
|                        | USCI_B transmit buffer                        | UCB0TXBUF     | 0x01CE  |
|                        | USCI_B I2C own address 0                      | UCB0I2COA0    | 0x01D4  |
|                        | USCI_B I2C own address 1                      | UCB0I2COA1    | 0x01D6  |
|                        | USCI_B I2C own address 2                      | UCB0I2COA2    | 0x01D8  |
|                        | USCI_B I2C own address 3                      | UCB0I2COA3    | 0x01DA  |
|                        | USCI_B received address                       | UCB0ADDRX     | 0x01DC  |
|                        | USCI_B address mask                           | UCB0ADDMASK   | 0x01DE  |
|                        | USCI I2C slave address                        | UCB0I2CSA     | 0x01E0  |
|                        | USCI interrupt enable                         | UCB0IE        | 0x01EA  |
|                        | USCI interrupt flags                          | UCB0IFG       | 0x01EC  |
|                        | USCI interrupt vector word                    | UCB0IV        | 0x01EE  |
| Hardware Multiplier    | Sum extend                                    | SUMEXT        | 0x013E  |
|                        | Result high word                              | RESHI         | 0x013C  |
|                        | Result low word                               | RESLO         | 0x013A  |
|                        | Second operand                                | OP2           | 0x0138  |
|                        | Multiply signed + accumulate/operand 1        | MACS          | 0x0136  |
|                        | Multiply + accumulate/operand 1               | MAC           | 0x0134  |
|                        | Multiply signed/operand 1                     | MPYS          | 0x0132  |
|                        | Multiply unsigned/operand 1                   | MPY           | 0x0130  |
| Flash Memory           | Flash control 3                               | FCTL3         | 0x012C  |
|                        | Flash control 2                               | FCTL2         | 0x012A  |
|                        | Flash control 1                               | FCTL1         | 0x0128  |
| Watchdog Timer         | Watchdog/timer control                        | WDTCTL        | 0x0120  |
| SD24                   | SD24 interrupt vector word register           | SD24IV        | 0x01F0  |
| (See also: Table 6-18) | Channel 3 conversion memory <sup>(1)(2)</sup> | SD24MEM3      | 0x0116  |
|                        | Channel 2 conversion memory <sup>(2)</sup>    | SD24MEM2      | 0x0114  |
|                        | Channel 1 conversion memory                   | SD24MEM1      | 0x0112  |
|                        | Channel 0 conversion memory                   | SD24MEM0      | 0x0110  |
|                        | Channel 3 control <sup>(1)(2)</sup>           | SD24CCTL3     | 0x0108  |
|                        | Channel 2 control <sup>(2)</sup>              | SD24CCTL2     | 0x0106  |
|                        | Channel 1 control                             | SD24CCTL1     | 0x0104  |
|                        | Channel 0 control                             | SD24CCTL0     | 0x0102  |
|                        | General Control                               | SD24CTL       | 0x0100  |

<sup>(1)</sup> Not available on MSP430i2031, MSP430i2030 devices.

NSTRUMENTS

<sup>(2)</sup> Not available on MSP430i2021, MSP430i2020 devices.

## Table 6-18. Peripherals With Byte Access

| MODULE                 | REGISTER DESCRIPTION                                   | REGISTER NAME | ADDRESS |
|------------------------|--------------------------------------------------------|---------------|---------|
| SD24                   | SD24 trim                                              | SD24TRIM      | 0x00BF  |
| (See also: Table 6-17) | Channel 3 preload <sup>(1)(2)</sup>                    | SD24PRE3      | 0x00BB  |
|                        | Channel 2 preload <sup>(2)</sup>                       | SD24PRE2      | 0x00BA  |
|                        | Channel 1 preload                                      | SD24PRE1      | 0x00B9  |
|                        | Channel 0 preload                                      | SD24PRE0      | 0x00B8  |
|                        | Channel 3 input control <sup>(1)(2)</sup>              | SD24INCTL3    | 0x00B3  |
|                        | Channel 2 input control <sup>(2)</sup>                 | SD24INCTL2    | 0x00B2  |
|                        | Channel 1 input control                                | SD24INCTL1    | 0x00B1  |
|                        | Channel 0 input control                                | SD24INCTL0    | 0x00B0  |
| PMM                    | Reference calibration 1                                | REFCAL1       | 0x0063  |
|                        | Reference calibration 0                                | REFCAL0       | 0x0062  |
|                        | Voltage monitor control                                | VMONCTL       | 0x0061  |
|                        | LPM4.5 control                                         | LPM45CTL      | 0x0060  |
| Clock System           | Clock system external resistor temperature calibration | CSERTCAL      | 0x0055  |
|                        | Clock system external resistor frequency calibration   | CSERFCAL      | 0x0054  |
|                        | Clock system internal resistor temperature calibration | CSIRTCAL      | 0x0053  |
|                        | Clock system internal resistor frequency calibration   | CSIRFCAL      | 0x0052  |
|                        | Clock system control 1                                 | CSCTL1        | 0x0051  |
|                        | Clock system control 0                                 | CSCTL0        | 0x0050  |
| Port P2                | Port P2 interrupt flag                                 | P2IFG         | 0x002D  |
|                        | Port P2 interrupt enable                               | P2IE          | 0x002B  |
|                        | Port P2 interrupt edge select                          | P2IES         | 0x0029  |
|                        | Port P2 interrupt vector word                          | P2IV          | 0x002E  |
|                        | Port P2 selection 1                                    | P2SEL1        | 0x001D  |
|                        | Port P2 selection 0                                    | P2SEL0        | 0x001B  |
|                        | Port P2 direction                                      | P2DIR         | 0x0015  |
|                        | Port P2 output                                         | P2OUT         | 0x0013  |
|                        | Port P2 input                                          | P2IN          | 0x0011  |
| Port P1                | Port P1 interrupt flag                                 | P1IFG         | 0x002C  |
|                        | Port P1 interrupt enable                               | P1IE          | 0x002A  |
|                        | Port P1 interrupt edge select                          | P1IES         | 0x0028  |
|                        | Port P1 interrupt vector word                          | P1IV          | 0x001E  |
|                        | Port P1 selection 1                                    | P1SEL1        | 0x001C  |
|                        | Port P1 selection 0                                    | P1SEL0        | 0x001A  |
|                        | Port P1 direction                                      | P1DIR         | 0x0014  |
|                        | Port P1 output                                         | P1OUT         | 0x0012  |
|                        | Port P1 input                                          | P1IN          | 0x0010  |
| Special Function       | SFR interrupt flag 1                                   | IFG1          | 0x0002  |
|                        | SFR interrupt enable 1                                 | IE1           | 0x0000  |

<sup>(1)</sup> Not available on MSP430i2031, MSP430i2030 devices.

<sup>(2)</sup> Not available on MSP430i2021, MSP430i2020 devices.



#### 6.12 Identification

NSTRUMENTS

## 6.12.1 Device Identification

The device type can be identified from the top-side marking on the device package. Refer to the TI web site at the following address for help with Part Mark Look Up: http://focus.ti.com/quality/docs/gencontent.tsp?templateId=5909&navigationId=12626&contentId=5071

## 6.12.2 JTAG Identification

Programming through the JTAG interface, including reading and identifying the JTAG ID, is described in detail in the MSP430 Programming Via the JTAG Interface User's Guide (SLAU320).



## 7 Applications, Implementation, and Layout

The following resources provide application guidelines and best practices when designing with the MSP430i20xx devices.

## Implementation of a One- or Two-Phase Electronic Watt-Hour Meter Using MSP430i20xx (SLAA637)

This application report describes the implementation of a low-cost one- or two-phase electronic electricity meter that uses the Texas Instruments MSP430i20xx metering processor. This application report includes the necessary information with regard to metrology software and hardware procedures for this single-chip implementation.

#### Single-Phase and DC Embedded Metering Power Using MSP430i2040 (SLAA638)

This report describes an EVM design that uses the MSP430i2040 microcontroller in the application of embedded metering (sub-metering). In this application space, the electricity measuring device is embedded in the end application and provides the user with information about the voltage, current, and power consumption of the device. In addition, the EVM can compensate for the line resistance and EMI filter capacitance.

# Single-Phase AC and DC Power Monitor With Wire Resistance and EMI Capacitor Compensation (TIDM-SERVER\_PWR\_MON)

This reference design shows the application of a single-phase ac and dc power monitor (server power monitor) using the MSP430i2040 microcontroller.

#### **Hardware Features**

- Spy-Bi-Wire debugging interface
- 14-pin debugger connector allows direct interface to MSP-FET430UIF without the need for an adaptor
- Built-in switching mode power supply that can be supplied by 85 to 265 VAC (47 Hz to 63 Hz) or 120 to 380 VDC simplifies evaluation setup
- Built-in RS232 external communication interface for reading measurements and performing calibration
- · Seven built-in LEDs for customer debugging and visual monitoring

#### **Software Features**

- Measurement of root mean square voltage, root mean square current, active power, reactive power, apparent power, power factor, ac frequency, voltage THD, current THD, fundamental voltage, fundamental current, and fundamental active power
- Readings update every four ac cycles or every 80 ms in case of dc input
- Capable of ac and dc measurement
- · Capable of switching between ac and dc measurement mode automatically
- Capable of doing EMI filter capacitor and wire resistance compensation
- No separate dc calibration required

#### Three-Outlet Smart Power Strip (TIDM-3OUTSMTSTRP)

This reference design shows the application of a 3-socket power strip with power consumption measuring capability using the MSP430i2040 microcontroller.

#### **Features**

- Measures individual power and current of 3 socket outlets
- Built-in relay for further functionality expansion:
  - Switch off an output based on user current limit setting
  - Switch on or off an output based on user set master current trigger level
- Supports latched and nonlatched relay
- Built-in power supply and debugging interface

SLAS887 - AUGUST 2014



- On-board connector to external communication modules:
  - Isolated serial (on first version)

NSTRUMENTS

- Wi-Fi<sup>®</sup> (to be added in later version)
  Bluetooth<sup>®</sup> (to be added in later version)



## 8 Device and Documentation Support

## 8.1 Device Support

## 8.1.1 Getting Started

For more information on the MSP430<sup>™</sup> family of devices and the tools and libraries that are available to help with your development, visit the Getting Started page.

## 8.1.2 Development Tools Support

All MSP430 microcontrollers are supported by a wide variety of software and hardware development tools. Tools are available from TI and various third parties. See them all at <a href="https://www.ti.com/msp430tools">www.ti.com/msp430tools</a>.

#### 8.1.2.1 Hardware Features

See the Code Composer Studio for MSP430 User's Guide (SLAU157) for details on the available features.

| MSP430<br>Architecture | 4-Wire<br>JTAG | 2-Wire<br>JTAG | Breakpoints<br>(N) | Range<br>Breakpoints | Clock Control                     | State<br>Sequencer | Trace<br>Buffer | LPMx.5<br>Debugging<br>Support         |
|------------------------|----------------|----------------|--------------------|----------------------|-----------------------------------|--------------------|-----------------|----------------------------------------|
| MSP430                 | Yes            | Yes            | 2                  | No                   | Yes<br>(General clock<br>control) | No                 | No              | No<br>(Must reconnect<br>after LPMx.5) |

#### 8.1.2.2 Recommended Hardware Options

## 8.1.2.2.1 Target Socket Boards

The target socket boards allow easy programming and debugging of the device using JTAG. They also feature header pin outs for prototyping. Target socket boards are orderable individually or as a kit with the JTAG programmer and debugger included. The following table shows the compatible target boards and the supported packages.

| Package           | Target Board and Programmer Bundle | Target Board Only |
|-------------------|------------------------------------|-------------------|
| 32-pin VQFN (RHB) | MSP-FET430U32A                     | MSP-TS430RHB32A   |

## 8.1.2.2.2 Experimenter Boards

Experimenter Boards and Evaluation kits are available for some MSP430 devices. These kits feature additional hardware components and connectivity for full system evaluation and prototyping. See <a href="https://www.ti.com/msp430tools">www.ti.com/msp430tools</a> for details.

## 8.1.2.2.3 Debugging and Programming Tools

Hardware programming and debugging tools are available from TI and from its third party suppliers. See the full list of available tools at <a href="https://www.ti.com/msp430tools">www.ti.com/msp430tools</a>.

#### 8.1.2.2.4 Production Programmers

The production programmers expedite loading firmware to devices by programming several devices simultaneously.

| Part Number | PC Port        | Features                                                            | Provider          |
|-------------|----------------|---------------------------------------------------------------------|-------------------|
| MSP-GANG    | Serial and USB | Program up to eight devices at a time. Works with PC or standalone. | Texas Instruments |





SLAS887 - AUGUST 2014

#### 8.1.2.3 Recommended Software Options

#### 8.1.2.3.1 Integrated Development Environments

Software development tools are available from TI or from third parties. Open source solutions are also available.

This device is supported by Code Composer Studio™ IDE (CCS).

#### 8.1.2.3.2 MSP430Ware

MSP430Ware is a collection of code examples, data sheets, and other design resources for all MSP430 devices delivered in a convenient package. In addition to providing a complete collection of existing MSP430 design resources, MSP430Ware also includes a high-level API called MSP430 Driver Library. This library makes it easy to program MSP430 hardware. MSP430Ware is available as a component of CCS or as a standalone package.

#### 8.1.2.3.3 Command-Line Programmer

MSP430 Flasher is an open-source, shell-based interface for programming MSP430 microcontrollers through a FET programmer or eZ430 using JTAG or Spy-Bi-Wire (SBW) communication. MSP430 Flasher can be used to download binary files (.txt or .hex) files directly to the MSP430 Flash without the need for an IDE.

## 8.1.3 Device and Development Tool Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP430 MCU devices and support tools. Each MSP430 MCU commercial family member has one of three prefixes: MSP, PMS, or XMS (for example, MSP430i2041). Texas Instruments recommends two of three possible prefix designators for its support tools: MSP and MSPX. These prefixes represent evolutionary stages of product development from engineering prototypes (with XMS for devices and MSPX for tools) through fully qualified production devices and tools (with MSP for devices and MSP for tools).

Device development evolutionary flow:

XMS - Experimental device that is not necessarily representative of the final device's electrical specifications

PMS – Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification

**MSP** – Fully qualified production device

Support tool development evolutionary flow:

MSPX - Development-support product that has not yet completed Texas Instruments internal qualification testing.

**MSP** – Fully-qualified development-support product

XMS and PMS devices and MSPX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

MSP devices and MSP development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (XMS and PMS) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TEXAS INSTRUMENTS

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PW) and temperature range (for example, T). Figure 8-1 provides a legend for reading the complete device name for any family member.



| Processor Family              | MSP = Mixed-Signal Processor<br>XMS = Experimental Silicon                                                               |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 430 MCU Platform              | TI's Microcontroller Platform                                                                                            |
| Device Type                   | Specialized Application<br>i = Flash Industrial                                                                          |
| Series                        | 2 Series = Up to 16.384 MHz                                                                                              |
| Feature Set                   | Various Levels of Integration Within a Series                                                                            |
| Optional: Temperature Range   | T = -40°C to 105°C                                                                                                       |
| Packaging                     | www.ti.com/packaging                                                                                                     |
| Optional: Tape and Reel       | T = Small Reel<br>R = Large Reel<br>No Markings = Tube or Tray                                                           |
| Optional: Additional Features | -EP = Enhanced Product (-40°C to 105°C) -HT = Extreme Temperature Parts (-55°C to 150°C) -Q1 = Automotive Q100 Qualified |

Figure 8-1. Device Nomenclature





## 8.2 Documentation Support

The following documents describe the MSP430i20xx MCUs. Copies of these documents are available on the Internet at www.ti.com.

<u>SLAU335</u> *MSP430i2xx Family User's Guide.* Detailed description of all modules and peripherals available in this device family.

#### 8.3 Related Links

Table 8-1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 8-1. Related Links

| PARTS       | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-------------|----------------|--------------|---------------------|---------------------|---------------------|
| MSP430i2041 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430i2040 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430i2031 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430i2030 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430i2021 | Click here     | Click here   | Click here          | Click here          | Click here          |
| MSP430i2020 | Click here     | Click here   | Click here          | Click here          | Click here          |

## 8.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## TI E2E™ Community

TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

#### TI Embedded Processors Wiki

Texas Instruments Embedded Processors Wiki. Established to help developers get started with embedded processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.



#### 8.5 Trademarks

MSP430, Code Composer Studio, E2E are trademarks of Texas Instruments.

Bluetooth is a registered trademark of Bluetooth SIG.

Wi-Fi is a registered trademark of Wi-Fi Alliance.

All other trademarks are the property of their respective owners.

## 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 9 Mechanical Packaging and Orderable Information

## 9.1 Packaging Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





23-Nov-2014

## **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| MSP430I2020TPW   | ACTIVE     | TSSOP        | PW                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2020T               | Samples |
| MSP430I2020TPWR  | ACTIVE     | TSSOP        | PW                 | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2020T               | Samples |
| MSP430I2020TRHBR | ACTIVE     | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2020T               | Samples |
| MSP430I2020TRHBT | ACTIVE     | VQFN         | RHB                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2020T               | Samples |
| MSP430I2021TPW   | ACTIVE     | TSSOP        | PW                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2021T               | Samples |
| MSP430I2021TPWR  | ACTIVE     | TSSOP        | PW                 | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2021T               | Samples |
| MSP430I2021TRHBR | ACTIVE     | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2021T               | Samples |
| MSP430I2021TRHBT | ACTIVE     | VQFN         | RHB                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2021T               | Samples |
| MSP430I2030TPW   | ACTIVE     | TSSOP        | PW                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2030T               | Samples |
| MSP430I2030TPWR  | ACTIVE     | TSSOP        | PW                 | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2030T               | Samples |
| MSP430I2030TRHBR | ACTIVE     | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2030T               | Samples |
| MSP430I2030TRHBT | ACTIVE     | VQFN         | RHB                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2030T               | Samples |
| MSP430I2031TPW   | ACTIVE     | TSSOP        | PW                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2031T               | Samples |
| MSP430I2031TPWR  | ACTIVE     | TSSOP        | PW                 | 28   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2031T               | Samples |
| MSP430I2031TRHBR | ACTIVE     | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2031T               | Samples |
| MSP430I2031TRHBT | ACTIVE     | VQFN         | RHB                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2031T               | Samples |
| MSP430I2040TPW   | ACTIVE     | TSSOP        | PW                 | 28   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2040T               | Samples |



## PACKAGE OPTION ADDENDUM

23-Nov-2014

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| MSP430I2040TPWR  | ACTIVE | TSSOP        | PW      | 28   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2040T         | Samples |
| MSP430I2040TRHBR | ACTIVE | VQFN         | RHB     | 32   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2040T         | Samples |
| MSP430I2040TRHBT | ACTIVE | VQFN         | RHB     | 32   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2040T         | Samples |
| MSP430I2041TPW   | ACTIVE | TSSOP        | PW      | 28   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2041T         | Samples |
| MSP430I2041TPWR  | ACTIVE | TSSOP        | PW      | 28   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2041T         | Samples |
| MSP430I2041TRHBR | ACTIVE | VQFN         | RHB     | 32   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2041T         | Samples |
| MSP430I2041TRHBT | ACTIVE | VQFN         | RHB     | 32   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | I2041T         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

23-Nov-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 7-Feb-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430I2020TPWR  | TSSOP           | PW                 | 28   | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430I2020TRHBR | VQFN            | RHB                | 32   | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2020TRHBT | VQFN            | RHB                | 32   | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2021TPWR  | TSSOP           | PW                 | 28   | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430I2021TRHBR | VQFN            | RHB                | 32   | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2021TRHBT | VQFN            | RHB                | 32   | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2030TPWR  | TSSOP           | PW                 | 28   | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430I2030TRHBR | VQFN            | RHB                | 32   | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2030TRHBT | VQFN            | RHB                | 32   | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2031TPWR  | TSSOP           | PW                 | 28   | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430I2031TRHBR | VQFN            | RHB                | 32   | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2031TRHBT | VQFN            | RHB                | 32   | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2040TPWR  | TSSOP           | PW                 | 28   | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430I2040TRHBR | VQFN            | RHB                | 32   | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2040TRHBT | VQFN            | RHB                | 32   | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2041TPWR  | TSSOP           | PW                 | 28   | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |
| MSP430I2041TRHBR | VQFN            | RHB                | 32   | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSP430I2041TRHBT | VQFN            | RHB                | 32   | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 7-Feb-2015



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430I2020TPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430I2020TRHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430I2020TRHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430I2021TPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430I2021TRHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430I2021TRHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430I2030TPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430I2030TRHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430I2030TRHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430I2031TPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430I2031TRHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430I2031TRHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430I2040TPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430I2040TRHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430I2040TRHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430I2041TPWR  | TSSOP        | PW              | 28   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430I2041TRHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| MSP430I2041TRHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

PW (R-PDSO-G28)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G28)

# PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# RHB (S-PVQFN-N32)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



## RHB (S-PVQFN-N32)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206356-5/AC 05/15

NOTE: A. All linear dimensions are in millimeters



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity