### Verilog - Modules

The module is the basic unit of hierarchy in Verilog

- Modules describe:
  - boundaries [module, endmodule]
  - inputs and outputs [ports]
  - how it works [behavioral or RTL code]
- Can be a single element or collection of lower level modules
- Module can describe a hierarchical design (a module of modules)
- ▶ A module should be contained within one file
- Module name should match the file name
- Module fadder resides in file named fadder.sv
- Multiple modules can reside within one file (not recommended)
- Correct partitioning a design into modules is critical

A sample module

```
//one-bit full adder module
//-----
module fadder(
 input a, //data in a
 input b, //data in b
 input cin, //carry in
 output sum_out, //sum output
 output c_out //carry output
 ):
 wire c1, c2, c3; //wiring needed
 assign sum_out = a ^ b ^ cin; //half adder (XOR gate)
 assign c1 = a & cin; //carry condition 1
 assign c2 = b & cin; //carry condition 1
 assign c3 = a & b; //carry condition 1
 assign c_{out} = (c1 + c2 + c3);
endmodule
```

What kind of logic do you expect synthesis to produce? This is always a good question to ask.

When fadder.sv is synthesized by dc\_shell, we get...



### Two brief digressions...wire and assign

- ▶ "wire"
  - ▶ The declaration "wire" simply is what you think it is
  - ▶ A wire carries a value. It has no memory or sense of state.
  - More later about this....
- → "assign"
  - ▶ The assign statements may execute in any order
  - We can consider that they are executed simultaneously
  - This is how the logic would operate

Modules are declared with their name and ports

Listing 1: Spice file for KVL problem

```
%\scriptsize %sets right font size for the code
%\begin{verbatim}
module fadder (
          //data in a
 input a,
 input b, //data in b
 input cin, //carry in
 output sum\_out, //sum output
 output c\_out //carry output
 );
%\end{verbatim}
```

#### Some Lexical Conventions - Comments

- Comments are signified the same as C
- ▶ One line comments begin with "//"
- ► Multi-line comments start: /\*, end: \*/

#### Some Lexical Conventions - Identifiers

- Identifiers are names given to objects so that they may be referenced
- They start with alphabetic chars or underscore
- ▶ They cannot start with a number or dollar sign
- All identifiers are case sensitive

### ANSI C Style Ports are declared as

- ▶ input //simple input
- output //simple output
- ▶ inout //tri-state inout

### Input port

- Always understood as a net within the module
- Can only be read from [check this against SVerilog]

#### Output port

- Understood as a net by default
- Can be type logic as well

#### Inout port

- Understood as a net by default
- ► Is always a net

#### Testbench Modules

- ▶ To test a chip at the top hierarchical level, we use a testbench
- ► Testbench encompasses the chip at the top level
- ► Testbench has *no ports*,...but probably some file i/o

#### Module to Module Connections

- ▶ A hierarchical design has a top level module and lower level ones
- ▶ Lower level modules are instantiated within the higher level module
- ▶ Lower level modules are connected together with wires



Lower level modules can be instantiated within the upper one:

```
//-----
//one bit full adder - using builtin verilog gates
//-----
module fadder_struct(
 input a, //data in a
 input b, //data in b
 input cin, //carry in
 output sum_out, //sum output
 output c_out //carry output
 ):
 wire c1, c2, c3, psum; //wiring needed
    xor_0 (a, b, psum); //half-adder partial output
 xor
 xor xor_1 (psum, cin, sum_out); //half-adder output
 and and_0 (a, cin, c1); //carry condition 1
 and and_1 (b, cin, c2); //carry condition 2
 and and_2 (a, b, c3); //carry condition 3
 or or_0 (c1, c2, c3, c_out); //form carry output
endmodule
```

Back to instantiation.... Typically, complex modules are connected under the top level

```
//module instantiations
   shift_reg shift_reg_1(
     .clk (clk_50),
     .reset n (reset n).
     .data_ena (data_ena),
     .serial_data (serial_data),
     .parallel_data (shift_reg_out));
   ctrl_50mhz ctrl_50mhz_0(
     .clk 50 (clk 50).
     .reset_n (reset_n),
     .data ena (data ena).
     .a5_or_c3 (a5_or_c3),
     .wr_fifo (wr_fifo)):
%[draw partial block diagram showing connections]
```

#### Dissection of shift\_reg instantiation

This method of declaring pins/wires is called "named association". This is the preferred way of doing instantiation when pins/names differ. Comment each wire connection if its function is not obvious.

Its possible to connect wires to pins by position alone Called "positional association"... just say no!

```
shift_reg_1(clk_50,reset_n,data_ena,serial_data,shift_reg_out);
```

How do you know its connected correctly? What if the module had 50 pins on it? What if you wanted to add wire in the middle of the list?

Do not use Positional Association!
It saves time once, and costs you dearly afterwords

System Verilog instantiation short cuts These are useful when most all pins/wires have the same name

Implicit naming can shorten this to:

"implicit name" and "named association" form can be mixed as required

#### Another instantiation short cut

```
ctrl_50mhz ctrl_50mhz_0(
   .clk_50    (clk_50 ),
   .reset_n   (reset_n ),
   .data_ena   (data_ena),
   .a5_or_c3   (a5_or_c3),
   .wr_fifo   (wr_fifo));
```

All pins and wires have the same name, so...

```
ctrl_50mhz ctrl_50mhz_0(.*); //wow, that's a short cut!
```

This is the most powerful form of implicit association. Its best reserved for use at the top level testbench/top module. Otherwise, it could hide intent.

Unconnected port pins may be left unconnected like this...

```
ctrl_50mhz ctrl_50mhz_0(
   .clk_50    (clk_50 ),
   .reset_n   (reset_n ),
   .data_ena (data_ena),
   .a5_or_c3 (    ), //parenthesis left empty
   .wr_fifo (wr_fifo));
```

Unused ports may be left out of the port list...*not recommended* Make your intent clear!

Parametrization of modules allows for module reuse (powerful!)

```
//-----
//Shift register with width parameter
//-----
module shift_reg #(parameter width=8) (
    input
                       reset_n, //reset async active low
                        clk, //input clock
    input
                       data_ena, //serial data enable
    input
                   serial_data, //serial data input
    input
    output logic [width-1:0] parallel_data //parallel data out
    ):
 always @ (posedge clk, negedge reset_n)
   if(!reset n)
                 parallel data <= '0: //could not do "width'd0"
   else if (data_ena)
    parallel_data <= {serial_data, parallel_data[width-1:1]};</pre>
endmodul e
```

In the module declaration, the keyword "parameter" is not required It does read more clearly however

Paramaterized "shift\_reg" could now be instantiated like this:

- Verilog modules provide a coarse-grain structuring mechanism
- ► Modules contain RTL logic or other modules
- Modules provide an abstraction mechanism via complexity hiding
- Modules provide a way to reuse designs
- ▶ How is a Verilog module different from a C function?