# CSE-331 Final Project Report

# Süleyman KORAMAZ 1901042615

Project:

clk



register2[15..0]

register3[15..0]

register2[15..0]

register3[15..0]

Inputs: clk (clock)

Outputs: out[15:0] = data in output register(reg14 – 4'b1110),

Pc[9:0] = current instruction address

Ra\_data[15:0] = ra register that holds adder for jal instruction

Register1 = data in reg1

Register2 = data in reg2

Register3= data in reg3

# Datapath:





This is the basic of my data path.

The components added to it are:

- -5 mux for branch, jump, jr, jal, li instructions.
- -1 not for bne instruction.

Components not used in this data path:

-Sign-extend , shift left2. (Because of bit case rules)

All project components are behavioural.

However, **ALU** is structural.

Note: Adder add 1 to pc each clock rise.

Special registers:

1111(reg15) is output register

1110(reg14) is ra register for jal instruction

And also, there is r1, r2, r3 outputs for more readable simulations.

In simulations registers are 32-bit but this is a mistake in my code they are 16-bit. It just to output widths.

Note2: Data Memory has 2^10 words, because Quartus did not allow using 2'16 registers.



Addi

32'b0000\_0100\_0000\_0100\_0000\_0000\_0111\_1000;//li r1

 $32'b0000\_0100\_0000\_1000\_0000\_0000\_0010\_1100; // li\ r2$ 

 $32'b0010\_0000\_0111\_1100\_0000\_0010\_0010\_0000; //addi \ out \ r1 \ 136$ 

 $Assign\ reg 1\ and\ reg 2\ with\ li\ instruction\ and\ after\ that\ add\ reg 1\ data\ with\ 136\ and\ put\ result\ output\ register.$ 



sub

32'b0000\_0100\_0000\_0100\_0000\_0000\_0111\_1000;//li r1 30

 $32'b0000\_0100\_0000\_1000\_0000\_0000\_0010\_1100; // li\ r2\ 31$ 

 $Assign\ reg1\ and\ reg2\ with\ li\ instruction\ and\ after\ that\ subtract\ reg2\ from\ reg1\ and\ put\ result\ output\ register.$ 



slt

32'b0000\_0100\_0000\_0100\_0000\_0000\_0111\_1000;//li r1 30

32'b0000\_0100\_0000\_1000\_0000\_0000\_0101\_1000;//li r2 22

 $32'b0000\_0000\_1000\_0111\_1100\_0010\_1010\_0000; //slt\ out\ s2\ s1$ 

Assign reg1 and reg2 with li instruction and after that find if reg2 is less than reg1 data and put result output register.



slti

 $32'b0000\_0100\_0000\_0100\_0000\_0000\_0111\_1000; // li\ r1\ 30$ 

32'b0000\_0100\_0000\_1000\_0000\_0000\_0101\_1000;//li r2 22

 $32'b0010\_1000\_1011\_1100\_0000\_0000\_0101\_1100; //slti \ out \ r2\ 23$ 

 $Assign\ reg1\ and\ reg2\ with\ li\ instruction\ and\ after\ that\ add\ reg1\ data\ with\ 136\ and\ put\ result\ output\ register.$ 



and, or, sll

32'b0000\_0100\_0000\_0100\_0000\_0000\_0111\_0000;//li r1

32'b0000\_0100\_0000\_1000\_0000\_0000\_0101\_1000;//li r2

 $32'b0000\_0000\_1000\_0100\_1100\_0010\_0100\_0000;$ //and r3 r1 r2

32'b0000\_0000\_1000\_0111\_1100\_0010\_0101\_0000;//or out r1 r2

Assign reg1 and reg2 with li instruction -> 'and' them, put result r3 -> 'or' them, put result out, shift left out data 2 times.



andi, ori, srl

32'b0000\_0100\_0000\_0100\_0000\_0000\_0111\_0000;//li r1

32'b0000\_0100\_0000\_1000\_0000\_0000\_0101\_1000;//li r2

 $32'b0011\_0000\_0100\_1100\_0000\_0000\_0101\_1000; // and i \ r3 \ r1 \ 22$ 

32'b0011\_0111\_1111\_1100\_0000\_0010\_0101\_0000;//ori out r1 148

32'b0000\_0000\_0011\_1111\_1100\_1000\_0010\_0000;//srl out out 2



#### hea

32'b0000\_0100\_0000\_0100\_0000\_0111\_1000;//li r1 30 32'b0000\_0100\_0000\_1000\_0000\_0111\_1000;//li r2 30 32'b0001\_0000\_0100\_1000\_0000\_0000\_0100;//beq r1 r2 2 32'b0000\_0100\_0000\_0100\_0001\_0000\_0000;//li r1 64

Put reg1 30, put reg2 30, if they are equal it will jump target register and output will be 60. If they are not equal, put reg1 64, after add.



## bne

32'b0000\_0100\_0000\_0100\_0000\_0000\_0111\_1000;//li r1 30

 $32'b0000\_0100\_0000\_1000\_0000\_0000\_0111\_1100; // li\ r2\ 31$ 

32'b0001\_0100\_0100\_1000\_0000\_0000\_0000\_1000;//bne r1 r2 2

32'b0000\_0100\_0000\_0100\_0000\_0001\_0000\_0000;//li r1 64

Put reg1 30, put reg2 31, if they are not equal it will jump target register and output will be 61. If they are not equal, put reg1 64, after add.



Put reg1 30, put reg2 31, jump target register and output will be 61. If jump won't work, program would put reg1 64, after add.





jal

32'b0000\_0100\_0000\_0100\_0000\_0000\_0100\_1000;//li r1 18

32'b0000\_0100\_0000\_1000\_0000\_0000\_0010\_0100;//li r2 9

32'b0000\_0100\_0000\_0100\_0000\_0001\_0000\_0000;//li r1 64

Jump target address and put PC+1 to ra register. Example logic same with j test.



# special1

 $32'b0000\_0100\_0000\_0100\_0000\_0000\_0111\_1000;//li\ r1\ 30$ 

32'b0000\_0100\_0000\_1000\_0000\_0000\_0101\_1000;//li r2 22

32'b1000\_1100\_0011\_1100\_0000\_0000\_0000\_1000;//lw out m0(2)

32'b1010\_1100\_0000\_0100\_0000\_0000\_0000\_1000;//sw r1 m0(2)

 $32'b1000\_1100\_0011\_1100\_0000\_0000\_0000\_1000; //lw\ out\ m0(2)$ 

Put reg1 -> 30, reg2 -> 22. After that instructions, program try load word from memory but it is 0 so output didn't change. After that store word that register and after store, program will load that data.(22) (Address is m0 + 2 = m2)



## special2

 $32'b0000\_0100\_0000\_0100\_0000\_0000\_0101\_1000; // li\ r1\ 22$ 

 $32'b0000\_0100\_0000\_1000\_0000\_0000\_0011\_1100; // li\ r2\ 15$ 

 $32'b1000\_1100\_0000\_1000\_0000\_0000\_0001\_0000; //sw\ r2\ m0(4)$ 

32'b1010\_1100\_0000\_0100\_0000\_0000\_0000\_1000;//sw r1 m0(2)

32'b1000\_1100\_0000\_1100\_0000\_0000\_0001\_0000;//lw r3 m0(4)

 $32'b1000\_1100\_0011\_1100\_0000\_0000\_0000\_1000; //lw\ out\ m0(2)$ 

Put reg1 -> 22 , reg2 -> 15. After that store that values to memory contents. (m4 and m2).

Subsequently, program load that values to r3 and out reg. The last instruction add them and put result out reg.