## Ryan Li

### Question 1

- 1. my favorite topic from the second half of the course is OutofOrder execution. One key takeaway from this class is how difficult being a computer architect would be and how competitive hardware companies must be to keep innovating.
- 2. cache AMAT: 2 + 0.05 \* 200 TLB AMAT: 1 + 0.1 \* 200
- 3. SIMD will not help code snippet A or B because in A[i][j] = A[i][j-1] \* 2 or A[i][j] = A[i-1][j] \* 2 we need to access another element from the array we are currently looping over, so it is not element wise. We cannot partition cleanly the data so that we can run the same instruction on different data at the same time.
- 4. a) 2 banks because the bank index is 1 bit which can only specify 2^1 banks.
- b) L2 cache cannot serve these requests in parallel because their bank index bits are the same so they cannot both access the same bank at the same time.
- 5. a) False, non blocking caches reduce miss latency but not hit rate.
- b) True, all these methods aim to increase the number of instructions that can be executed simultaneously
- c) False, atomic instructions complete their execution in a single step/cycle so nothing else can mess with what they are reading or writing.
- d) False, if all the instructions were serial than this would be the case, but (1-S) of the work is infinitely parallelizable so although each B processor runs at half the speed of the A processor, it provides more instruction level parallelism and will thus have lower than T execution time.

#### Question 2

- 1. one entry in the first level page directory can map to 2^10 entries in the second level, each entry in the second level links to a page, page size is 4KB, so 2^10 \* 4KB = 4MB.
- 2. The page directory has 2^10 entries and each entry is 32 bits. It's size is 2^10 \* 32 bits. One second level page table has 2^10 entries and each entry is 32 bits so its size also 2^10 \* 32 bits. In total, they take 65536 bits which is 8KB.
- 3. A TLB entry includes 32 bits of PTE, 1 valid bit, 1 dirty bit, 2 LRU bits because it is four way associate, and the rest(28 bits) is tag. This add up to 64 bits or 8 bytes per entry. 1024 \* 8 = 8192 bytes.

## Question 3

|                                           |                         | fa    |     |    |   |    |                 |
|-------------------------------------------|-------------------------|-------|-----|----|---|----|-----------------|
|                                           | 5 E                     | ta    | MIL |    |   |    |                 |
| 2<br>  (1   F   D  <br>  (2   F  <br>  (3 | 3 4<br>EEED<br>FD<br>FF | E E V |     | EE | E | EE | 1 18<br>  E   W |

# Question 4

| 1, pl<br>1, pl<br>1, 1/2<br>2, pl<br>2, 1/2<br>3, pl<br>3, p2 | State transition of A.N.P.,  I to E  E to I  I to M  M t. S | State from the of A Inp2  I to M  M to I  I to S  S to M |
|---------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------|
|                                                               |                                                             |                                                          |