## Computer Architecture Processor ECE09243: Computer Architecture Dr. Chakraborty

Stephanie DeMattheis, Aysha Sohail, Jimmy Sunbury, Alexandria Ordoveza Group: RISC-Y Buisness

May 1, 2022

# 1 Overview of Features

- $\bullet\,$  A lightning fast 32x32 register file
- $\bullet$  Extreme performance utilizing the RISC-V32I architecture
- $\bullet\,$  No non-volatile memory
- ullet Reduced power consumption
- Support for Loading, Storing, Branches, and most basic arithmetic operations
- ullet 32 bit Instruction Words
- $\bullet~23$  Supported Instructions from the RISC-V32I Architecture

# Contents

| 1         | Overview of Features                                                                                                                                                                                                            | 2                                |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 2         | List of Figures                                                                                                                                                                                                                 | 4                                |
| 3         | List of Tables                                                                                                                                                                                                                  | 5                                |
| 4         | Register File Design4.1 Description of design:4.2 Description and Result of Testbench:                                                                                                                                          | <b>6</b> 6                       |
| 5         | Arithmetic and Logic Unit Design  5.1 Description of Design                                                                                                                                                                     | 8<br>8<br>9                      |
| 6         | Memory Organization 6.1 Random Access Memory Design 6.1.1 Description of Design: 6.1.2 Description and Result of Testbench: 6.2 Read Only Memory Design 6.2.1 Description of Design: 6.2.2 Description and Result of Testbench: | 10<br>10<br>10<br>11<br>12<br>12 |
| 7         | Control Unit Design 7.1 Description of Design:                                                                                                                                                                                  | 13<br>13<br>14                   |
| 8         | CPU and Datapath Design  8.1 Description of Design:                                                                                                                                                                             | 15<br>15<br>15                   |
| 9         | Instruction Set                                                                                                                                                                                                                 | <b>17</b>                        |
| 10        | Supported Instruction Details                                                                                                                                                                                                   | 18                               |
| 11        | Example Program                                                                                                                                                                                                                 | 20                               |
| <b>12</b> | Performance                                                                                                                                                                                                                     | 21                               |

# 2 List of Figures

# List of Figures

| 1  | Block Diagram of Register File Design       |
|----|---------------------------------------------|
| 2  | ModelSim Output of RegFile Testbench (Link) |
| 3  | Diagram of ALU Internals                    |
| 4  | Block Diagram of ALU                        |
| 5  | ModelSim Output of ALU Testbench (Link)     |
| 6  | Block Diagram for RAM Block                 |
| 7  | Block Diagram for Complete RAM Unit         |
| 8  | ModelSim Output of RAM Testbench (Link)     |
| 9  | ROM Block Diagram                           |
| 10 | ModelSim Output of ROM Testbench (Link)     |
| 11 | Block Diagram of Control Unit               |
| 12 | Block Diagram of Datapath                   |
| 13 | ModelSim Ouput of Datapath TestBench (Link) |
| 14 | Sample Program Output (Link)                |

# 3 List of Tables

# List of Tables

| 1 | ALU Operation Codes                                  |
|---|------------------------------------------------------|
| 2 | Control Signals                                      |
| 3 | RISC-V32I Instruction Format                         |
| 4 | RISC-V32I Instruction Set Supported by the Processor |
| 5 | Sample Program Expected Results                      |

## 4 Register File Design

### 4.1 Description of design:

The 32 bit long by 32 bit wide RegFile has the ability to asynchronously read and synchronusly write to the RegFile. The register file has the inputs rd, which is the destination register; rs1 and rs2, which are the registers to read from; clk, in order to make this device partially synchronous; reset, to clear the contents of each register; enable, which allows the register file to be read from and written to; and rw, which dictates whether the registers are being read from (0) or written to (1). The values of the register will only be changed on the falling edge of every clock cycle if the enable bit is turned on. If the reset bit is turned on, the code will iterate through every register in the RegFile and set the contents of to zero. The input rw controls whether a register is being written to or the contents of the register are being read. When the rw input equals zero, that means the contents of the register are being read. This is done by assigning the outputs, out1 and out2 the contents of the registers that are being read from. When rw equals one, that means a register is being written to, with the contents of register rd being assigned the value of din. In order to assign values to each register, the data input is given, along with an address of where the data should be stored. The data is then sent through a multiplexer, with the address as the select bits, which determine where it will be written to. The inverse of this is done when reading from the register file, addresses are given as the select bits of two multiplexers, and the requested data is output.



Figure 1: Block Diagram of Register File Design

### 4.2 Description and Result of Testbench:

The testbench in figure 2 evaluates and tests the RegFile from figure 1. The testbench begins by declaring all of the inputs and outputs from the RegFile. The enable, rw, and reset inputs are initialized to one, while the clk is set to zero. A delay occurs and then the reset is set to zero. This means that the rest of the

code can execute since reset is not enabled. The din and rd inputs are then set to thirty seven and seventeen respectively. After another delay, the rw input is set to zero, while the rs1 and rs2 inputs are set to seventeen and five. A for loop is then implemented to iterate through all of the registers so that they can be written to with a randomized value and then read. The loop starts at zero and increments by two, so that the register x and x+1 are written to in one repetition of the loop. At the end of the code, the clk is flipped on and off, so that the rest of the code can execute on the posedge of the clk. The output provided by the testbench shows the Register File works as expected. The waveform shows the reset sets the value of the registers to 0, and all of the registers are being correctly written to and read from, as can be seen by the input from a register matching the output after a short delay.

| /testbench/rs1                  | -No Data- | 10001     | (00000   | [00010  | [0010   | 0 (00110     | (01000   | 01010    | (01100  | (01110    | (10000     | 10010   | 10100    | 10110   | (11000   | (11010       | 11100    | 1    |
|---------------------------------|-----------|-----------|----------|---------|---------|--------------|----------|----------|---------|-----------|------------|---------|----------|---------|----------|--------------|----------|------|
|                                 | -No Data- | (00101    | (00001   | (00011  | (0010   | 1 (00111     | (01001   | (01011   | (01101  | (01111    | (10001     | 10011   | (10101   | (10111  | 11001    | (11011       | (11101   | 1    |
|                                 | -No Data- | 1 (0)     | 0 (0     | 0 0     | (0 (0.  | (0 10 (0     | (0 (0    | [0       | 0 [0    | (0 (1     | X1 X1 X1.  | . (1 )1 | (1       | 1 1     | (1 (1    | . (1   1   1 | (1 (1    | 1111 |
|                                 | -No Data- | (0)(0)    | 0 \ 1    | 0 0     | (1 (0.  | (0 11 (0     | (1 (     | [1       | 0 [0    | (1 (1     | (1 (1 (0.  | . (1 )0 | (1       | 0 1     | (1 (0    | . [0   1 [0  | 1 (1     | 111  |
| /testbench/reset                | -No Data- | $\neg$    |          |         |         |              |          |          |         |           |            |         |          |         |          |              |          |      |
| /testbench/enable               | -No Data- |           |          |         |         |              |          |          |         |           |            |         |          |         |          |              |          |      |
| 👍 /testbench/dk                 | -No Data- | mmmmm     | MMM      | mm      | m       | uuuhuuu      | www      | www      | MMM     | nnnnn     | mmm        | സസസ     | mm       | nnnn    | nnnnı    | www          | mmm      | MM   |
| <u>→</u> /testbench/out1        | -No Data- |           |          |         |         | 011 (0010010 |          |          |         |           |            |         |          |         |          |              |          |      |
|                                 | -No Data- | (0000000. | (0110001 | (010001 | 1 (1011 | 110 [0100100 | (0011111 | (0000010 | (001101 | 0 (110101 | 0 (1111011 | 0000000 | 0010010. | (001111 | 1 (11101 | 00 (0100110  | (0011001 | (1   |
| /testbench/rw                   | -No Data- |           |          |         |         |              | uu       |          |         |           |            | ╨┖      |          |         |          |              | υυ       |      |
| <b>III</b> → /testbench/counter | -No Data- | (000000   | 000010   | 000100  | 0001    | 10 (001000   | (001010  | (001100  | (001110 | (010000   | 010010     | 010100  | 010110   | 011000  | 01101    | 0 (011100    | 011110   | 1    |

Figure 2: ModelSim Output of RegFile Testbench (Link)

## 5 Arithmetic and Logic Unit Design

### 5.1 Description of Design

The ALU has the ability to add, subtract, xor, or, and, and shifting, both arithmetically and logically. The ALU also has status signals such as carry-out, negative, zero, parity (odd), and overflow that get raised when these conditions are met respectively. This design has inputs in 1 and in 2, which are the first operand and second operand respectively. The last input is op, which is generated by the control unit and decides which operation is to be performed on the operands. Parity is determined by the total number of 1's in the input. The ALU performs its operations asynchronously, and recalculates the output when either the inputs or operation changes. Each operation has its own case statement, resulting in multiple case statements. In order to decide on the operation, the opcode value is given.



Figure 3: Diagram of ALU Internals



Figure 4: Block Diagram of ALU

| ALU Opcode | Operation |
|------------|-----------|
| 0001       | AND       |
| 0010       | OR        |
| 0011       | XOR       |
| 0100       | ADD       |
| 0101       | SUB       |
| 0110       | SRL       |
| 0111       | SLL       |
| 1000       | SRA       |
| 1001       | SLA       |
| 1010       | ADDU      |

Table 1: ALU Operation Codes

### 5.2 Description and Result of Testbench:

The testbench evaluates and tests the functionality of the ALU. The testbench begins by initializing the clk to 0. A short delay occurs and the first input and second input are set to 0101 and 0110 respectively. The opcode is set to 0001 which tests the AND operation. After another delay, the values and operation are changed again, to test OR, then XOR, and finally ADD, with values that would trigger an overflow. The values are then changed once more and all of the operations are tested. Since this is an asynchronous device, the output changes immediately without delay once the inputs are changed.



Figure 5: ModelSim Output of ALU Testbench (Link)

## 6 Memory Organization

### 6.1 Random Access Memory Design

#### 6.1.1 Description of Design:

RAM, also called Random Access Memory, is the Data Memory of the datapath. The size of our RAM is 32 bits x 2048. Our code is capable of asynchronously reading from and writing to the RAM. In our design, we created eight different chips, each representing a different instantiation of a RAM block. The RAM takes in an input which is the memory address that comes from the Arithmetic and Logic Unit. It also has enable, which allows RAM to be read from and written into. The last input for the RAM is the input value, which comes from the second source register in the RegFile. If read is enabled, the memory address is used as the output of the RAM, and this represents the address we are reading from. If write is enabled, the content of the register is used as the output, and stored into the memory address.



Figure 6: Block Diagram for RAM Block



Figure 7: Block Diagram for Complete RAM Unit

### 6.1.2 Description and Result of Testbench:

The testbench works by sequentially assigning values to each register in the RAM, and then reading back the written value 3 clock cycles later. In order for the RAM to work, the value written and the value read should be the same. The waveform shown below matched what would be expected, which proved it works.



Figure 8: ModelSim Output of RAM Testbench (Link)

#### 6.2 Read Only Memory Design

#### 6.2.1 Description of Design:

ROM, or Read Only Memory, is the Instruction Memory. It can retrieve instructions and send it to the rest of the datapath. It consists of a 8 bit by 128 group of registers. It is byte-addressable and asynchronously reads the values from the ROM and sends it to a 32 bit output. The output is then sent to the regfile, the immediate sign extension mux, and the control unit.



Figure 9: ROM Block Diagram

### 6.2.2 Description and Result of Testbench:

The testbench evaluates the functionality of ROM. The testbench goes through each register and reads the binary values of each group of registers. The values in memory at each address are read, and the output is the 32 bit instruction. This can be seen from the testbench with the top row of numbers indicating the memory address and the second row of numbers indicating the contents of the ROM at that particular 7 bit address. The testbench output was as expected, indicating the ROM functions properly.



Figure 10: ModelSim Output of ROM Testbench (Link)

## 7 Control Unit Design

### 7.1 Description of Design:

The control unit consists of different control signals which include: PC Select, RegWEn, ImmSel, BrUn, BEQ, BLT, BSel, ASel, ALUOP, WBSel, and MemRW. It works asynchronously and each signal changes based on the value of the instruction word provided. Each signal has a special purpose. PC Select is 1 if a branch instruction is taken; it is 0 if the branch is not taken. RegWEn is 0 if writing to RegFile is disabled and reading from RegFile is enabled; it is 1 when writing to RegFile is enabled and reading from RegFile is disabled. ImmSel is 0 immediate value is 32-bits long; it is 1 if the immediate value is extended to 32-bits. BrUn is 1 if branch instruction is unsigned; it is 0 if branch is signed. BEQ is 1 if the contents of rs1 and rs2 are equal; it is 0 if they are not equal. BLT is 1 if the content of rs1 is less than the content of rs2; it is 0 if it is not. BSel is 1 if sign-extended immediate value is selected; it is 0 if rs2 is selected. ASel is 0 if content of rs1 is chosen; it is 1 if the value of the program counter is chosen. ALUOP signal depends on which operation is carried in the instruction word. WBSel is 0 if output of data memory is being written into RegFile; it is 1 if the output came directly from the ALU and is being written into RegFile. MemRW is 1 if it is a store word instruction; it is 0 if it is a load word. In the design, there are five different case statements representing the instruction types which include: R-Type, I-Type, Load Word, Store Word, and Branch instruction. The control signal values depend on the different types of instructions.



Figure 11: Block Diagram of Control Unit

| Control Signal Function 1                                          | Control Signal Function 0                                        | Control Signal Name   |
|--------------------------------------------------------------------|------------------------------------------------------------------|-----------------------|
| Increments the Program Counter by<br>the result of the ALU         | Increments the Program Counter by 4                              | PCSelect              |
| Enables the RegFile to be written too                              | Disables writing to the RegFile                                  | RegWEn                |
| Extends the immediate field from 12 bits to 32 bits                | "Don't Care" output from Immediate<br>Extender                   | ImmSel                |
| The top input to the ALU is the value of the Program Counter       | The top input to the ALU is the value from rs1                   | ASel                  |
| The bottom input to the ALU is the sign extended immediate         | The bottom input to the ALU is the value from rs2                | BSel                  |
| The result from the ALU is sent to the RegFile                     | A value from the Data Memory is sent to the RegFile              | WBSel                 |
| The Data Memory is able to be written to                           | The Data Memory is able to be read from                          | MemRW                 |
| The Branch Comparator treats the values of rs1 and rs2 as unsigned | The Branch Comparator treats the values of rs1 and rs2 as signed | $\operatorname{BrUn}$ |
| Selects the operation that the ALU per                             | ALUOP                                                            |                       |

Table 2: Control Signals

### 7.2 Description and Result of Testbench:

The testbench evaluates and tests the control unit's functionality. The testbench decodes the different instruction words and determines the values for the control signals. From the timing diagram below, it clearly works as it shows which bits go to 1 or 0 corresponding to the particular instruction word. The behavior of the timing diagram is what was expected for each of the various instruction words in regards to the different control signals. The blue signals, indicating high impedance are a result of the indeterminate values, such as branch instructions, as the branch comparator is not connected, and therefore, it is unknown whether a branch would be taken. However, the rest of the elements are correct, indicating that the control unit does work properly.

## 8 CPU and Datapath Design

### 8.1 Description of Design:

The datapath consists of a Program Counter, RAM, ROM, RegFile, Branch Comparator, Immediate Sign Extension, ALU, and Control Unit. The Program Counter sends the current instruction address to the ROM to get the instruction. The ROM will fetch the instruction and send it to the RegFile to retrieve the register values associated with the instruction. The instruction also is sent to the Immediate sign extension and extends the bits to 12 bits. It also goes to the PC Select bit in the control unit. The output of the RegFile consists of the values stored at RS1 and RS2, which if it is a branch instruction, will go through the branch comparator. The B Sel input is a select bit from the control unit that will decide if the output of the RegFile or the immediate sign extended value will go into the ALU. The ALU will perform the operations based on the control signal from the control unit to give a corresponding output. The ALU output will go into the DMEM module as the address field if the instruction is a load word or store word instruction. For branch instructions, if the branch is taken, the program counter will jump to whatever value was specified in the instruction. Otherwise, it will increment the counter by 4, thereby going to the next instruction.



Figure 12: Block Diagram of Datapath

### 8.2 Description and Result of Testbench:

The testbench evaluates how each component of the datapath behaves with one another. The datapath was made by instantiating each component of the datapath as a module and wiring it together. To test the functionality of the datapath, several instructions were fed into the datapath, including ADD, SUB and branch instructions. As can be seen in figure 13, the results were as expected. The commands run were:

- 1. ADDI x9 x9 3
- 2. ADDI x3 x3 1
- 3. BNE x3 x9 -4
- 4. SUB x4 x3 x9

The final result of this was 0, as expected, because the values of x3 and x9 must be equivalent to avoid taking the branch. The branch was taken twice incrementing x3 to 2, then 3, and then the branch would no longer be taken.



Figure 13: ModelSim Ouput of Datapath TestBench (Link)

# 9 Instruction Set

|           | Instruction Word Format |    |    |    |     |        |     |        |   |          |     |        |                  |  |  |
|-----------|-------------------------|----|----|----|-----|--------|-----|--------|---|----------|-----|--------|------------------|--|--|
| 31        | 25                      | 24 | 20 | 19 | 15  | 14     | 12  | 11     | 7 | 6        | 0   |        |                  |  |  |
| fun       | funct7 rs2              |    | s2 | rs | s1  | fun    | ct3 | re     | 1 | opc      | ode | R-Type |                  |  |  |
| imm[11:0] |                         |    |    | rs | s1  | fun    | ct3 | re     | d | opc      | ode | I-Type |                  |  |  |
| imm       | imm[11:5] rs2           |    | rs | s1 | fun | funct3 |     | funct3 |   | imm[4:0] |     | ode    | B-Type<br>S-Type |  |  |

Table 3: RISC-V32I Instruction Format

| Supported Instruction Set |               |       |       |                     |         |      |  |  |  |  |  |  |  |  |
|---------------------------|---------------|-------|-------|---------------------|---------|------|--|--|--|--|--|--|--|--|
| 31 25                     | 24 20         | 19 15 | 14 12 | 11 7                | 6 0     |      |  |  |  |  |  |  |  |  |
| 0000000                   | rs2           | rs1   | 000   | $^{\mathrm{rd}}$    | 0110011 | ADD  |  |  |  |  |  |  |  |  |
| 0100000                   | rs2           | rs1   | 000   | $^{\mathrm{rd}}$    | 0110011 | SUB  |  |  |  |  |  |  |  |  |
| 0000000                   | rs2           | rs1   | 001   | $^{\mathrm{rd}}$    | 0110011 | SLL  |  |  |  |  |  |  |  |  |
| 0000000                   | rs2           | rs1   | 100   | $\operatorname{rd}$ | 0110011 | XOR  |  |  |  |  |  |  |  |  |
| 0100000                   | rs2           | rs1   | 101   | rd                  | 0110011 | SRA  |  |  |  |  |  |  |  |  |
| 0000000                   | rs2           | rs1   | 101   | rd                  | 0110011 | SRL  |  |  |  |  |  |  |  |  |
| 0000000                   | rs2           | rs1   | 110   | rd                  | 0110011 | OR   |  |  |  |  |  |  |  |  |
| 0000000                   | rs2           | rs1   | 111   | $^{\mathrm{rd}}$    | 0110011 | AND  |  |  |  |  |  |  |  |  |
| imm[1                     | [1:0]         | rs1   | 000   | $^{\mathrm{rd}}$    | 0010011 | ADDI |  |  |  |  |  |  |  |  |
| imm[1                     | [1:0]         | rs1   | 001   | $^{\mathrm{rd}}$    | 0010011 | SLLI |  |  |  |  |  |  |  |  |
| imm[1                     | [1:0]         |       | 100   | $^{\mathrm{rd}}$    | 0010011 | XORI |  |  |  |  |  |  |  |  |
| 0100000                   | shamt         | rs1   | 101   | $^{\mathrm{rd}}$    | 0010011 | SRAI |  |  |  |  |  |  |  |  |
| 0000000                   | shamt         | rs1   | 101   | $^{\mathrm{rd}}$    | 0010011 | SRLI |  |  |  |  |  |  |  |  |
| imm[1                     | [1:0]         | rs1   | 110   | $^{\mathrm{rd}}$    | 0010011 | ORI  |  |  |  |  |  |  |  |  |
| imm[1                     | [1:0]         | rs1   | 111   | $^{\mathrm{rd}}$    | 0010011 | ANDI |  |  |  |  |  |  |  |  |
| imm[1                     | [1:0]         | rs1   | 010   | $^{\mathrm{rd}}$    | 0000011 | LW   |  |  |  |  |  |  |  |  |
| imm[11:5]                 | rs2           | rs1   | 010   | imm[4:0]            | 0100011 | SW   |  |  |  |  |  |  |  |  |
| imm[11:5]                 | rs2           | rs1   | 000   | imm[4:0]            | 0100011 | BEQ  |  |  |  |  |  |  |  |  |
| imm[11:5]                 | imm[11:5] rs2 |       | 001   | imm[4:0]            | 0100011 | BNE  |  |  |  |  |  |  |  |  |
| imm[11:5]                 | imm[11:5] rs2 |       | 100   | imm[4:0]            | 0100011 | BLT  |  |  |  |  |  |  |  |  |
| imm[11:5]                 | rs2           | rs1   | 101   | imm[4:0]            | 0100011 | BGE  |  |  |  |  |  |  |  |  |
| imm[11:5]                 | rs2           | rs1   | 110   | imm[4:0]            | 0100011 | BLTU |  |  |  |  |  |  |  |  |
| imm[11:5]                 | rs2           | rs1   | 111   | imm[4:0]            | 0100011 | BGEU |  |  |  |  |  |  |  |  |

Table 4: RISC-V32I Instruction Set Supported by the Processor

## 10 Supported Instruction Details

#### • R-Type:

- ADD- Adds the values at rs1 and rs2, and stores the result in rd
- SUB- Subtracts the values at rs2 from rs1, and stores the result in rd
- SLL- Shifts the value at rs1 left by the value in rs2 and stores the result in rd
- XOR- XORs the values of rs1 and rs2 and stores the result in rd
- SRA- Shifts the value in rs1 right by the value of rs2, while maintaining the sign, and stores the
  result in rd
- SRL- Shifts the value in rs1 right by the value of rs2 and stores the result in rd
- OR- ORs the values in rs1 with those in rs2 and stores the result in rd
- AND- ANDs the values in rs1 with rs2 and stores the result in rd

#### • I-Type

- ADDI- Adds the value in the immediate field to the value in rs1 and stores the result in rd
- SLLI- Shifts the value stored in rs1 left by the value in the immediate field and stores the result in rd
- XORI- XORs the value in rs1 with the value in the immediate field and stores the result in rd
- SRAI- Shifts the value in rs1 right by the value in the immediate field, while preserving the sign, and storing the result in rd
- SRLI- Shifts the value in rs1 right by the value in the immediate field and storing the result in rd
- ORI- ORs the value in rs1 with the value in the immediate field, and stores the result in rd
- ANDI- ANDs the value in rs1 with the value in the immediate field and stores the result in rd

#### • Load Instructions

 Load Word- Loads the value in RAM at the address of the value of the immediate field plus the value of rs1 into rd

#### • S-Type Instructions

 Store Word- Stores the value in rs1 into RAM at the address of rs2 plus the value of the immediate field

#### • B-Type Instructions

- BEQ- Compares the value in rs1 and rs2, and if they are equal modifies the program counter by the value in the immediate field
- BNE- Compares the value in rs1 and rs2, and if they are not equal modifies the program counter by the value in the immediate field
- BLT- Compares the value in rs1 and rs2, and if rs1 is less than rs2 modifies the program counter by the value in the immediate field
- BGE- Compares the value in rs1 and rs2, and if rs1 is greater than or equal to rs2 modifies the program counter by the value in the immediate field

- BLTU- Compares the value in rs1 and rs2, ignoring the sign bit, and if rs1 is less than rs2
  modifies the program counter by the value in the immediate field
- BGEU- Compares the value in rs1 and rs2, ignoring the sign bit, and if rs1 is greater than or equal to rs2 modifies the program counter by the value in the immediate field

## 11 Example Program

- 1. ADDI x9 x9 33
- 2. ADDI x4 x4 1
- 3. SRLI x9 x9 1
- 4. BLT x4 x9 -8
- 5. XORI x7 x4 13

This program begins by assigning a value of 33 to x9, then 1 to x4. It then shifts the value stored in x9 left 1, and compares the values stored in x4 and x9, and if x4 is less than x9 the branch will be taken, shifting the value of x9 right by 1 again. Once the value in x4 is greater than or equal to than in x9, x4 is XORed with 13 and the result is stored in x7. The expected values for the registers are as follows:

|          | PC Value 0     | 4  | 8  | 12 | 16 | 8  | 12 | 16 | 8  | 12 | 16 | 8  | 12 | 16 | 20 |
|----------|----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Register | Initialization | I1 | I2 | I3 | I4 | I5 |
| x4       | 0              | 0  | 1  | 1  | 1  | 2  | 2  | 2  | 3  | 3  | 3  | 4  | 4  | 4  | 4  |
| x7       | 0              | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 9  |
| x9       | 0              | 33 | 33 | 16 | 16 | 16 | 8  | 8  | 8  | 4  | 4  | 4  | 2  | 2  | 2  |

Table 5: Sample Program Expected Results



Figure 14: Sample Program Output (Link)

As the simulation shows, the sample program's output matched exactly with the expected behavior, verifying that the CPU works, and the elements composing it work.

## 12 Performance

The CPU created in this class functions extremely well as a proof of concept and a demonstration of the understanding of the concepts of this course, however compared to modern day CPUs and microcontrollers it falls very short. The most significant drawback of this CPU is the lack of pipelining. As only 1 instruction can be processed at a time, there are many elements that are only in use for a brief time, which do nothing once they've fulfilled their purpose. Pipelining would greatly improve the IPC as these previously underutilized modules would be constantly performing their operations. IPC is however only one of the standards on which the performance of the CPU can be measured. While this CPU also does not interact with many tiers of the memory hierarchy, the performance could be further improved by adding a cache in order to fetch commonly used values more quickly than RAM, however slower than the registers built into the RegFile. This is, however, a less straightforward performance improvement as it largely depends on the program that is being executed; a program that makes many calls to memory would likely experience a far greater effect than a program that's computation only relies on a few values. Another limitation of this CPU is the size of the instruction and data memory, abiding by the RV32I architecture, the RegFile's size cannot be increased, as the instruction words would be unable to reference addresses greater than 32, but data memory and instruction memory could be greatly increased in size to accommodate larger programs, in both literal size, and complexity.