

#### The Idea of Linker Relaxation in RISC-V

# ■ To reduce the number of instructions to access symbols

- Function call can be generated by
  - jal(jump and link)
    - > jal can jump to the symbol within +/- 1Mib
  - auipc and jalr pair
    - > The pair can jump to the symbol within 32-bit pc-relative address
- If the symbol and the call site are not in the same compile unit
  - ◆ Compiler can not know the symbol offsets
    - auipc and jalr pair will be generated to guarantee the function call can reach the symbol
  - ◆ Linker know the symbol address if it's a static linking
    - Linker can transfer the pair to single jal





#### What is Relocation?

- The process that linker will fill in the symbol offsets that compiler can not know
  - Linker will rewrite the offsets according to relocation records
  - Relocation record contain the information
    - Which instructions need to be relocated the offsets
    - Which symbols involved with the relocations
    - ♦ How to relocate the fields relative to symbols

```
Relocation section '.rela.text'

Offset Type Sym.Value Sym. Name + Addend

00000000 R_RISCV_CALL 00000000 bar + 0
```





# **Relaxation Relocation Type**

- With the relocation types, linker can eliminate the instructions if the offset can fit in single instruction
  - Emit extra relocation type "R\_RISCV\_RELAX"
    - ◆ To indicate the instructions can do the relaxation

Linker could relax auipc and jalr to jal

```
Relocation section '.rela.text'

Offset Type Sym.Value Sym. Name + Addend

00000000 R_RISCV_CALL 00000000 bar + 0

00000000 R_RISCV_RELAX
```





#### **GP Base Relaxation**

- Could we relax to single instruction which is not pcrelative?
  - Relax to gp base instructions
    - ◆ If the offsets between gp and the symbols could fit in the instructions

```
int sym;
void foo (int *a) {
 *a = sym;
}
```



#### **GP Base Relaxation**

#### ■ How to assign the gp value for linker?

- gp = \_\_global\_pointer\$ = start\_address\_of\_sdata + 0x800
  - ◆ start\_address\_of\_sdata = gp 0x800 = gp + Min(SImm12)

0x800 — gp

.sdata

Default linker script dump by `riscv32-elf-ld -verbose`



#### **GP Base Relaxation**

- Guard the gp initialization with .option norelax
  - To avoid gp initial instructions relax to "mv gp, gp"

```
# Initialize global pointer
.option push
.option norelax
1:auipc gp, %pcrel_hi(__global_pointer$)
   addi gp, gp, %pcrel_lo(1b)
.option pop
```

RISC-V newlib crt0.S







### **Candidates of RISC-V Linker Relaxation**



| Pseudo Candidates                   | Candidates                                                                               | After Relaxation             |
|-------------------------------------|------------------------------------------------------------------------------------------|------------------------------|
|                                     | lui a0, %hi(sym)<br>addi a0, a0, %lo(sym)                                                | addi a0,gp_offset(gp)        |
|                                     | lui a0, %hi(sym)<br>load/store a1, %lo(sym)(a0)                                          | load/store a1, gp_offset(gp) |
| call sym                            | .L1: auipc a0, %pcrel_hi(sym)<br>jalr ra, %pcrel_lo(.L1)(a0)                             | jal sym                      |
| lla a0, sym                         | .L1: auipc a0,%pcrel_hi(sym)<br>addi a0, a0,%pcrel_lo(.L1)                               | addi a0, gp_offset(gp)       |
| lla a0, sym<br>load/store a1, 0(a0) | .L1: auipc a0, %pcrel_hi(sym) load/store a1, %pcrel_lo(.L1)(a0)                          | load/store a1, gp_offset(gp) |
|                                     | lui a0, %tprel_hi(sym) add a0, a0, tp, %tprel_add(sym) load/store a0, %tprel_lo(sym)(a0) | load/store a0, tp_offset(tp) |





#### **Issues when Implement Relaxation in LLVM**

- Branch Offsets Changed by Relaxation
- LLVM assembler always transfer C extension branches to 32-bit form
- Label Difference Changed by Relaxation
- Alignment Broke by Relaxation
- Incorrect Debug Information due to Relaxation





# The same of the sa

### **Branch Offsets Changed by Relaxation**



- Preserve R\_RISCV\_BRANCH relocation in object files
  - ◆ Linker can recalculate the branch offsets
  - ◆ Define shouldForceRelcation target hook in RISC-V LLVM Backend
    - > Return true when the relaxation enabled to preserve relocation types

```
foo:

beqz a0, .L1 
R_RISCV_BRANCH
lui a5,%hi(sym)
lwi a0,%lo(sym)(a5)
.L1
ret
```





# LLVM assembler always transfer C extension branches to 32-bit form

- LLVM assembler may transfer C extension instructions to 32-bit form
  - To make sure the offsets can fit in the instructions
  - When we force to leave relocation types for relaxation
    - ◆ LLVM will assume all the branch targets are unknown
      - ➤ Always transfer C extension branches to 32-bit form
    - ◆ Add WasForce to mark the relocation types are forced to leave for relaxation and the transformation will depend on branch offsets

```
foo:

c.beqz a0, .L1
lui a5,%hi(sym)
.L1
ret
```



foo:

beqz a0, .L1
lui a5,%hi(sym)
.L1
ret



# **Label Difference Changed by Relaxation**



#### LLVM don't expect the code will shrink after linking

- Label difference will be calculated as a constant before linking
- To fix the label difference
  - ◆ Preserve R\_RISCV\_ADD32 and R\_RISCV\_SUB32

```
.L0
lui a5,%hi(sym)
lwi a0,%lo(sym)(a5)
.L1

.data
.word .L0 - .L1 ← R_RISCV_ADD32
R_RISCV_SUB32
```

```
NewDiff = 0
R_RISCV_ADD32:
NewDiff = NewDiff + .L0_Addr
R_RISCV_SUB32:
NewDiff = NewDIff - .L1_Addr
```





### **Alignment Broke by Relaxation**



- To fix the alignment
  - ◆ Insert extra NOPs when linker relaxation enabled
  - ◆ Linker can satisfy the alignment by removing NOPs.

```
lui a5,%hi(sym)
lwi a0,%lo(sym)(a5)
.p2align 3
add a1, a1, a2
```

Relaxation disabled

```
lui a5,%hi(sym)
lwi a0,%lo(sym)(a5)
NOP ← R_RISCV_ALIGN
NOP
...
.p2align 3
add a1, a1, a2
```

lwi a0, offset(gp)
NOP
.p2align 3
add a1, a1, a2

After Relaxation







# **Debug Problem After Relaxation**





#### Link with relaxation.

```
      10204:
      lui
      a0, 24

      10208:
      addi
      a0, a0, 272

      1020c:
      c.jal
      436
```

```
1 #include <stdio.h>
2
3 int main()
4 {
5    printf("hello world!\n");
6
7    return 0;
8 }
```

## **Debug Problem After Relaxation**

```
10204:
            lui
                   a0, 24
10208:
            addi
                   a0, a0, 272
1020e:
                 a0, zero
            mv
                   sp, s0, -16
10212:
            addi
10216:
            lw
                   ra, 12(sp)
1021a:
            lw
                   s0, 8(sp)
```



llvm-dwarfdump --debug-line

| Address            | Line | Column | File | ISA | Discriminator |
|--------------------|------|--------|------|-----|---------------|
|                    |      |        |      |     |               |
| 0x00000000000101ec | 4    | 0      | 1    | 0   | 0             |
| 0x0000000000010204 | 5    | 3      | 1    | 0   | 0             |
| 0x000000000010214  |      | 3      | 1    | 0   | 0             |
| 0x00000000001022c  | 7    | 3      | 1    | 0   | 0             |







# **Debug Problem After Relaxation**

```
1020e: mv a0, zero
10212: addi sp, s0, -16
10216: lw ra, 12(sp)
1021a: lw s0, 8(sp)
```



# **Evaluation Interface in MCExpr**

```
(InSet = true)
                         evaluateKnownAbsolute
(InSet = false)
                          (InSet = true/false)
                                                        (InSet = true)
evaluateAsRelocatable
                           evaluateAsAbsolute
                                                    evaluateAsValue
public
protected
                       evaluateAsRelocatableImpl
            false
     InSet
  true
                        true
                 relax
                               Generate fixups
                   false
    Evaluate
```



# **Debug Info In General**

```
.byte
                               # Abbrev [2]
0x26:0x15 DW TAG subprogram
.long .Lfunc begin0
                            # DW AT low pc
                               # DW AT frame base
.byte
.byte
      156
.long .Linfo string3
                               # DW AT name
                                DW AT decl file
.byte
                                 DW AT decl line
.byte
                                 DW AT type
.long
       59
```

Use MCExpr::evaluateAsAbsolute(InSet = false)
to evaluate the expression. Generate as R\_RISCV\_ADD32
and R RISCV SUB32 relocations.





## **Incorrect Debug Info**

- LLVM does not take care of relaxation in debug information.
  - Debug line information.
  - Debug frame information.





# **Debug Line and Debug Frame**

```
addi s0, sp, 16
.cfi_def_cfa s0, 0
mv a0, zero
sw a0, -12(s0)
```

Address difference between .loc.

```
lui
       a0, %hi(.L.str)
addi
       a0, a0, %lo(.L.str)
call
       printf
       a0, zero
mv
       sp, s0, -16
addi
lw
       ra, 12(sp)
lw
      80, 8(sp)
```

Address difference between CFI instructions.





# **How LLVM Handle Debug Line**



DwarfDebug::beginInstruction() to determine if the instruction is located at a new line.



MCDwarfLineEntry

Convert DebugLoc to (Symbol, DebugLoc).



MCDwarfLineAddr Fragment If the address difference expression could not be resolved by MCExpr::evaluateAsAbsolute(), convert the expression to a fragment.



Layout

Use MCExpr::.evaluateKnownAbsolute() to resolve the address difference and output actual value.

The problem is MCAssembler assumes the expression could be resolved in assemble time.





# **How LLVM Handle Debug Line**



DwarfDebug::beginInstruction() to determine if the instruction is located at a new line.



**MCDwarfLineEntry** 

Convert DebugLoc to (Symbol, DebugLoc).



MCDwarfLineAddr Fragment If the address difference expression could not be resolved by MCExpr::evaluateAsAbsolute(), convert the expression to a fragment.



Layout

Use MCExpr::.evaluateKnownAbsolute() to resolve the address difference and output actual value.

It should generate fixups.

Use fixed length encoding for address offset instead of ULEB128 encoding.





# **How LLVM Handle Debug Frame**



Handle CFI MachineInstr.



**MCCFIInstruction** 

Convert CFI MachineInstr to MCCFIInstructions.



MCDwarfCallFrame Fragment If the address difference expression could not be resolved by MCExpr::evaluateAsAbsolute(), convert the expression to a fragment.



Layout

Use MCExpr::.evaluateKnownAbsolute() to resolve the address difference and output actual value.

The problem is MCAssembler assumes the expression could be resolved in assemble time.



# **How LLVM Handle Debug Frame**



Handle CFI MachineInstr.



**MCCFIInstruction** 

Convert CFI MachineInstr to MCCFIInstructions.



MCDwarfCallFrame Fragment If the address difference expression could not be resolved by MCExpr::evaluateAsAbsolute(), convert the expression to a fragment.



Layout

Use MCExpr::.evaluateKnownAbsolute() to resolve the address difference and output actual value.

It should generate fixups.

Need a new fixup type for 6-bits offset.





