## **INTEGRATED CIRCUITS**

## DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT181**4-bit arithmetic logic unit

Product specification Supersedes data of September 1993 File under Integrated Circuits, IC06 1998 Jun 10





## 4-bit arithmetic logic unit

## 74HC/HCT181

#### **FEATURES**

- Full carry look-ahead for high-speed arithmetic operation on long words
- Provides 16 arithmetic operations: add, subtract, compare, double, plus 12 others
- Provides all 16 logic operations of two variables: EXCLUSIVE-OR, compare, AND, NAND, NOR, OR plus 10 other logic operations
- Output capability: standard,

A=B open drain

I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT181 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT181 are 4-bit high-speed parallel Arithmetic Logic Units (ALU). Controlled by the four function select inputs ( $S_0$  to  $S_3$ ) and the mode control input (M), they can perform all the 16 possible logic operations or 16 different arithmetic operations on active HIGH or active LOW operands (see function table).

When the mode control input (M) is HIGH, all internal carries are inhibited and the device3 performs logic operations on the individual bits as listed. When M is LOW, the carries are enabled and the "181" performs arithmetic operations on the two 4-bit words. The "181" incorporates full internal carry look-ahead and provides for either ripple carry between devices using the  $C_{n+4}$  output, or for carry look-ahead between packages using the carry propagation  $(\overline{P})$  and carry generate  $(\overline{G})$  signals.  $\overline{P}$  and  $\overline{G}$  are not affected by carry in.

When speed requirements are not stringent, it can be used in a simple ripple carry mode by connecting the carry output  $(C_{n+4})$  signal to the carry input  $(C_n)$  of the next unit.

For high-speed operation the device is used in conjunction with the "182" carry look-ahead circuit. One carry look-ahead package is required for each group of four "181" devices. Carry look-ahead can be provided at various levels and offers high-speed capability over extremely long word lengths.

The comparator output (A=B) of the device goes HIGH when all four function outputs ( $\overline{F}_0$  to  $\overline{F}_3$ ) are HIGH and can be used to indicate logic equivalence over 4 bits when the unit is in the subtract mode. A=B is an open collector output and can be wired-AND with other A=B outputs to give a comparison for more than 4 bits. The open drain output A=B should be used with an external pull-up resistor in order to establish a logic HIGH level. The A=B signal can also be used with the  $C_{n+4}$  signal to indicate A > B and A < B.

The function table lists the arithmetic operations that are performed without a carry in. An incoming carry adds a one to each operation. Thus, select code LHHL generates A minus B minus 1 (2s complement notation) without a carry in and generates A minus B when a carry is applied.

Because subtraction is actually performed by complementary addition (1s complement), a carry out means borrow; thus, a carry is generated when there is no under-flow and no carry is generated when there is underflow.

As indicated, the "181" can be used with either active LOW inputs producing active LOW outputs or with active HIGH inputs producing active HIGH outputs.

For either case the table lists the operations that are performed to the operands.

#### ORDERING INFORMATION

| TYPE                     |       | PACKAGE                                                    |          |
|--------------------------|-------|------------------------------------------------------------|----------|
| NUMBER                   | NAME  | DESCRIPTION                                                | VERSION  |
| 74HC181N3;<br>74HCT181N3 | DIP24 | plastic dual in-line package; 24 leads (300 mil)           | SOT222-1 |
| 74HC181N;<br>74HCT181N   | DIP24 | plastic dual in-line package; 24 leads (600 mil)           | SOT101-1 |
| 74HC181D;<br>74HCT181D   | SO24  | plastic small outline package; 24 leads; body width 7.5 mm | SOT137-1 |

## 4-bit arithmetic logic unit

## 74HC/HCT181

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb}$  = 25 °C;  $t_r$  =  $t_f$  = 6 ns

| SYMBOL                              | PARAMETER                                   | CONDITIONS                                    | TYP | ICAL | UNIT |
|-------------------------------------|---------------------------------------------|-----------------------------------------------|-----|------|------|
| STWIBOL                             | PARAMETER                                   | CONDITIONS                                    | HC  | нст  | UNII |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                           | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V |     |      |      |
|                                     | $\overline{A}_n$ or $\overline{B}_n$ to A=B |                                               | 28  | 30   | ns   |
|                                     | C <sub>n</sub> to C <sub>n+</sub> 4         |                                               | 17  | 21   | ns   |
| Cı                                  | input capacitance                           |                                               | 3.5 | 3.5  | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per L package | notes 1 and 2                                 | 90  | 92   | pF   |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}{}^2 \times f_i$$
 +  $\sum$  (C\_L  $\times$  V\_{CC}{}^2 \times f\_o) where:

f<sub>i</sub> = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

 $C_L$  = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ 

For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5 V$ 







## 4-bit arithmetic logic unit

## 74HC/HCT181

## **PIN DESCRIPTION**

| PIN NO.       | SYMBOL                               | NAME AND FUNCTION                   |
|---------------|--------------------------------------|-------------------------------------|
| 1, 22, 20, 18 | $\overline{B}_0$ to $\overline{B}_3$ | operand inputs (active LOW)         |
| 2, 23, 21, 19 | $\overline{A}_0$ to $\overline{A}_3$ | operand inputs (active LOW)         |
| 6, 5, 4, 3    | $S_0$ to $S_3$                       | select inputs                       |
| 7             | C <sub>n</sub>                       | carry input                         |
| 8             | M                                    | mode control input                  |
| 9, 10, 11, 13 | $\overline{F}_0$ to $\overline{F}_3$ | function outputs (active LOW)       |
| 12            | GND                                  | ground (0 V)                        |
| 14            | A=B                                  | comparator output                   |
| 15            | P                                    | carry propagate output (active LOW) |
| 16            | C <sub>n+4</sub>                     | carry output                        |
| 17            | G                                    | carry generate output (active LOW)  |
| 24            | V <sub>CC</sub>                      | positive supply voltage             |





## 4-bit arithmetic logic unit

## 74HC/HCT181

#### **FUNCTION TABLES**

| M                     | _                | SELE(          | СТ             | ACTIVE HIGH INPUTS AN OUTPUTS                                                    |                                                                                |  |  |  |
|-----------------------|------------------|----------------|----------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|--|
| <b>S</b> <sub>3</sub> | S <sub>2</sub>   | S <sub>1</sub> | S <sub>0</sub> | LOGIC<br>(M=H)                                                                   | ARITHMETIC <sup>(2)</sup> (M=L; C <sub>n</sub> =H)                             |  |  |  |
| L<br>L<br>L           | L<br>L<br>L      | L<br>L<br>H    | L<br>H<br>L    | $\frac{\overline{A}}{A + B}$ $\overline{A}B$                                     | A<br>A + B<br>A + B                                                            |  |  |  |
| L<br>L<br>L           | H<br>H<br>H      | H<br>L<br>L    | H<br>L<br>H    | logical 0<br>AB<br>B<br>A ⊕ B                                                    | minus 1 A plus AB (A + B) plus AB A minus B minus 1                            |  |  |  |
| L<br>H<br>H           | H<br>L<br>L      | H<br>L<br>L    | H              | $ \begin{array}{c} AB \\ \overline{A} + B \\ \overline{A} \oplus B \end{array} $ | AB minus 1 A plus AB A plus B                                                  |  |  |  |
| H<br>H                | L<br>L           | H<br>H         | L<br>H         | B<br>AB                                                                          | (A + B) plus AB<br>AB minus 1                                                  |  |  |  |
| H<br>H<br>H           | H<br>H<br>H<br>H | LHH            |                | logical 1<br>A + B<br>A + B<br>A                                                 | A plus $A^{(1)}$<br>(A + B) plus A<br>$(A + \overline{B})$ plus A<br>A minus 1 |  |  |  |

- 1. Each bit is shifted to the next more significant position.
- 2. Arithmetic operations expressed in 2s complement notation.

H = HIGH voltage level L = LOW voltage level

| M              | ODE S          | SELE(          | СТ               | _                                                                                        | LOW INPUTS AND OUTPUTS                                                                                 |
|----------------|----------------|----------------|------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| S <sub>3</sub> | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub>   | LOGIC<br>(M=H)                                                                           | ARITHMETIC <sup>(2)</sup> (M=L; C <sub>n</sub> =L)                                                     |
| L<br>L<br>L    | L<br>L<br>L    | L<br>L<br>H    | L<br>H<br>L      | ABA + B logical 1                                                                        | A minus 1<br>AB minus 1<br>AB minus 1<br>minus 1                                                       |
| L<br>L<br>L    | H<br>H<br>H    | L<br>L<br>H    | L<br>H<br>L      | $ \frac{\overline{A} + \overline{B}}{\overline{B}} = \overline{B} $ $ A + \overline{B} $ | A plus $(A + \overline{B})$<br>AB plus $(A + \overline{B})$<br>A minus B minus 1<br>$A + \overline{B}$ |
| H<br>H<br>H    | L<br>L<br>L    | L<br>L<br>H    | L<br>H<br>L<br>H | ĀB<br>A ⊕ B<br>B<br>A + B                                                                | A plus (A + B)<br>A plus B<br>AB plus (A + B)<br>A + B                                                 |
| IIII           | IIII           | L<br>L<br>H    | L<br>H<br>L      | logical 0<br>AB<br>AB<br>A                                                               | A plus A <sup>(1)</sup> AB plus A AB plus A                                                            |

## Notes to the function tables

- 1. Each bit is shifted to the next more significant position.
- 2. Arithmetic operations expressed in 2s complement notation.

H = HIGH voltage level

L = LOW voltage level

## 4-bit arithmetic logic unit

## 74HC/HCT181



## 4-bit arithmetic logic unit

74HC/HCT181

Table 1 SUM MODE TEST

Function inputs  $S_0 = S_3 = 4.5 \text{ V}$ ,  $M = S_1 = S_2 = 0 \text{ V}$ 

|                                     | INPUT              | OTHER INPU     | IT, SAME BIT   | OTHER D                                     | OATA INPUTS                                         | OUTPUT                                                                                                                                                                                                                   |
|-------------------------------------|--------------------|----------------|----------------|---------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PARAMETER                           | UNDER<br>TEST      | Apply 4.5 V    | Apply GND      | Apply 4.5 V                                 | Apply GND                                           | $ \begin{array}{c} \text{UNDER} \\ \text{TEST} \\ \hline \overline{F}_i \\ \hline \overline{P} \\ \hline \overline{P} \\ \hline \overline{G} \\ \hline \overline{G} \\ \hline C_{n+4} \\ \hline C_{n+4} \\ \end{array} $ |
| t <sub>PLH</sub> / t <sub>PHL</sub> | Āi                 | B <sub>i</sub> | none           | remaining $\overline{A}$ and $\overline{B}$ | C <sub>n</sub>                                      | Fi                                                                                                                                                                                                                       |
| t <sub>PLH</sub> / t <sub>PHL</sub> | $\overline{B}_{i}$ | Ā              | none           | remaining $\overline{A}$ and $\overline{B}$ | C <sub>n</sub>                                      | Fi                                                                                                                                                                                                                       |
| t <sub>PLH</sub> / t <sub>PHL</sub> | Āi                 | B <sub>i</sub> | none           | none                                        | remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | P                                                                                                                                                                                                                        |
| t <sub>PLH</sub> / t <sub>PHL</sub> | $\overline{B}_{i}$ | Āi             | none           | none                                        | remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | P                                                                                                                                                                                                                        |
| t <sub>PLH</sub> / t <sub>PHL</sub> | Ā                  | none           | B <sub>i</sub> | remaining B                                 | remaining A, C <sub>n</sub>                         | G                                                                                                                                                                                                                        |
| t <sub>PLH</sub> / t <sub>PHL</sub> | $\overline{B}_{i}$ | none           | Ā              | remaining B                                 | remaining A, C <sub>n</sub>                         | G                                                                                                                                                                                                                        |
| t <sub>PLH</sub> / t <sub>PHL</sub> | Āi                 | none           | B <sub>i</sub> | remaining B                                 | remaining A, C <sub>n</sub>                         | C <sub>n+4</sub>                                                                                                                                                                                                         |
| t <sub>PLH</sub> / t <sub>PHL</sub> | $\overline{B}_{i}$ | none           | Āi             | remaining B                                 | remaining A, C <sub>n</sub>                         | C <sub>n+4</sub>                                                                                                                                                                                                         |
| t <sub>PLH</sub> / t <sub>PHL</sub> | C <sub>n</sub>     | none           | none           | all A                                       | all B                                               | any $\overline{F}$ or $C_{n+4}$                                                                                                                                                                                          |

## Table 2 DIFFERENTIAL MODE TEST

Function inputs  $S_1 = S_2 = 4.5 \text{ V}$ ,  $M = S_0 = S_3 = 0 \text{ V}$ 

|                                     | INPUT              | OTHER INPU         | IT, SAME BIT       | OTHER I                               | DATA INPUTS                                         | OUTPUT                    |
|-------------------------------------|--------------------|--------------------|--------------------|---------------------------------------|-----------------------------------------------------|---------------------------|
| PARAMETER                           | UNDER<br>TEST      | Apply 4.5 V        | Apply GND          | Apply 4.5 V                           | Apply GND                                           | UNDER<br>TEST             |
| t <sub>PLH</sub> / t <sub>PHL</sub> | Āi                 | none               | $\overline{B}_{i}$ | remaining A                           | remaining B, C <sub>n</sub>                         | Fi                        |
| t <sub>PLH</sub> / t <sub>PHL</sub> | $\overline{B}_{i}$ | Āi                 | none               | remaining A                           | remaining B, C <sub>n</sub>                         | Fi                        |
| t <sub>PLH</sub> / t <sub>PHL</sub> | Ā                  | none               | B <sub>i</sub>     | none                                  | remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | P                         |
| t <sub>PLH</sub> / t <sub>PHL</sub> | $\overline{B}_{i}$ | Ā                  | none               | none                                  | remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | P                         |
| t <sub>PLH</sub> / t <sub>PHL</sub> | $\overline{A}_{i}$ | B <sub>i</sub>     | none               | none                                  | remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | G                         |
| t <sub>PLH</sub> / t <sub>PHL</sub> | $\overline{B}_{i}$ | none               | Ā                  | none                                  | remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | G                         |
| t <sub>PLZ</sub> / t <sub>PZL</sub> | Āi                 | none               | B <sub>i</sub>     | remaining A                           | remaining B, C <sub>n</sub>                         | A=B                       |
| t <sub>PLZ</sub> / t <sub>PZL</sub> | Bi                 | Āi                 | none               | remaining A                           | remaining B, C <sub>n</sub>                         | A=B                       |
| t <sub>PLH</sub> / t <sub>PHL</sub> | Ā                  | $\overline{B}_{i}$ | none               | none                                  | remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | C <sub>n+4</sub>          |
| t <sub>PLH</sub> / t <sub>PHL</sub> | $\overline{B}_{i}$ | none               | Ā                  | none                                  | remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | C <sub>n+4</sub>          |
| t <sub>PLH</sub> / t <sub>PHL</sub> | C <sub>n</sub>     | none               | none               | all $\overline{A}$ and $\overline{B}$ | none                                                | any F or C <sub>n+4</sub> |

## Table 3 LOGIC MODE TEST

Function inputs  $M = S_1 = S_2 = 4.5 \text{ V}$ ,  $S_0 = S_3 = 0 \text{ V}$ 

|                                     | INPUT              | OTHER INPU         | T, SAME BIT | OTHER D     | OATA INPUTS                                         | OUTPUT         |
|-------------------------------------|--------------------|--------------------|-------------|-------------|-----------------------------------------------------|----------------|
| PARAMETER                           | UNDER<br>TEST      | Apply 4.5 V        | Apply GND   | Apply 4.5 V | Apply GND                                           | UNDER<br>TEST  |
| t <sub>PLH</sub> / t <sub>PHL</sub> | Āi                 | $\overline{B}_{i}$ | none        | none        | remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | F <sub>i</sub> |
| t <sub>PLH</sub> / t <sub>PHL</sub> | $\overline{B}_{i}$ | $\overline{A}_{i}$ | none        | none        | remaining $\overline{A}$ and $\overline{B}$ , $C_n$ | Fi             |

## 4-bit arithmetic logic unit

## 74HC/HCT181

## **RATINGS** (for A=B output only)

Limiting values in accordance with the Absolute Maximum System (IEC 134)

Voltage are referenced to GND (ground = 0 V)

| SYMBOL           | PARAMETER                        | MIN. | MAX. | UNIT | CONDITIONS                  |
|------------------|----------------------------------|------|------|------|-----------------------------|
| Vo               | DC output voltage                | -0.5 | +7.0 | V    |                             |
| -I <sub>OK</sub> | DC output diode current          |      | 20   | mA   | for $V_O < -0.5 \text{ V}$  |
| $-I_O$           | DC output source or sink current |      | 25   | mA   | for -0.5 V < V <sub>O</sub> |

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

Voltages are referenced to GND (ground = 0 V)

| CYMPOL          |                                   |      |      | -    | T <sub>amb</sub> (° | C)    |        |        |      | TE                     | ST CC           | ONDITIONS                           |
|-----------------|-----------------------------------|------|------|------|---------------------|-------|--------|--------|------|------------------------|-----------------|-------------------------------------|
|                 | PARAMETER                         |      |      |      | 74HC                | ;     |        |        | UNIT |                        | v               | OTHER                               |
| SYMBOL          | PARAMETER                         |      | +25  |      | −40 t               | o +85 | -40 to | 0 +125 | UNII | V <sub>CC</sub><br>(V) | V <sub>IL</sub> | OTHER                               |
|                 |                                   | min. | typ. | max. | min.                | max.  | min.   | max.   |      | (-,                    |                 |                                     |
| I <sub>OZ</sub> | HIGH level output leakage current |      |      | 0.5  |                     | 5.0   |        | 10.0   | μΑ   | 2.0<br>to<br>6.0       | V <sub>IL</sub> | note 1<br>V <sub>O</sub> = 0 or 6 V |

## Note to the DC characteristics

1. The maximum operating output voltage ( $V_{O(max)}$ ) is 6.0 V.

## 4-bit arithmetic logic unit

## 74HC/HCT181

## **AC CHARACTERISTICS FOR 74HC**

 $\mathsf{GND} = 0 \; \mathsf{V}; \; \mathsf{t_r} = \mathsf{t_f} = 6 \; \mathsf{ns}; \; \mathsf{C_L} = \mathsf{50} \; \mathsf{pF}$ 

|                                     |                                                                                           |      |                |                 | T <sub>amb</sub> ( | (°C)            |        |                 |            |                   | TEST        | CONDITIONS                                                                       |
|-------------------------------------|-------------------------------------------------------------------------------------------|------|----------------|-----------------|--------------------|-----------------|--------|-----------------|------------|-------------------|-------------|----------------------------------------------------------------------------------|
|                                     |                                                                                           |      |                |                 | 74H                | С               |        |                 | l <u>.</u> |                   |             |                                                                                  |
| SYMBOL                              | PARAMETER                                                                                 |      | +25            |                 | <b>-40</b> 1       | to +85          | −40 to | +125            | UNIT       | VCC               | MODE        | OTHER                                                                            |
|                                     |                                                                                           | min. | typ.           | max.            | min.               | max.            | min.   | max.            |            | (V)               |             |                                                                                  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $C_n$ to $C_{n+4}$                                                      |      | 55<br>20<br>16 | 165<br>33<br>28 |                    | 205<br>41<br>35 |        | 250<br>50<br>43 | ns         | 2.0<br>4.5<br>6.0 | sum<br>diff | M = 0 V;<br>Fig.9;<br>Tables 1 and 2                                             |
| t <sub>PHL</sub> / t <sub>PLH</sub> | $\begin{array}{c} \text{propagation delay} \\ C_n \text{ to } \overline{F}_n \end{array}$ |      | 69<br>25<br>20 | 200<br>40<br>34 |                    | 250<br>50<br>43 |        | 300<br>60<br>51 | ns         | 2.0<br>4.5<br>6.0 | sum<br>diff | M = 0 V;<br>Fig.9;<br>Tables 1 and 2                                             |
| t <sub>PHL</sub> / t <sub>PLH</sub> | $\frac{\text{propagation delay}}{\overline{A}_n \text{ to } \overline{G}}$                |      | 72<br>26<br>21 | 210<br>42<br>36 |                    | 265<br>53<br>45 |        | 315<br>63<br>54 | ns         | 2.0<br>4.5<br>6.0 | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | $\frac{\text{propagation delay}}{\overline{B}_n \text{ to } \overline{G}}$                |      | 77<br>28<br>22 | 230<br>46<br>39 |                    | 290<br>58<br>49 |        | 345<br>69<br>59 | ns         | 2.0<br>4.5<br>6.0 | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | $\frac{\text{propagation delay}}{\overline{A}_n \text{ to } \overline{G}}$                |      | 76<br>26<br>21 | 215<br>43<br>37 |                    | 270<br>54<br>46 |        | 320<br>65<br>55 | ns         | 2.0<br>4.5<br>6.0 | diff        | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{B}_n$ to $\overline{G}$                                      |      | 77<br>28<br>22 | 240<br>48<br>41 |                    | 300<br>60<br>51 |        | 360<br>72<br>61 | ns         | 2.0<br>4.5<br>6.0 | diff        | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_n$ to $\overline{P}$                                      |      | 61<br>22<br>18 | 185<br>37<br>31 |                    | 230<br>46<br>39 |        | 280<br>56<br>48 | ns         | 2.0<br>4.5<br>6.0 | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{B}_n$ to $\overline{P}$                                      |      | 63<br>23<br>18 | 195<br>39<br>33 |                    | 245<br>49<br>42 |        | 295<br>59<br>50 | ns         | 2.0<br>4.5<br>6.0 | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_n$ to $\overline{P}$                                      |      | 55<br>20<br>16 | 170<br>34<br>29 |                    | 215<br>43<br>37 |        | 255<br>51<br>43 | ns         | 2.0<br>4.5<br>6.0 | diff        | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> |                                                                                           |      | 63<br>23<br>18 | 195<br>39<br>33 |                    | 245<br>49<br>42 |        | 295<br>59<br>50 | ns         | 2.0<br>4.5<br>6.0 | diff        | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_i$ to $\overline{F}_i$                                    |      | 77<br>28<br>22 | 230<br>46<br>39 |                    | 290<br>58<br>49 |        | 345<br>69<br>59 | ns         | 2.0<br>4.5<br>6.0 | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> |                                                                                           |      | 85<br>31<br>25 | 255<br>51<br>43 |                    | 320<br>64<br>54 |        | 385<br>77<br>65 | ns         | 2.0<br>4.5<br>6.0 | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_i$ to $\overline{F}_i$                                    |      | 77<br>28<br>22 | 235<br>47<br>40 |                    | 295<br>59<br>50 |        | 355<br>71<br>60 | ns         | 2.0<br>4.5<br>6.0 | diff        | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{B}_i$ to $\overline{F}_i$                                    |      | 83<br>31<br>24 | 255<br>51<br>43 |                    | 320<br>64<br>54 |        | 385<br>77<br>65 | ns         | 2.0<br>4.5<br>6.0 | diff        | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |

## 4-bit arithmetic logic unit

## 74HC/HCT181

|                                     |                                                                          |      |                | •               | T <sub>amb</sub> ( | (°C)            |        |                 |          |                   | TEST  | CONDITIONS                                                                        |
|-------------------------------------|--------------------------------------------------------------------------|------|----------------|-----------------|--------------------|-----------------|--------|-----------------|----------|-------------------|-------|-----------------------------------------------------------------------------------|
| 0)/115.01                           |                                                                          |      |                |                 | 74H                | С               |        |                 | <u>.</u> |                   |       |                                                                                   |
| SYMBOL                              | PARAMETER                                                                |      | +25            |                 | - <b>40</b> 1      | to +85          | -40 to | +125            | UNIT     | V <sub>CC</sub>   | MODE  | OTHER                                                                             |
|                                     |                                                                          | min. | typ.           | max.            | min.               | max.            | min.   | max.            |          | (,,               |       |                                                                                   |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_i$ to $\overline{F}_i$                   |      | 74<br>27<br>22 | 230<br>46<br>39 |                    | 290<br>58<br>49 |        | 345<br>69<br>59 | ns       | 2.0<br>4.5<br>6.0 | logic | M = 4.5 V;<br>Fig.8;<br>Table 3                                                   |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{B}_i$ to $\overline{F}_i$                   |      | 83<br>30<br>24 | 255<br>51<br>43 |                    | 320<br>64<br>54 |        | 385<br>77<br>65 | ns       | 2.0<br>4.5<br>6.0 | logic | M = 4.5 V;<br>Fig.8;<br>Table 3                                                   |
| t <sub>PHL</sub> / t <sub>PLH</sub> |                                                                          |      | 80<br>29<br>23 | 235<br>47<br>40 |                    | 295<br>59<br>50 |        | 355<br>71<br>60 | ns       | 2.0<br>4.5<br>6.0 | sum   | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.8; Table 1  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | $\frac{\text{propagation delay}}{\overline{B}_{n}} \text{ to } C_{n+4}$  |      | 80<br>29<br>23 | 235<br>47<br>40 |                    | 295<br>59<br>50 |        | 355<br>71<br>60 | ns       | 2.0<br>4.5<br>6.0 | sum   | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.8; Table 1  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | $ \frac{\text{propagation delay}}{\overline{A}_n \text{ to } C_{n+4} } $ |      | 77<br>28<br>22 | 235<br>47<br>40 |                    | 295<br>59<br>50 |        | 355<br>71<br>60 | ns       | 2.0<br>4.5<br>6.0 | diff  | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.10; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | $\frac{\text{propagation delay}}{\overline{B}_{n}} \text{ to } C_{n+4}$  |      | 85<br>31<br>25 | 255<br>51<br>43 |                    | 320<br>64<br>54 |        | 385<br>77<br>65 | ns       | 2.0<br>4.5<br>6.0 | diff  | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.10; Table 2 |
| t <sub>PZL</sub> / t <sub>PLZ</sub> | propagation delay $\overline{A}_n$ to A=B                                |      | 80<br>29<br>23 | 245<br>49<br>42 |                    | 305<br>61<br>52 |        | 370<br>74<br>63 | ns       | 2.0<br>4.5<br>6.0 | diff  | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.11; Table 2 |
| t <sub>PZL</sub> / t <sub>PLZ</sub> | propagation delay $\overline{B}_n$ to A=B                                |      | 88<br>32<br>26 | 270<br>54<br>46 |                    | 340<br>68<br>58 |        | 405<br>81<br>69 | ns       | 2.0<br>4.5<br>6.0 | diff  | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.11; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> |                                                                          |      | 83<br>30<br>24 | 255<br>51<br>43 |                    | 320<br>64<br>54 |        | 385<br>77<br>65 | ns       | 2.0<br>4.5<br>6.0 | sum   | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{B}_n$ to $\overline{F}_n$                   |      | 85<br>31<br>25 | 265<br>53<br>45 |                    | 330<br>66<br>56 |        | 400<br>80<br>68 | ns       | 2.0<br>4.5<br>6.0 | sum   | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | $ \overline{\overline{A}}_n \text{ to } \overline{\overline{F}}_n $      |      | 77<br>28<br>22 | 240<br>48<br>41 |                    | 300<br>60<br>51 |        | 360<br>72<br>61 | ns       | 2.0<br>4.5<br>6.0 | diff  | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | $ \overline{B}_n \text{ to } \overline{F}_n $                            |      | 88<br>32<br>26 | 275<br>55<br>47 |                    | 345<br>69<br>59 |        | 415<br>83<br>71 | ns       | 2.0<br>4.5<br>6.0 | diff  | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                                   |      | 19<br>7<br>6   | 75<br>15<br>13  |                    | 95<br>19<br>16  |        | 110<br>22<br>19 | ns       | 2.0<br>4.5<br>6.0 |       | note ;<br>Figs 7 and 11                                                           |

## Note to the AC characteristics

1. For the open drain output (A=B) only  $t_{THL}$  is valid.

## 4-bit arithmetic logic unit

74HC/HCT181

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

Voltages are referenced to GND (ground = 0 V)

|                 |                                   |      |      | Т    | amb (° | C)    |        |             |      | TEST CONDITIONS  |                 |                                     |
|-----------------|-----------------------------------|------|------|------|--------|-------|--------|-------------|------|------------------|-----------------|-------------------------------------|
| SYMBOL          | PARAMETER                         |      |      |      | 74HC   | Γ     |        |             | UNIT |                  | V               | OTHER                               |
|                 | PARAMETER                         | +25  |      |      | −40 t  | o +85 | -40 to | -40 to +125 |      | V <sub>CC</sub>  | V <sub>IL</sub> | OTHER                               |
|                 |                                   | min. | typ. | max. | min.   | max.  | min.   | max.        |      | (-,              |                 |                                     |
| I <sub>OZ</sub> | HIGH level output leakage current |      |      | 0.5  |        | 5.0   |        | 10.0        | μА   | 2.0<br>to<br>6.0 | V <sub>IL</sub> | note 1<br>V <sub>O</sub> = 0 or 6 V |

#### Note to the DC characteristics

1. The maximum operating output voltage  $(V_{O(max)})$  is 6.0 V.

## Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT                               | UNIT LOAD COEFFICIENT |
|-------------------------------------|-----------------------|
| C <sub>n</sub> , M                  | 0.50                  |
| $\overline{A}_n$ , $\overline{B}_n$ | 0.75                  |
| S <sub>n</sub>                      | 1.00                  |

## 4-bit arithmetic logic unit

## 74HC/HCT181

## **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 \ V; \ t_r = t_f = 6 \ ns; \ C_L = 50 \ pF$ 

|                                     |                                                            |      |      |      | T <sub>amb</sub> | (°C)   |       |        |      |                                            | TEST (      | CONDITIONS                                                                       |
|-------------------------------------|------------------------------------------------------------|------|------|------|------------------|--------|-------|--------|------|--------------------------------------------|-------------|----------------------------------------------------------------------------------|
| CVMDOL                              | DADAMETED                                                  |      |      |      | 74H              | СТ     |       |        |      |                                            | MODE        | OTHER                                                                            |
| SYMBOL                              | PARAMETER                                                  |      | +25  |      | -40 t            | to +85 | −40 t | o +125 | UNIT | V <sub>CC</sub><br>(V)                     | MODE        | OTHER                                                                            |
|                                     |                                                            | min. | typ. | max. | min.             | max.   | min.  | max.   |      | (',                                        |             |                                                                                  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $C_n$ to $C_{n+4}$                       |      | 25   | 42   |                  | 53     |       | 63     | ns   | 4.5                                        | sum<br>diff | M = 0 V;<br>Fig.9;<br>Tables 1 and 2                                             |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $C_n$ to $\overline{F}_n$                |      | 28   | 48   |                  | 60     |       | 72     | ns   | 4.5                                        | sum<br>diff | M = 0 V;<br>Fig.9;<br>Tables 1 and 2                                             |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation<br>delay<br>A <sub>n</sub> to G                |      | 31   | 54   |                  | 68     |       | 81     | ns   | 4.5                                        | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation<br>delay<br>$\overline{B}_n$ to $\overline{G}$ |      | 32   | 54   |                  | 68     |       | 81     | ns   | 4.5                                        | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_n$ to $\overline{G}$       |      | 31   | 54   |                  | 68     |       | 81     | ns   | 4.5 diff                                   |             | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{B}_n$ to $\overline{G}$       |      | 31   | 54   |                  | 68     |       | 81     | ns   | 4.5                                        | diff        | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_n$ to $\overline{P}$       |      | 23   | 41   |                  | 51     |       | 62     | ns   | 4.5                                        | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{B}_n$ to $\overline{P}$       |      | 24   | 41   |                  | 51     |       | 62     | ns   | 4.5                                        | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_n$ to $\overline{P}$       |      | 23   | 40   |                  | 50     |       | 60     | ns   | 4.5                                        | diff        | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay B <sub>n</sub> to P                      |      | 23   | 40   |                  | 50     |       | 60     | ns   | 4.5 diff $M = S_0 = S_3 = S_1 = S_2 = 4.5$ |             | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_i$ to $\overline{F}_i$     |      | 33   | 58   |                  | 73     |       | 87     | ns   | 4.5                                        | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation<br>delay<br>B <sub>i</sub> to F <sub>i</sub>   |      | 34   | 58   |                  | 73     |       | 87     | ns   | 4.5                                        | sum         | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1 |

## 4-bit arithmetic logic unit

## 74HC/HCT181

|                                     |                                                              |      |      |      | T <sub>amb</sub> | (°C)   |       |        |      |                                               | TEST ( | CONDITIONS                                                                                                            |
|-------------------------------------|--------------------------------------------------------------|------|------|------|------------------|--------|-------|--------|------|-----------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|
| CVMDOL                              | DADAMETED                                                    |      |      |      | 74H              | СТ     |       |        |      |                                               | MODE   | OTHER                                                                                                                 |
| SYMBOL                              | PARAMETER                                                    |      | +25  |      | -40 t            | to +85 | −40 t | o +125 | UNIT | V <sub>CC</sub>                               | MODE   | OTHER                                                                                                                 |
|                                     |                                                              | min. | typ. | max. | min.             | max.   | min.  | max.   |      | (-,                                           |        |                                                                                                                       |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation<br>delay<br>$\overline{A}_i$ to $\overline{F}_i$ |      | 33   | 57   |                  | 71     |       | 86     | ns   | 4.5                                           | diff   | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2                                      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation<br>delay<br>B <sub>i</sub> to F <sub>i</sub>     |      | 33   | 57   |                  | 71     |       | 86     | ns   | 4.5                                           | diff   | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2                                      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation<br>delay<br>Ā <sub>i</sub> to F <sub>i</sub>     |      | 29   | 54   |                  | 68     |       | 81     | ns   | 4.5                                           | logic  | M = 4.5 V;<br>Fig.8; Table 3                                                                                          |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation<br>delay<br>B <sub>i</sub> to F <sub>i</sub>     |      | 33   | 54   |                  | 68     |       | 81     | ns   | 4.5                                           | logic  | M = 4.5 V;<br>Fig.8; Table 3                                                                                          |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation<br>delay<br>$\overline{A}_n$ to $C_{n+4}$        |      | 30   | 53   |                  | 66     |       | 80     | ns   | $S_0 = S_3 = 4.5 \text{ V}$<br>Fig.8; Table 1 |        | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.8; Table 1                                      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{B}_n$ to $C_{n+4}$              |      | 31   | 53   |                  | 66     |       | 80     | ns   | 4.5                                           | sum    | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.8; Table 1                                      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{A}_n$ to $C_{n+4}$              |      | 30   | 55   |                  | 69     |       | 83     | ns   | 4.5                                           | diff   | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.10; Table 2                                     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay $\overline{B}_n$ to $C_{n+4}$              |      | 34   | 55   |                  | 69     |       | 83     | ns   | 4.5                                           | diff   | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.10; Table 2                                     |
| t <sub>PZL</sub> / t <sub>PLZ</sub> | propagation<br>delay<br>$\overline{A}_n$ to A=B              |      | 34   | 60   |                  | 75     |       | 90     | ns   | 4.5                                           | diff   | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.11; Table 2                                     |
| t <sub>PZL</sub> / t <sub>PLZ</sub> | propagation<br>delay<br>$\overline{B}_n$ to A=B              |      | 35   | 60   |                  | 75     |       | 90     | ns   | 4.5                                           | diff   | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.11; Table 2                                     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay An to Fn                                   |      | 33   | 56   |                  | 70     |       | 84     | ns   | 4.5                                           | sum    | $M = S_1 = S_2 = 0 \text{ V};$<br>$S_0 = S_3 = 4.5 \text{ V};$<br>Fig.7; Table 1                                      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation<br>delay<br>B <sub>n</sub> to F <sub>n</sub>     |      | 33   | 56   |                  | 70     |       | 84     | ns   | 4.5                                           | sum    | $\begin{aligned} M &= S_1 = S_2 = 0 \text{ V}; \\ S_0 &= S_3 = 4.5 \text{ V}; \\ \text{Fig.7; Table 1} \end{aligned}$ |

## 4-bit arithmetic logic unit

## 74HC/HCT181

|                                     |                                                    |      |      |      | T <sub>amb</sub> | (°C) |             |      |      | TEST CONDITIONS |        |                                                                                  |
|-------------------------------------|----------------------------------------------------|------|------|------|------------------|------|-------------|------|------|-----------------|--------|----------------------------------------------------------------------------------|
| SYMBOL                              | PARAMETER                                          |      |      |      | 74H              | СТ   |             |      | UNIT |                 | MODE   | OTHER                                                                            |
| STIVIBUL                            | PARAMETER                                          |      | +25  |      | -40 to +85       |      | -40 to +125 |      | UNII | V <sub>CC</sub> | INIODE | OTHER                                                                            |
|                                     |                                                    | min. | typ. | max. | min.             | max. | min.        | max. |      | (-,             |        |                                                                                  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay An to Fn                         |      | 32   | 56   |                  | 70   |             | 84   | ns   | 4.5             | diff   | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay A <sub>n</sub> to F <sub>n</sub> |      | 33   | 56   |                  | 70   |             | 84   | ns   | 4.5             | diff   | $M = S_0 = S_3 = 0 \text{ V};$<br>$S_1 = S_2 = 4.5 \text{ V};$<br>Fig.8; Table 2 |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                             |      | 7    | 15   |                  | 19   |             | 22   | ns   | 4.5             |        | Figs 7 and 11;<br>note 1                                                         |

## Note to the AC characteristics

1. For the open drain output (A=B) only  $t_{\text{THL}}$  is valid.

## 4-bit arithmetic logic unit

## 74HC/HCT181

#### **AC WAVEFORMS**



Fig.7 Propagation delays for carry input to carry output, carry input to function outputs, operands to carry generate operands, propagation outputs and output transition lines.



Fig.8 Propagation delays for operands to carry generate, propagate outputs and function outputs.



Fig.9 Propagation delays for operands to carry output and function outputs.



Fig.10 Propagation delays for operands to carry output.



Fig.11 Waveforms showing the input (A<sub>i</sub>, B<sub>j</sub>) to output (A=B) propagation delays and output transition time of the open drain output (A=B).

#### Note to AC waveforms

(1) HC:  $V_M = 50\%$ ;  $V_I = GND$  to  $V_{CC}$ . HCT:  $V_M = 1.3$  V;  $V_I = GND$  to 3 V.

#### **APPLICATION INFORMATION**



A and B inputs and F outputs of "181" are not shown

Fig.12 Application example showing 16-bit ALU ripple-carry configuration.

## 4-bit arithmetic logic unit

## 74HC/HCT181

## **PACKAGE OUTLINES**

DIP24: plastic dual in-line package; 24 leads (300 mil)

SOT222-1





## DIMENSIONS (millimetre dimensions are derived from the original inch dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | e <sub>1</sub> | L              | ME           | Мн             | w    | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|----------------|--------------|----------------|------|--------------------------|
| mm     | 4.70      | 0.38                   | 3.94                   | 1.63<br>1.14   | 0.56<br>0.43   | 0.36<br>0.25   | 31.9<br>31.5     | 6.73<br>6.48     | 2.54  | 7.62           | 3.51<br>3.05   | 8.13<br>7.62 | 10.03<br>7.62  | 0.25 | 2.05                     |
| inches | 0.185     | 0.015                  | 0.155                  | 0.064<br>0.045 | 0.022<br>0.017 | 0.014<br>0.010 | 1.256<br>1.240   | 0.265<br>0.255   | 0.100 | 0.300          | 0.138<br>0.120 | 0.32<br>0.30 | 0.395<br>0.300 | 0.01 | 0.081                    |

#### Note

1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

| OUTLINE  |     | REFER    | ENCES | EUROPEAN   | ISSUE DATE |
|----------|-----|----------|-------|------------|------------|
| VERSION  | IEC | JEDEC    | EIAJ  | PROJECTION | ISSUE DATE |
| SOT222-1 |     | MS-001AF |       |            | 95-03-11   |

## 4-bit arithmetic logic unit

## 74HC/HCT181

## DIP24: plastic dual in-line package; 24 leads (600 mil)

SOT101-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME             | M <sub>H</sub> | w    | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|----------------|------|--------------------------|
| mm     | 5.1       | 0.51                   | 4.0                    | 1.7<br>1.3     | 0.53<br>0.38   | 0.32<br>0.23   | 32.0<br>31.4     | 14.1<br>13.7     | 2.54 | 15.24          | 3.9<br>3.4   | 15.80<br>15.24 | 17.15<br>15.90 | 0.25 | 2.2                      |
| inches | 0.20      | 0.020                  | 0.16                   | 0.066<br>0.051 | 0.021<br>0.015 | 0.013<br>0.009 | 1.26<br>1.24     | 0.56<br>0.54     | 0.10 | 0.60           | 0.15<br>0.13 | 0.62<br>0.60   | 0.68<br>0.63   | 0.01 | 0.087                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFER    | ENCES | EUROPEAN   | ISSUE DATE                      |
|----------|--------|----------|-------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ  | PROJECTION | ISSUE DATE                      |
| SOT101-1 | 051G02 | MO-015AD |       |            | <del>92-11-17</del><br>95-01-23 |

## 4-bit arithmetic logic unit

## 74HC/HCT181

## SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



#### **DIMENSIONS** (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp             | ပ              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | Ø          | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25           | 0.49<br>0.36   | 0.32<br>0.23   | 15.6<br>15.2     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0 | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01           | 0.019<br>0.014 | 0.013<br>0.009 | 0.61<br>0.60     | 0.30<br>0.29     | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | REFER    | RENCES | EUROPEAN   | ISSUE DATE                      |
|----------|--------|----------|--------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE                      |
| SOT137-1 | 075E05 | MS-013AD |        |            | <del>95-01-24</del><br>97-05-22 |

## 4-bit arithmetic logic unit

## 74HC/HCT181

#### **SOLDERING**

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (order code 9398 652 90011).

#### DIP

#### SOLDERING BY DIPPING OR BY WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg\ max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### REPAIRING SOLDERED JOINTS

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

#### SO

#### **REFLOW SOLDERING**

Reflow soldering techniques are suitable for all SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45  $^{\circ}$ C.

#### WAVE SOLDERING

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### REPAIRING SOLDERED JOINTS

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

## 4-bit arithmetic logic unit

74HC/HCT181

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |
|                           |                                                                                       |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.