# Computer Organization Project

Part I: Assembler



INDRAPRASTHA INSTITUTE of INFORMATION TECHNOLOGY **DELHI** 



### Assembler Task



```
addi a0,zero,-5
addi a1,zero,3
sltiu t0,a0,-1
sltiu t1,a1,2
sll t2,a0,a1
sub a0,a0,a1
slt t3,zero,a0
beq zero,zero,0
```

< Input Assembly code file



#### Assembler

**RV32I Format** 



Output Binary Code File

## Instruction Types





## Instruction Encoding



### **R-Type Instruction**

| [31:25] | [24:20] | [19:15] | [14:12] | [11:7]           | [6:0]   | Instruction |
|---------|---------|---------|---------|------------------|---------|-------------|
| funct7  | rs2     | rs1     | funct3  | $^{\mathrm{rd}}$ | opcode  |             |
| 0000000 | rs2     | rs1     | 000     | rd               | 0110011 | add         |

#### 8.2 Assembly Instruction encoding examples

1. R-type instruction encoding.

 $\{Instruction\_code\} \{ \begin{tabular}{l} Space \end{tabular} \{Destination\_Register(ABI)\} \{ \begin{tabular}{l} Source\_Register1(ABI) \end{tabular} \} \{ Source\_Register2(ABI) \end{tabular} \} \{ Source\_Registe$ 

| [31:25] | [24:20] | [19:15] | [14:12] | [11:7] | [6:0]   | Instruction |
|---------|---------|---------|---------|--------|---------|-------------|
| funct7  | s3      | s2      | add     | s1     | opcode  | add         |
| 0000000 | 10011   | 10010   | 000     | 01001  | 0110011 |             |

## Label in Instruction



| Address | Instruction         |                    |  |
|---------|---------------------|--------------------|--|
| 0x00    | start: add ra,sp,gp | add ra,sp,gp       |  |
| 0x04    | jalr t0,t1,4        | jalr t0,t1,4       |  |
| 0x08    | beq ra,sp,start     | beq ra,sp,-8       |  |
| 0x0C    | beq zero,zero,0     | beq<br>zero,zero,0 |  |
|         |                     |                    |  |

#### Note on "label":

- 1. start is initialized with Instruction Address =0x00
- 2. start is decoded as start current PC. And, keep in decimal format.
  - a. decode result = 0x00 0x08
- 3. If label is negative convert into 2's complement format.

## Assembler Evaluation





Pink arrow indicate where you should put assembler and simulator

### Assembler Evaluation



Note: Refer to readme file in the project description.

## Assignment Complete Overview





#### PC x0 x1 x2 ...

#### **Data Memory**

0x00010000:0

0x00010004:0

. . .

slt t1,zero,t0
srl s4,s2,s1

beq zero, zero, 0

0x00010078:0

0x0001007C:0

**Depiction Purpose (Decimal)** 

....x31

## Simulator Output Rectification



PC x0 x1 x2 ... x31

400380000005000000000000000000000000

binary(4) binary(0) binary(0) binary(380) .....binary(0)



#### **Data Memory**

0x00010000:binary(0)

. . .

0x0001007C:**binary**(0)

**Note:** The starting memory address is the specified data memory address.



. . .

## Simulator Output Rectification





PC x0 x1 x2 ... .....x31

Output format to be stored in the chosen file after execution of every instruction. If you have not implemented the  $\frac{\text{yellow}}{\text{colored registers store}}$  store the value "0" at their place.  $\text{Program\_Counter}_{\text{space}}$  at  $\text{Space}_{\text{space}}$  store  $\text{Space}_{\text{space}}$  s

Note: Negative numbers are stored in 2's complement form.

## Simulator Task



### Input Machine code file



### Simulator

**RV32I Format** 



## Output Simulation Trace File

## Simulator Task Guidelines



- After every instruction execution (including HALT);
   store each register's value (including PC).
- Negative values are stored in 32-bit 2's complement form.
- The address of data memory are stored in hex format and the data in binary format.
- Exit the Simulator after execution of first HALT instruction.
- Unitil explicitly specified. Assume all registers (including PC) are initialized with decimal zero.
- The starting and ending memory address are the specified data memory addresses.
- The instruction trace will be at the top and the memory trace will be at the bottom.

## Simulator Evaluation



Note: Refer to readme file in the project description.

## Where to Raise query





#### **Project TA**

Naorem Akshaykumar

**Keshav Goel** 

Ajinkya Ghawale

Priyanshu Kumar Rai

**Vishal Kumar** 

Sameena Khan

**Anushree Vardish** 

Manshaa Kapoor

**Ekansh** 





## **Thanks**