# HO CHI MINH CITY UNIVERSITY OF TECHNOLOGY – VNU HCMC OFFICE FOR INTERNATIONAL STUDY PROGRAM FACULTY OF ELECTRICAL AND ELECTRONIC ENGINEERING

\*



# DIGITAL SYSTEMS (LAB) EXPERIMENTAL REPORT (Lab 4)

Lecturer : Mr. Nguyễn Tuấn Hùng

Subject : Digital Systems

 ${\rm Class} \qquad : TT06$ 

Name : Lương Triển Thắng

Student ID : 2051194

# Contents

e.

| IV | Lab                   | orat                                                 | ory 4:                                                              |    |  |  |  |  |  |  |  |  |  |  |
|----|-----------------------|------------------------------------------------------|---------------------------------------------------------------------|----|--|--|--|--|--|--|--|--|--|--|
|    | Finite State Machines |                                                      |                                                                     |    |  |  |  |  |  |  |  |  |  |  |
|    | 1.                    | Kno                                                  | ow how to implement a FSM circuit and download the cicuit into the  |    |  |  |  |  |  |  |  |  |  |  |
|    |                       | FP                                                   | FPGA chip                                                           |    |  |  |  |  |  |  |  |  |  |  |
|    |                       | a.                                                   | Code                                                                | 2  |  |  |  |  |  |  |  |  |  |  |
|    |                       | b.                                                   | Waveform                                                            | 4  |  |  |  |  |  |  |  |  |  |  |
|    |                       | c.                                                   | Result of RTL viewer                                                | 4  |  |  |  |  |  |  |  |  |  |  |
|    | 2.                    | Kno                                                  | ow how to implement a FSM circuit using VHDL behavioral expressions |    |  |  |  |  |  |  |  |  |  |  |
|    |                       | and                                                  | download the cicuit into the FPGA chip                              | 6  |  |  |  |  |  |  |  |  |  |  |
|    |                       | a.                                                   | Code                                                                | 6  |  |  |  |  |  |  |  |  |  |  |
|    |                       | b.                                                   | Waveform                                                            | 7  |  |  |  |  |  |  |  |  |  |  |
|    |                       | c.                                                   | Result of RTL viewer                                                | 8  |  |  |  |  |  |  |  |  |  |  |
|    |                       | d.                                                   | State machine diagram and encoding types                            | 8  |  |  |  |  |  |  |  |  |  |  |
|    | 3.                    | Kno                                                  | Know how to implement sequence detector using shift registers 9     |    |  |  |  |  |  |  |  |  |  |  |
|    |                       | a.                                                   | Code                                                                | 9  |  |  |  |  |  |  |  |  |  |  |
|    |                       | b.                                                   | Waveform                                                            | 10 |  |  |  |  |  |  |  |  |  |  |
|    |                       | c.                                                   | Result of RTL viewer                                                | 11 |  |  |  |  |  |  |  |  |  |  |
|    | 4.                    | Know how to implement a digital circuit using an FSM |                                                                     |    |  |  |  |  |  |  |  |  |  |  |
|    |                       | a.                                                   | FSM diagram                                                         | 12 |  |  |  |  |  |  |  |  |  |  |
|    |                       | b.                                                   | Code                                                                | 12 |  |  |  |  |  |  |  |  |  |  |
|    |                       | с.                                                   | Waveform                                                            | 15 |  |  |  |  |  |  |  |  |  |  |
|    |                       | d.                                                   | Result of RTL viewer                                                | 15 |  |  |  |  |  |  |  |  |  |  |

15

# IV Laboratory 4

#### Finite State Machines

- 1. Know how to implement a FSM circuit and download the cicuit into the FPGA chip
  - a. Code

DFFn.vhd

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY DFFn IS
        PORT (
                Din, DClk, Dprs, Dclr, Den : IN STD_LOGIC;
                DQ : OUT STD_LOGIC);
END DFFn;
ARCHITECTURE Behavior OF DFFn IS
BEGIN
        PROCESS (Dprs, Dclr, DClk)
                IF Dclr = '1' AND Dprs = '0' THEN
                        DQ <= '0';
                ELSIF Dclr = '0' AND Dprs = '1' THEN
                        DQ <= '1';
                ELSE
                        IF rising_edge(DClk) AND Den = '1' THEN
                                DQ <= Din;
                        END IF;
                END IF;
        END PROCESS;
END Behavior;
NineDFF.vhd
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.numeric_std.ALL;
ENTITY NineDFF IS
        PORT (
                NClk, Nen : IN STD LOGIC;
                ND, Nprs, Nclr : IN STD_LOGIC_VECTOR(8 DOWNTO 0);
                NQ : OUT STD_LOGIC_VECTOR(8 DOWNTO 0)
        );
END NineDFF;
ARCHITECTURE arch OF NineDFF IS
        COMPONENT DFFn IS
                PORT (
                        Din, DClk, Dprs, Dclr, Den : IN STD_LOGIC;
                        DQ : OUT STD_LOGIC);
        END COMPONENT;
BEGIN
        gen : FOR i IN 8 DOWNTO 0 GENERATE
                DFFs : DFFn PORT MAP(
                        Din => ND(i), DClk => NClk, Dprs => Nprs(i),
                        Dclr => Nclr(i), Den => Nen, DQ => NQ(i));
```

```
END GENERATE;
END ARCHITECTURE:
Exc1.vhd
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.numeric_std.ALL;
ENTITY Exc1 IS
         PORT (
                  clk, w, rstN : IN STD_LOGIC;
                  LED : OUT STD_LOGIC_VECTOR(8 DOWNTO 0);
                  z : OUT STD LOGIC
         );
END Exc1:
ARCHITECTURE arch OF Exc1 IS
         SIGNAL D, Q, prsV, clrV : STD_LOGIC_VECTOR(8 DOWNTO 0);
         SIGNAL rst : STD_LOGIC;
         COMPONENT NineDFF IS
                  PORT (
                           NClk, Nen : IN STD_LOGIC;
                           ND, Nprs, Nclr : IN STD_LOGIC_VECTOR(8 DOWNTO 0);
                           NQ : OUT STD_LOGIC_VECTOR(8 DOWNTO 0)
                  );
         END COMPONENT;
BEGIN
         rst <= NOT(rstN);</pre>
         D(8) \le W AND (Q(7) OR Q(8));
         D(7) \leftarrow Q(6) \text{ AND } w;
         D(6) \leftarrow Q(5) AND w;
         D(5) \leftarrow W AND NOT(Q(5) OR Q(6) OR Q(7) OR Q(8));
         D(4) \leftarrow NOT(w) AND (Q(3) OR Q(4));
         D(3) \leftarrow Q(2) \text{ AND NOT(w)};
         D(2) \leftarrow Q(1) \text{ AND NOT(w)};
         D(1) \leftarrow NOT(Q(1) OR Q(2) OR Q(3) OR Q(4) OR w);
         D(0) <= '0';
         z \ll Q(4) OR Q(8);
         -- FOR MODIFIED ONE-HOT
                    D(8) \iff w \ AND \ (Q(7) \ OR \ Q(8));
                    D(7) \iff Q(6) \ AND \ w;
                    D(6) \iff Q(5) \text{ AND } w;
                   D(5) \iff w \ AND \ (NOT(Q(5) \ OR \ Q(6) \ OR \ Q(7) \ OR \ Q(8)));
                   D(4) \leftarrow NOT(w) \ AND \ (Q(3) \ OR \ Q(4));
                   D(3) \leftarrow Q(2) AND NOT(w);
                    D(2) \iff Q(1) AND NOT(w);
                    D(1) \leftarrow NOT(Q(1) OR Q(2) OR Q(3) OR Q(4) OR w);
                   D(0) <= '1';
                    z \ll Q(4) OR Q(8);
         LED <= Q;
         prsV <= "000000001" WHEN rst = '1' ELSE "000000000";</pre>
         clrV <= "111111110" WHEN rst = '1' ELSE "000000000";</pre>
         -- FOR MODIFIED ONE-HOT
                  prsV <= "000000000" WHEN rst = '1' ELSE "000000000";
                    clrV <= "111111111" WHEN rst = '1' ELSE "000000000";
         NDFF : NineDFF PORT MAP(
```

#### b. Waveform

#### One-hot



## Modified one-hot



## c. Result of RTL viewer





Top level (using one-hot encoding)



Top level (using modified one-hot encoding)

2. Know how to implement a FSM circuit using VHDL behavioral expressions and download the cicuit into the FPGA chip

#### a. Code

```
Exc2.vhd
```

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY Exc2 IS PORT (
        w, clk, rst : IN STD_LOGIC;
        x : OUT STD_LOGIC
);
END Exc2;
ARCHITECTURE Behavior OF Exc2 IS
        TYPE State_type IS (A, B, C, D, E, F, G, H, I);
        ATTRIBUTE syn_encoding : STRING;
        ATTRIBUTE syn_encoding OF State_type : TYPE IS "0000 0001 0010 0011 0100 0101 0110 0111 1000";
        SIGNAL y_Q, Y_D : State_type;
BEGIN
        PROCESS (w, y_D)
        BEGIN
                CASE y_D IS
                        WHEN A =>
                                IF (w = '0') THEN
                                        y_Q <= B;
                                ELSE
                                        y_Q <= F;
                                END IF;
                        WHEN B =>
                                IF (w = 'O') THEN
                                        y_Q <= C;
                                        y_Q \ll F;
                                END IF;
                        WHEN C =>
                                IF (w = 'O') THEN
                                        y_Q <= D;
                                ELSE
                                        y_Q <= F;
                                END IF;
                        WHEN D =>
                                IF (w = '0') THEN
                                        y_Q <= E;
                                 ELSE
                                        y_Q <= F;
                                END IF;
                        WHEN E =>
                                IF (w = 'O') THEN
                                        y_Q <= E;
                                ELSE
                                         y_Q \ll F;
                                END IF;
                        WHEN F =>
```

```
IF (w = '1') THEN
                                          y_Q \ll G;
                                  ELSE
                                          y_Q \ll B;
                                  END IF;
                         WHEN G =>
                                  IF (w = '1') THEN
                                          y_Q <= H;
                                  ELSE
                                          y_Q \ll B;
                                  END IF;
                         WHEN H =>
                                  IF (w = '1') THEN
                                          y_Q <= I;
                                  ELSE
                                          y_Q <= B;
                                  END IF;
                         WHEN I =>
                                  IF (w = '1') THEN
                                          y_Q \ll I;
                                  ELSE
                                          y_Q \ll B;
                                  END IF;
                 END CASE;
        END PROCESS;
        x \leftarrow 1' WHEN y_D = E OR y_D = I ELSE '0';
        PROCESS (clk, rst)
        BEGIN
                 IF rst = '1' THEN
                         Y_D \ll A;
                 ELSE
                         IF rising_edge(clk) THEN
                                y_D <= y_Q;
                         END IF;
                 END IF;
        END PROCESS;
END Behavior;
```

## b. Waveform



# c. Result of RTL viewer



Top level

# d. State machine diagram and encoding types



State machine diagram



Encoding types

## 3. Know how to implement sequence detector using shift registers

In this exercise, using two shift registers is a waste, so I will use only one shift register and connect it with some logic gates, that is enough.

#### a. Code

```
DFFn.vhd
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY DFFn IS
```

```
PORT (
                Din, DClk, DprsN, DclrN, Den : IN STD_LOGIC; -- clr and prs are active low.
                DQ : OUT STD_LOGIC);
END DFFn;
ARCHITECTURE Behavior OF DFFn IS
BEGIN
        PROCESS (DprsN, DclrN, DClk)
        BEGIN
                IF DclrN = 'O' AND DprsN = '1' THEN
                        DQ <= '0';
                ELSIF DclrN = '1' AND DprsN = '0' THEN
                        DQ <= '1';
                ELSE
                         IF rising_edge(DClk) AND Den = '1' THEN
                                 DQ <= Din;
                         END IF;
                END IF;
        END PROCESS;
END Behavior;
FourBitShiftReg.vhd
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.numeric_std.ALL;
ENTITY FourBitShiftReg IS
        PORT (
                 SRegclk, SReginp, SRegrstN : IN STD_LOGIC;
                 SRegL : OUT STD_LOGIC_VECTOR(0 TO 3)
        );
END FourBitShiftReg;
ARCHITECTURE arch OF FourBitShiftReg IS
        SIGNAL q : STD_LOGIC_VECTOR(0 TO 3) := "XXXX";
        COMPONENT DFFn IS
                PORT (
                         Din, DClk, DprsN, DclrN, Den : IN STD_LOGIC;
                         DQ : OUT STD_LOGIC);
        END COMPONENT;
BEGIN
        DFFO : DFFn PORT MAP(
                Din => SReginp, DClk => SRegclk, DprsN => '1',
                DclrN => SRegrstN, Den => '1', DQ => q(0));
        gen : FOR i IN 1 TO 3 GENERATE
                DFFs : DFFn PORT MAP(
                         Din \Rightarrow q(i - 1), DClk \Rightarrow SRegclk, DprsN \Rightarrow '1',
                         DclrN => SRegrstN, Den => '1', DQ => q(i));
        END GENERATE;
```

```
END ARCHITECTURE:
Exc2.vhd
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.numeric_std.ALL;
ENTITY Exc3 IS
        PORT (
                 inp, clk, rstN : IN STD_LOGIC;
                z : OUT STD_LOGIC
        );
END Exc3;
ARCHITECTURE arch OF Exc3 IS
        SIGNAL L : STD_LOGIC_VECTOR(0 TO 3);
        SIGNAL waitFourClocks : UNSIGNED(2 DOWNTO 0) := "100";
        SIGNAL en : STD_LOGIC;
        COMPONENT FourBitShiftReg IS
                PORT (
                         SRegclk, SReginp, SRegrstN : IN STD_LOGIC;
                         SRegL : OUT STD_LOGIC_VECTOR(0 TO 3)
                );
        END COMPONENT;
BEGIN
        PROCESS (clk)
        BEGIN
                 IF rstN = 'O' THEN
                         waitFourClocks <= "100";</pre>
                ELSIF rising_edge(clk) AND waitFourClocks /= 0 THEN
                         waitFourClocks <= waitFourClocks - 1;</pre>
                END IF;
        END PROCESS;
        en <= '1' WHEN waitFourClocks = 0 ELSE '0';</pre>
        SR1 : FourBitShiftReg PORT MAP(SRegclk => clk, SReginp => inp, SRegrstN => rstN, SRegL => L);
        z \le '1' WHEN (L1 = "1111" OR L1 = "0000") AND en = '1' ELSE '0';
END ARCHITECTURE;
```

#### b. Waveform

SRegL <= q;</pre>



# c. Result of RTL viewer





Top level

## 4. Know how to implement a digital circuit using an FSM

As I stated in PreLab 4, in this exercise, instead of using two LEDR and LEDG, I modified the circuit, so when there is a dot, LED will on for 0.25 second; when there is a dash, LED will on for 1 second.

#### a. FSM diagram



#### b. Code

#### Exc4.vhd

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.numeric_std.ALL;
ENTITY Exc4 IS
  PORT (
    letter : IN STD_LOGIC_VECTOR(2 DOWNTO 0);
    LED : OUT STD_LOGIC;
    clk, btnN, rstN : IN STD_LOGIC
  );
END Exc4;
ARCHITECTURE arch OF Exc4 IS
  SIGNAL morseCode : STD_LOGIC_VECTOR(3 DOWNTO 0);
  SIGNAL morseLength : STD_LOGIC_VECTOR(2 DOWNTO 0);
  SIGNAL bitIn, btn, rst : STD_LOGIC := '0';
  SIGNAL ticks, ticksToWait: INTEGER RANGE 0 TO 200 := 0; -- Change 200 to 50000000 if running on DE10.
  TYPE State_type IS (idle, store, shift, setWaitInterval, waitT, waitLEDOff, checkSize);
  SIGNAL state : State_type := idle;
  COMPONENT DFFn IS
    PORT (
      Din, DClk, Den : IN STD_LOGIC;
      DQ : OUT STD_LOGIC);
  END COMPONENT;
BEGIN
  btn <= NOT(btnN);</pre>
  rst <= NOT(rstN);</pre>
  PROCESS (clk, rst) IS
  BEGIN
```

```
IF rst = '1' THEN
  state <= idle;</pre>
ELSE
  IF rising_edge(clk) THEN
    CASE state IS
      WHEN idle =>
         LED <= '0';
         IF btn = '1' THEN
           state <= store;</pre>
           state <= idle;</pre>
         END IF;
      WHEN store =>
         CASE letter IS
           WHEN "000" =>
             morseCode <= "0010";</pre>
             morseLength <= "010";</pre>
           WHEN "001" =>
             morseCode <= "0001";</pre>
             morseLength <= "100";</pre>
           WHEN "010" =>
             morseCode <= "0101";</pre>
             morseLength <= "100";</pre>
           WHEN "011" =>
             morseCode <= "0001";</pre>
             morseLength <= "011";</pre>
           WHEN "100" =>
             morseCode <= "0000";</pre>
             morseLength <= "001";</pre>
           WHEN "101" =>
             morseCode <= "0100";</pre>
             morseLength <= "100";</pre>
           WHEN "110" =>
             morseCode <= "0011";</pre>
             morseLength <= "011";</pre>
           WHEN "111" =>
             morseCode <= "0000";</pre>
             morseLength <= "100";</pre>
           WHEN OTHERS =>
             morseCode <= "0000";</pre>
             morseLength <= "000";</pre>
         END CASE;
         state <= shift;</pre>
       WHEN shift =>
         bitIn <= morseCode(0);</pre>
         morseCode <= '0' & morseCode(3 DOWNTO 1); -- Shift;</pre>
         morseLength <= STD_LOGIC_VECTOR(UNSIGNED(morseLength) - 1);</pre>
         state <= setWaitInterval;</pre>
      WHEN setWaitInterval =>
         -- clk at 200Hz
         -- ticksToWait = oldFreq / newFreq
         -- dot = 4Hz (0.25s), dash = 1Hz (1s)
         IF (bitIn = '0') THEN
           ticksToWait <= 50; -- On DE10: 50MHz / 4Hz = 12500000
           ticksToWait <= 200; -- On DE10: 50MHz / 1Hz = 500000000
         END IF;
         ticks <= 0; -- Reset ticks
         LED <= '1'; -- LED on
```

```
state <= waitT;</pre>
          WHEN waitT =>
             IF ticks = ticksToWait - 1 THEN
              LED <= '0'; -- LED off
               ticks <= 0; -- Reset ticks
               state <= waitLEDOff;</pre>
               ticksToWait <= 100;</pre>
             ELSE
               ticks <= ticks + 1;</pre>
               state <= waitT;</pre>
             END IF;
          WHEN waitLEDOff =>
            IF ticks = ticksToWait - 1 THEN
               state <= checkSize;</pre>
               ticks <= 0; -- Reset ticks
            ELSE
              ticks <= ticks + 1;</pre>
              state <= waitLEDOff;</pre>
            END IF;
          WHEN checkSize =>
            IF morseLength = "000" THEN
               state <= idle;</pre>
            ELSE
               state <= shift;</pre>
            END IF;
        END CASE;
      END IF;
    END IF;
  END PROCESS;
END ARCHITECTURE;
Exc4_tb.vhd
LIBRARY ieee;
USE ieee.std logic 1164.ALL;
USE ieee.numeric_std.ALL;
ENTITY Exc4_tb IS
END ENTITY;
ARCHITECTURE sim OF Exc4_tb IS
        -- We're slowing down the clock to speed up simulation time
        CONSTANT ClockFrequencyHz : INTEGER := 200; -- 200 Hz
        CONSTANT ClockPeriod : TIME := 1000 ms / ClockFrequencyHz;
        SIGNAL letter : STD_LOGIC_VECTOR(2 DOWNTO 0) := "000";
        SIGNAL LED : STD_LOGIC;
        SIGNAL clk : STD_LOGIC := '1';
        SIGNAL btnN : STD_LOGIC := '0';
        SIGNAL rstN : STD_LOGIC := '1';
BEGIN
        -- The Device Under Test (DUT)
        morse : ENTITY work.Exc4(arch)
                 PORT MAP(
                         letter => letter,
                         LED => LED,
                         clk => clk,
                         btnN => btnN,
                         rstN => rstN
                 );
```

```
-- Process for generating the clock

Clk <= NOT Clk AFTER ClockPeriod / 2;

PROCESS IS

BEGIN

WAIT UNTIL rising_edge(clk);

btnN <= '0';

WAIT UNTIL rising_edge(clk);

btnN <= '1';

WAIT FOR 5000 ms;

letter <= STD_LOGIC_VECTOR(UNSIGNED(letter) + 1);

END PROCESS;

END ARCHITECTURE;
```

## c. Waveform

| <u> </u>  | Msgs  |           |         |  |   |       |  |      |        |  |      |   |      |        |   |      |  |      |  |    |
|-----------|-------|-----------|---------|--|---|-------|--|------|--------|--|------|---|------|--------|---|------|--|------|--|----|
| → letter  | 000   | 000       | (001    |  |   | 010   |  | (011 |        |  | (100 |   | (101 |        |   | (110 |  | (111 |  |    |
| ◆ LED     | 0     |           |         |  | л |       |  |      |        |  | л    |   |      |        | л |      |  |      |  |    |
| ♦ clk     | 0     |           |         |  |   |       |  |      |        |  |      | _ |      |        |   |      |  |      |  |    |
| ♦ btnN    | 1     |           |         |  |   |       |  |      |        |  |      |   |      |        |   |      |  |      |  |    |
| → rstN    | 1     |           |         |  |   |       |  |      |        |  |      |   |      |        |   |      |  |      |  |    |
|           | A     |           | <br>111 |  |   | 1.1.1 |  |      |        |  |      |   |      |        |   |      |  |      |  |    |
| △ 👨 € Now | 0 sec | 30000 sec | 10 sec  |  |   |       |  |      | 20 sec |  |      |   |      | 30 sec |   |      |  |      |  | 40 |

# d. Result of RTL viewer



Top level (zoom in for better viewing)

# e. State machine diagram

