

Schematic Summary: DigBB

This schematic is another high-level schematic which separates the MCU and the FPGA. The FPGA performs all of the real-time digital baseband operations of the RFIDr reader, while the MCU performs less time-critical, but more behaviorally complex operations.







Schematic Summary: PA BIAS Control

In this schematic, bias voltages for the PA are generated via resistor strings and unity—gain biased opamps. It was intended in the future that the PA bias be made adjustable on—the—fly, but this was a way it could be made easily adjustable by changing a resistor divider. The resistive dividers could use capacitive decouping to ground at the output voltage node, but tests have shown this makes no difference to reader performance.



Author: E. Keehr
This source provided WITHOUT ANY EXPRESS OR IMPLIED WARRANTY.
Licensed under CERN-OHL-P v2 or later.
Copyright 2021 Superlative Semiconductor LLC.
Superlative Semiconductor LLC
Sheet: /RFIDr\_Open\_DigBB/RFIDr\_Open\_MCU/RFIDr\_Open\_PA\_BIAS\_CTRL/
File: RFIDr\_Open\_PA\_BIAS\_CTRL.

Title: RFIDr\_Open\_PA\_BIAS\_CTRL
Size: A Date: 2020-05-21 Rev: A
KiCad E.D.A. kicad (5.1.5)-3 Id: 5/17





Schematic Summary: JTAG MUX This pair of dual solid-state switches permits programming of the FPGA either through an onboard header, or over-the-air through the MCU. So far, over-the-air FPGA reprogramming has not been implemented or tested. NLAS5223B NLAS5223B U8 RFIDr\_Open:WQFN-10 U9 RFIDr\_Open:WQFN-10 N02 C0M2 IN2 7\_JTAG\_TDI\_JTAG\_TDI 7 JTAG\_TCK\_JTAG\_TCK FPGA\_TDO\_MCU CFPGA\_TDO\_MCU VDD O NC2 NC2 FPGA\_TMS\_MCUDFPGA\_TMS\_MCU GND GND COM1 IN1 NC1 GND GND Dual Solid-State Dual Solid-State SPDT Switches SPDT Switches Author: E. Keehr This source provided WITHOUT ANY EXPRESS OR IMPLIED WARRANTY. Licensed under CERN-OHL-P v2 or later. Copyright 2021 Superlative Semiconductor LLC. Superlative Semiconductor LLC Sheet: /RFIDr\_Open\_DigBB/RFIDr\_Open\_FPGA/RFIDr\_Open\_JTAG\_MUX/ File: RFIDr\_Open\_JTAG\_MUX.sch Title: RFIDr\_Open\_JTAG\_MUX Size: A Date: 2019-12-04 Rev: A KiCad E.D.A. kicad (5.1.5)-3 ld: 8/17

POWER TREE: [USB\_VBUS (5V)] ->1019mA -> [VCC (4.4V)] ----> 850mA -> [VPP (Switched 4.4V)] -> 850mA -> [RF Power Amplifier] -> 10mA -> [2 LEDs] -> about OmA -> [+2V5] -> about OmA -> [+5V] -> [Level shifters for antenna diversity switch control (MCU Schematic)] -> about 0mA -> [+1V2] -> Not used here, used for other 10M02 FPGA package variants. -> 159.3mA -> [VDD (3.0V) - Digital Supply] ----> 32.5mA ->[FPGA] Schematic Summary: PMU (Power Management Unit) -> 18mA -> [3 LEDs] This schematic is the top level of the power management -> 5mA -> [MCU Digital] on the RFIDr reader. -> 16mA -> [VSS (3.0V)] -> 16mA -> [MCU BTLE Radio PA] Subunits include: -USB Micro-B Charging port (this schematic) --> 87.8mA -> [VAA (3.0V)] ----> 85mA -> [SX1257 SDR ASIC Max Power] -Li-lon battery and thermcouple access (this schematic) --> 2.2mA -> [XTAL OSC] -PMU CORE (BQ24073 charging chip and associated passives) -LDOS/QPUMP (LDOs and Charge Pump for derived supply voltages) -> 0.6mA -> [DTC-Based TMN] Implementation Note: The BQ24073 power management chip Layout Note: USB\_VBUS, USB\_VBUS\_PRE, VCC, and VBAT lines should all be sized to carry about 1.5A of current. can accept 4.35V to 6.6V on VBUS. Typical VBUS value is 5V. The BQ24073 power management chip limits input current to about 1.36A. U1 FB2 Sheet: RFIDr\_Open\_PMU\_CORE Sheet: RFIDr\_Open\_LDOS\_QPUMP USB\_VBUS\_PRE USB\_VBUS  $\sim$ VBUS >VBUS OUT SIN 2 USB\_DM DM FFRRITE -DCHGB 3 USB\_DP DΡ PGOODBD PGOODB 4 ID 102 103 EN\_VDD\_1P2D DEN\_VDD\_1P2 ID GND PUSB2X4Y REIDr Opensi 0805 GND RFIDr\_Open:USB\_Micro-B-Round-Pegs >THERMOCOUPLE USB ESD Diodes USB\_Micro\_B USB MICRO B File: RFIDr\_Open\_PMU\_CORE.sch Connector File: RFIDr\_Open\_LDOS\_QPUMP.sch Design Note: VCC is 4.4V when a valid power supply is attached on the USB port. ♦VBAT Otherwise, VCC is attached to any battery connected to the JST connector. NEG GŇD GND C43 Thermocouple GND Capacitors\_SMD:C\_0805 U12 Lead Solder Points Design Note: Include ferrites around USB power input to limit noise coming from a computer-derived power supply. Battery JST Connector М2 NEG JST-SH:JST-SM-02B-SRSS-TB Implementation Note: The RFID reader has not yet been tested with Thermocouple or a Li-Ion/Li-Po battery. GND Author: E. Keehr This source provided WITHOUT ANY EXPRESS OR IMPLIED WARRANTY. Design Note: These resistors contact digital ground (GND) to analog ground (GNDA). This is done in a quasi-star ground configuration where the analog ground/supply (VAA) Licensed under CERN-OHL-P v2 or later. is derived from the digital 3.0V supply (VDD) due to layout constraints Copyright 2021 Superlative Semiconductor LLC. (namely digital circuitry being in between the power and analog circuitries). Superlative Semiconductor LLC Sheet: /RFIDr\_Open\_PMU/ File: RFIDr\_Open\_PMU.sch Title: RFIDr\_Open\_PMU Size: A Date: 2019-12-04 GNDA Rev: A GNDA KiCad E.D.A. kicad (5.1.5)-3ld: 9/17

Schematic Summary: LDOS\_QPUMP

This schematic contains several LDOs and a charge pump which are used to derive various supplies for the RFIDr reader.

Design Note: VDD, VSS, and VAA are 3.0V supplies that supply the bulk of the analog and I/O circuits around the RFID reader. See the Power Tree at the next highest schematic up in the hierarchy for more details. The 3.0V level was chosen because it is the minimum acceptable for the digital chipset, allowing for the largest battery voltage excursion.

3.0V LDO VDD VSS

AP7361C-Y5-13





Design Note: The 2.5V supply supplies the JTAG interface and a 2.5V -> 5V charge pump. The 5V charge pump is critical for achiving low distortion on the antenna diversity switch while still being able to operate the system off of a battery.

The 2.5V supply is also used for different 10MO2 packaging variants.







Author: E. Keehr

This source provided WITHOUT ANY EXPRESS OR IMPLIED WARRANTY.

Licensed under CERN-OHL-P v2 or later.

Copyright 2021 Superlative Semiconductor LLC.

Superlative Semiconductor LLC

Sheet: /RFIDr\_Open\_PMU/RFIDr\_Open\_LDOS\_QPUMP/

File: RFIDr\_Open\_LDOS\_QPUMP.sch

|  | Titl | e: | RFI. | Dr_O | pen_ | LDOs_ | QPUMP |
|--|------|----|------|------|------|-------|-------|
|--|------|----|------|------|------|-------|-------|

| İ | Size: A          | Date: 2020-05-21 | Rev: A |           |  |
|---|------------------|------------------|--------|-----------|--|
|   | KiCad E.D.A. kid | cad (5.1.5)-3    |        | ld: 10/17 |  |
|   |                  | <i>l</i> .       | E      |           |  |

Schematic Summary: PMU\_CORE This schematic encapsulates the BQ24073 and its associated passives. BQ24073 is an integrated Li-lon charging solution which accepts power from a 5V source which it can use to charge a battery or to power a device. In the absence of external power, the BQ24073 routes battery power to the device's internal circuity. Operation of the reader with battery has not yet been tested. Design Note: EN2=HI, EN1=LO means ILIM=K\_ILIM/R\_ILIM=1500/1.1kOhm=1.36A. Note that this does not give much margin to the 1A required for PA operation. However, this is the minimum R ILIM resistor value available. Design Note: Battery Fast Charge Current is K\_ISET/R\_SET=(797 to 975)/1,13kOhms=0.7A to 0.86A. The 1.13kOhm value was taken from the BQ24073 data sheet typical application circuit. BQ24073 Li-Ion Charge Management ♦VBUS RFIDr\_Open:QFN-16-1EP\_3x3mm\_Pitch0.5mm\_wvlas **ASIC** BQ24073 THERMOCOUPLE \$\times THERMOCOUPLE DNP 11 OUT 10 OUT <0UT Design Note: R42 emulates the resistance of the thermistor. S CHGB If the real thermistor is not present, a dummy thermistor to ground must be present for the BQ24073 to work. Capacitors\_SMD:C\_1206 C124 10u On second inspection, R42 should have been 10kOhms. GND GND Resistors SMD:R 0402 Design Note: For Input below the OVP threshold and above 4.4V, output is 4.4V. Design Note: LED resistors should probably be increased to 2kOhms in future iterations to save current/reduce LED brightness. When the input is out of the operation range, OUT is connected to the battery. (From BQ24073 data sheet). Author: E. Keehr This source provided WITHOUT ANY EXPRESS OR IMPLIED WARRANTY. Licensed under CERN-OHL-P v2 or later. Copyright 2021 Superlative Semiconductor LLC. Superlative Semiconductor LLC Sheet: /RFIDr\_Open\_PMU/RFIDr\_Open\_PMU\_CORE/ File: RFIDr\_Open\_PMU\_CORE.sch Title: RFIDr\_Open\_PMU\_CORE Date: 2020-05-21 Size: A Rev: A KiCad E.D.A. kicad (5.1.5)-3ld: 11/17

Schematic Summary: Radio This schematic contains all of the circuitry operating at radio frequencies. In addition, layout in this area is done with substantial ground shielding to promote RF isolation between various blocks in this subschematic. Subschematics include: TRX: The Transmit/Receive Software Defined Radio ASIC and associated circuits. PA: The Power Amplifier. ANT ACCESS: Various components supporting access to the antenna by the PA and SDR ASICs. ReflNW: Reflection Network — a Tunable Microwave Network which enables TX cancellation. RF\_VIAS: RF Vias for ground shielding. Design Note: RFIDr\_Open\_TRX is the SX1257 SDR Full-Duplex ASIC Sheet: RFIDr\_Open\_TRX and associated circuitry (passives, oscillators, RF balun, etc.) CTRLR\_COPI\_CAPO\_RDIOD\_CTRLR\_COPI\_CAPO\_RDIO >CTRLR\_COPI\_CAPO\_RDIO Sheet: RFIDr\_Open\_ANT\_ACCESS CTRLR\_CIPO CTRLR\_CIPO CTRLR\_PCLKID\_CTRLR\_PCLK CIRX FILT RX\_FILT< Sheet: RFIDr\_Open\_PA ⊃PA\_IN >TX\_IN PA\_IND PA\_OUTD LIND—DLIN EN\_VDD\_PAD—DEN\_VDD\_PA  $Q_IND \longrightarrow Q_IN$ CLK\_OUT A CLK\_OUT
|\_OUT A Q\_OUT EN\_RSSID—DEN\_RSSI RSSI\_OUTD—DRSSI\_OUT ANTO ANTO VAPC1 VAPC1 VAPC2D-VAPC2 XO\_ENABLED XO\_ENABLE File: RFIDr\_Open\_PA.sch RST\_RDIO\_PD RST\_RDIO\_P File: RFIDr\_Open\_ANT\_ACCESS.sch Design Note: RFIDr Open PA is the SKY65111 ISM RF PA and associated matching passives. Also, the switched power supply for the PA is located here. File: RFIDr\_Open\_TRX.sch Design Note: RFIDr\_Open\_ANT\_ACCESS is a collection of the following: -Antenna SMA connectors and TVS diodes for ESD.
-Antenna diversity switch (i.e. different antenna polarizations). -Directional coupler which permits both TX and RX to access the antenna. -RX RF attenuator. -RX RF 900MHz license-free band channel filter. Design Note: RF\_VIAS is a collection of RF Vias in the schematic. This was needed because at the time of design, Kicad did not support automatic via stitching/shielding as do other design tools. Sheet: RFIDr\_Open\_ReflNW CTRLR\_PCLK TERM Sheet: RF\_VIAS CTRLR\_NPS\_DTCD-DPEN CTRLR\_COPI\_CAPO\_RDIO CTRLR\_COPI\_CAP1 D-DPDAT1 CTRLR COPI CAP2D PDAT2 CTRLR\_COPI\_CAP3D-DPDAT3 File: RF\_VIAS.sch File: RFIDr\_Open\_ReflNW.sch Design Note: RFIDr\_Open\_RefINW is the Subranging Tunable Microwave Network that was the subject of its own IEEE paper at IEEE RFID 2018. Along with the directional coupler in the antenna access network, it forms a Reflected Power Canceller which cancels TX leakage in the General Decoupling Capacitors for the Analog Supply RX section of the radio VAA O-Author: E. Keehr This source provided WITHOUT ANY EXPRESS OR IMPLIED WARRANTY. Licensed under CERN-OHL-P v2 or later. Copyright 2021 Superlative Semiconductor LLC. Superlative Semiconductor LLC Sheet: /RFIDr\_Open\_Radio/ File: RFIDr\_Open\_Radio.sch Title: RFIDr\_Open\_Radio Size: A Date: 2019-12-04 Rev: A KiCad E.D.A. kicad (5.1.5)-3ld: 12/17









