## EEE102 Sample Problems for Fall 2009 7-4-2008 Introduction to VHDL problems

## **Dataflow examples:**

#### **Q1**.

Write VHDL code to describe the logic function F given by the following truth table. Do not attempt to make a design yourself. Make a functional simulation so that the waveform for F has logic values which appear with the same order they appear in the TT, from top to bottom. Copy and paste the VHDL code and also the simulation output graph into your homework solution.

| A          | В          | C | F |
|------------|------------|---|---|
| <b>A</b> 0 | <b>B</b> 0 | 0 | 0 |
| 0          | 0          | 1 | 1 |
| 0          | 1          | 0 | 1 |
| 0          | 1          | 1 | 1 |
| 1          | 0          | 0 | 0 |
| 1          | 0          | 1 | 0 |
| 1          | 1          | 0 | 1 |
| 1          | 1          | 1 | 0 |

#### **Solution:**

library IEEE;

```
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity circuit is
  Port ( A : in std_logic;
      B: in std_logic;
      C: in std_logic;
      F: out std_logic);
end circuit;
architecture Behavioral of circuit is
begin
F <= '1' when A='0' and B='0' and C='1' else
   '1' when A='0' and B='1' and C='0' else
       '1' when A='0' and B='1' and C='1' else
       '1' when A='1' and B='1' and C='0' else
       '0':
end Behavioral;
```



#### You can also define the inputs as a 3-bit binary number N = ABC

The following solution also illustrates the use of functions.



# **Behavioral examples:**

Q2.

Write VHDL code to desribe the logic funtion F given by the following truth table.

| A                | В          | C | F |
|------------------|------------|---|---|
| 0<br>0<br>0<br>0 | <b>B</b> 0 | 0 | 0 |
| 0                | 0          | 1 | 1 |
| 0                | 1          | 0 | 1 |
| 0                | 1          | 1 | 1 |
| 1                | 0          | 0 | 0 |
| 1                | 0          | 1 | 0 |
| 1                | 1          | 0 | 1 |
| 1                | 1          | 1 | 0 |

In writing your VHDL code view the inputs A,B,C as a 3-bit vector signal. Use only a single process statement in your code.

## **Solution:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
```

entity circuit2 is

```
Port ( N : in std_logic_vector(2 downto 0);
    F : out std_logic);
end circuit2;

architecture Behavioral of circuit2 is

begin
    process(N)
    variable NI:integer;
    begin
        NI:=CONV_INTEGER(N);
        if NI=1 or NI=2 or NI=3 or NI=6 then F<='1'; else F<='0'; end if; end process;
end Behavioral;
```

#### **Q3**.

Write a VHDL program for an electronic voting device for 4 people that performs the following function:

- When any one of the members A, B, C votes, it is counted as one vote
- When member D votes, it is counted as 2 votes.
- To vote for YES, the members press their buttons. If they do not press, it is assumed to be NO.
- The output, F, is 1 when there are at least 3 YES votes.

For example, when members A and D press their buttons, since D has two votes, total number of YES votes are 3 and the output should be 1.

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity q3 is
Port ( A : in std_logic_vector(3 downto 0);
-- A3 has 2 votes
F : out std_logic);
end q3;
architecture Behavioral of q3 is
begin
process (A)
begin
if A(3)='1' then F \le A(2) OR A(1) OR A(0);
else F \le A(2) AND A(1) AND A(0);
end if:
end process;
end Behavioral;
```



#### 04.

(Exercise 5.24 from Wakerly 4<sup>th</sup> Edition, ignoring the last part of the question regarding the required resources) Write a VHDL program for a combinational logic function with six input bits A5–A0 representing an integer between 0 and 63, and two outputs F1 and F0 that indicate whether the integer is a multiple of 3 and 5, respectively.

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity q4 is
Port ( A : in std logic vector(5 downto 0);
F : out std_logic_vector(1 downto 0));
end q4;
architecture Behavioral of q4 is
signal X,Y3,Y5: INTEGER;
begin
process (A,X,Y3,Y5)
begin
      X<=CONV INTEGER (A);
      Y3<=X rem 3;
      Y5<=X rem 5;
      if Y3=0 then F(1) <= '1';
      else F(1) <= '0';
      end if;
      if Y5=0 then F(0) <= '1';
      else F(0) < = '0';
      end if;
end process;
end Behavioral;
```

| ⊕-             | 111111 |         |            |           |            |         |                                         |           |             |         |       |           |                 |      |  |
|----------------|--------|---------|------------|-----------|------------|---------|-----------------------------------------|-----------|-------------|---------|-------|-----------|-----------------|------|--|
|                | 10     | (00 X X | C) (00 (C) | X X X00 X | S(D) (S) S | X (00 X | ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( ( | ( )00 ( ) | (3) (00 (3) | X X (00 | (00 ) | ( )00 ( ) | ( ) ( ) ( ) ( ) | (10) |  |
| - <b>-</b> > ∪ | 1      |         |            |           |            |         |                                         |           |             |         |       |           |                 |      |  |
| L-4> (0)       | 0      |         |            |           |            |         |                                         |           | П           |         |       |           |                 |      |  |
|                |        |         |            |           |            |         |                                         |           |             |         |       |           |                 |      |  |
|                |        |         |            |           |            |         |                                         |           |             |         |       |           |                 |      |  |

### **Structural examples:**

**Q5**.

a) Find what the circuit "nice\_module" described by the following VHDL code does. Draw its pin diagram.

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity nice_module is
  Port ( w : in std_logic_vector(1 downto 0);
      en : in std_logic;
      y : out std_logic_vector(0 to 3));
end nice_module;
architecture description of nice_module is
signal enw:std_logic_vector(2 downto 0);
begin
enw<=en&w;
with enw select
      y<="1000" when "100",
        "0100" when "101",
        "0010" when "110",
        "0001" when "111",
        "0000" when others;
end description;
```

Note: & is the concatenation (linking together) operator.

For example "10" & "100" = "10100".

b) Find what the circuit "big\_circuit" described by the following VHDL code does. Draw its inside circuit using the "nice\_module" as a block (component).

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity big_circuit is
   Port ( x : in std_logic_vector(2 downto 0);
        c : in std_logic;
        z : out std_logic_vector(0 to 7));
end big_circuit;

architecture Behavioral of big_circuit is
component nice_module
   Port ( w : in std_logic_vector(1 downto 0);
        en : in std_logic;
```

```
y: out std_logic_vector(0 to 3));
end component;
signal A,B:std_logic;
begin
A<=c and not x(2);
B<=c and x(2);
label1:nice_module port map(x(1 downto 0),A,z(0 to 3));
label2:nice_module port map(x(1 downto 0),B,z(4 to 7));
end Behavioral;
```

#### **Solution:**

a)



"nice\_module" is a 2-to-4 decoder with one enable.

b)



"big\_circuit" is a 3-to-8 decoder with one enable.

Q6.

An odd-parity module (entity) "odd\_parity\_8bit" for 8-bit binary numbers is already written using VHDL and saved.

Write VHDL code for the entity named "odd\_parity\_16bit" which describes an odd\_parity circuit for 16-bit binary numbers. Use "odd\_parity\_8bit" module in your code.

The entity declaration of "odd\_parity\_8bit" is as follows:

Notes: 1) What "odd\_parity\_8bit" does: If the number of 1 bits in A is odd then F = 1, else F = 0.

- 2) If X is declared as std\_logic\_vector (7 downto 0) then X(5 downto 1) is a 5-bit number picking the appropriate subrange of X.
- 3) It is not important for this question's purposes to include all necessary libraries.
- 4) Do not write "odd\_parity\_16bit" from scratch but make use of the previously written and saved "odd\_parity\_8bit".

#### **Solution:**

# **Timing examples:**

07.

For the following code draw the simulation waveform of Z for the below given waveforms of A and B.

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
```

```
entity circuit is
  Port ( A : in STD_LOGIC;
      B: in STD_LOGIC;
      Z : out STD_LOGIC);
end circuit;
architecture Behavioral of circuit is
signal C: std_logic;
begin
      process(A,B)
      begin
             C \leq A and B;
             Z \leq not C;
      end process;
end Behavioral;
   A
   В
  Z
```



# $\ensuremath{\mathbb{Q}8}.$ Draw the timing diagram for the circuit described by the following VHDL code for the input signal waveform given below.

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity simple is
      port(X:in std_logic;
           F:out std_logic);
end simple;
architecture Behavioral of simple is
signal Y:std_logic :='1';
begin
process(X)
begin
      Y \le X;
      F \le Y;
end process;
end Behavioral;
```





Note that Y is not in the sensitivity list of the process. The process will be executed once at t = 0, and then whenever the value of X changes, namely at t = 1 and t = t2.

Remember that the new values of the assigned signals become effective after the process call terminates. For this reason, the statement  $F \le Y$  will store the old value of Y to F each time it executes. At t = 0, the old value of Y is 1, due to the initialization statement. At t = t1, the old value of Y is 1. At t = t2, the old value of Y is 0.

#### 09.

- a) Consider the circuit in Figure 4.38 of Wakerly 4th edition. This circuit has static-1 hazard. Write VHDL code for this circuit ( not using the schematic editor). Write code such that the inverter has 5 ns delay (both H to L, and L to H) but the other gates do not have delays. Make timing simulation to illustrate the static-1 hazard.
- b) Alter your circuit to remove static-1 hazard, like in Figure 4.41. Repeat the same simulation to show that the static-1 hazard disappears.

For both parts a) and b) copy-paste your code and simulation waveforms.

```
a)
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
```

```
entity top is

Port ( X : in std_logic;
 Y : in std_logic;
 Z : in std_logic;
 F : out std_logic);
end top;

architecture Behavioral of top is signal ZP,XZP,YZ:std_logic;
begin
ZP<=not z after 5 ns;
XZP<=X and ZP;
YZ<=Y and Z;
F<=XZP or YZ;
```

#### end Behavioral;



```
b)
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
entity top is
  Port ( X : in std_logic;
      Y: in std_logic;
      Z: in std_logic;
      F: out std_logic);
end top;
architecture Behavioral of top is
signal ZP,XZP,YZ,XY:std_logic;
begin
ZP<=not z after 5 ns;
XZP \le X and ZP;
YZ \le Y and Z;
F<=XZP or YZ or XY;
XY \le X and Y;
end Behavioral;
```

| wave - default                |   |  |  |  |  |
|-------------------------------|---|--|--|--|--|
| 🔷 /topsim/x                   | 1 |  |  |  |  |
| 🔷 /topsim/y                   | 1 |  |  |  |  |
| /topsim/y /topsim/z /topsim/f | 0 |  |  |  |  |
| ♦ /topsim/f                   | 1 |  |  |  |  |
|                               |   |  |  |  |  |
|                               |   |  |  |  |  |
|                               |   |  |  |  |  |
|                               |   |  |  |  |  |